1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * drivers/char/watchdog/pnx4008_wdt.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Watchdog driver for PNX4008 board
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Authors: Dmitry Chigirev <source@mvista.com>,
8*4882a593Smuzhiyun * Vitaly Wool <vitalywool@gmail.com>
9*4882a593Smuzhiyun * Based on sa1100 driver,
10*4882a593Smuzhiyun * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * 2005-2006 (c) MontaVista Software, Inc.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * (C) 2012 Wolfram Sang, Pengutronix
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/moduleparam.h>
21*4882a593Smuzhiyun #include <linux/types.h>
22*4882a593Smuzhiyun #include <linux/kernel.h>
23*4882a593Smuzhiyun #include <linux/watchdog.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/clk.h>
26*4882a593Smuzhiyun #include <linux/spinlock.h>
27*4882a593Smuzhiyun #include <linux/io.h>
28*4882a593Smuzhiyun #include <linux/slab.h>
29*4882a593Smuzhiyun #include <linux/err.h>
30*4882a593Smuzhiyun #include <linux/of.h>
31*4882a593Smuzhiyun #include <linux/delay.h>
32*4882a593Smuzhiyun #include <linux/reboot.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* WatchDog Timer - Chapter 23 Page 207 */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define DEFAULT_HEARTBEAT 19
37*4882a593Smuzhiyun #define MAX_HEARTBEAT 60
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Watchdog timer register set definition */
40*4882a593Smuzhiyun #define WDTIM_INT(p) ((p) + 0x0)
41*4882a593Smuzhiyun #define WDTIM_CTRL(p) ((p) + 0x4)
42*4882a593Smuzhiyun #define WDTIM_COUNTER(p) ((p) + 0x8)
43*4882a593Smuzhiyun #define WDTIM_MCTRL(p) ((p) + 0xC)
44*4882a593Smuzhiyun #define WDTIM_MATCH0(p) ((p) + 0x10)
45*4882a593Smuzhiyun #define WDTIM_EMR(p) ((p) + 0x14)
46*4882a593Smuzhiyun #define WDTIM_PULSE(p) ((p) + 0x18)
47*4882a593Smuzhiyun #define WDTIM_RES(p) ((p) + 0x1C)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* WDTIM_INT bit definitions */
50*4882a593Smuzhiyun #define MATCH_INT 1
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* WDTIM_CTRL bit definitions */
53*4882a593Smuzhiyun #define COUNT_ENAB 1
54*4882a593Smuzhiyun #define RESET_COUNT (1 << 1)
55*4882a593Smuzhiyun #define DEBUG_EN (1 << 2)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* WDTIM_MCTRL bit definitions */
58*4882a593Smuzhiyun #define MR0_INT 1
59*4882a593Smuzhiyun #undef RESET_COUNT0
60*4882a593Smuzhiyun #define RESET_COUNT0 (1 << 2)
61*4882a593Smuzhiyun #define STOP_COUNT0 (1 << 2)
62*4882a593Smuzhiyun #define M_RES1 (1 << 3)
63*4882a593Smuzhiyun #define M_RES2 (1 << 4)
64*4882a593Smuzhiyun #define RESFRC1 (1 << 5)
65*4882a593Smuzhiyun #define RESFRC2 (1 << 6)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* WDTIM_EMR bit definitions */
68*4882a593Smuzhiyun #define EXT_MATCH0 1
69*4882a593Smuzhiyun #define MATCH_OUTPUT_HIGH (2 << 4) /*a MATCH_CTRL setting */
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* WDTIM_RES bit definitions */
72*4882a593Smuzhiyun #define WDOG_RESET 1 /* read only */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define WDOG_COUNTER_RATE 13000000 /*the counter clock is 13 MHz fixed */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
77*4882a593Smuzhiyun static unsigned int heartbeat;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static DEFINE_SPINLOCK(io_lock);
80*4882a593Smuzhiyun static void __iomem *wdt_base;
81*4882a593Smuzhiyun static struct clk *wdt_clk;
82*4882a593Smuzhiyun
pnx4008_wdt_start(struct watchdog_device * wdd)83*4882a593Smuzhiyun static int pnx4008_wdt_start(struct watchdog_device *wdd)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun spin_lock(&io_lock);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* stop counter, initiate counter reset */
88*4882a593Smuzhiyun writel(RESET_COUNT, WDTIM_CTRL(wdt_base));
89*4882a593Smuzhiyun /*wait for reset to complete. 100% guarantee event */
90*4882a593Smuzhiyun while (readl(WDTIM_COUNTER(wdt_base)))
91*4882a593Smuzhiyun cpu_relax();
92*4882a593Smuzhiyun /* internal and external reset, stop after that */
93*4882a593Smuzhiyun writel(M_RES2 | STOP_COUNT0 | RESET_COUNT0, WDTIM_MCTRL(wdt_base));
94*4882a593Smuzhiyun /* configure match output */
95*4882a593Smuzhiyun writel(MATCH_OUTPUT_HIGH, WDTIM_EMR(wdt_base));
96*4882a593Smuzhiyun /* clear interrupt, just in case */
97*4882a593Smuzhiyun writel(MATCH_INT, WDTIM_INT(wdt_base));
98*4882a593Smuzhiyun /* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */
99*4882a593Smuzhiyun writel(0xFFFF, WDTIM_PULSE(wdt_base));
100*4882a593Smuzhiyun writel(wdd->timeout * WDOG_COUNTER_RATE, WDTIM_MATCH0(wdt_base));
101*4882a593Smuzhiyun /*enable counter, stop when debugger active */
102*4882a593Smuzhiyun writel(COUNT_ENAB | DEBUG_EN, WDTIM_CTRL(wdt_base));
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun spin_unlock(&io_lock);
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
pnx4008_wdt_stop(struct watchdog_device * wdd)108*4882a593Smuzhiyun static int pnx4008_wdt_stop(struct watchdog_device *wdd)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun spin_lock(&io_lock);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun writel(0, WDTIM_CTRL(wdt_base)); /*stop counter */
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun spin_unlock(&io_lock);
115*4882a593Smuzhiyun return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
pnx4008_wdt_set_timeout(struct watchdog_device * wdd,unsigned int new_timeout)118*4882a593Smuzhiyun static int pnx4008_wdt_set_timeout(struct watchdog_device *wdd,
119*4882a593Smuzhiyun unsigned int new_timeout)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun wdd->timeout = new_timeout;
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
pnx4008_restart_handler(struct watchdog_device * wdd,unsigned long mode,void * cmd)125*4882a593Smuzhiyun static int pnx4008_restart_handler(struct watchdog_device *wdd,
126*4882a593Smuzhiyun unsigned long mode, void *cmd)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun const char *boot_cmd = cmd;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * Verify if a "cmd" passed from the userspace program rebooting
132*4882a593Smuzhiyun * the system; if available, handle it.
133*4882a593Smuzhiyun * - For details, see the 'reboot' syscall in kernel/reboot.c
134*4882a593Smuzhiyun * - If the received "cmd" is not supported, use the default mode.
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun if (boot_cmd) {
137*4882a593Smuzhiyun if (boot_cmd[0] == 'h')
138*4882a593Smuzhiyun mode = REBOOT_HARD;
139*4882a593Smuzhiyun else if (boot_cmd[0] == 's')
140*4882a593Smuzhiyun mode = REBOOT_SOFT;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (mode == REBOOT_SOFT) {
144*4882a593Smuzhiyun /* Force match output active */
145*4882a593Smuzhiyun writel(EXT_MATCH0, WDTIM_EMR(wdt_base));
146*4882a593Smuzhiyun /* Internal reset on match output (RESOUT_N not asserted) */
147*4882a593Smuzhiyun writel(M_RES1, WDTIM_MCTRL(wdt_base));
148*4882a593Smuzhiyun } else {
149*4882a593Smuzhiyun /* Instant assert of RESETOUT_N with pulse length 1mS */
150*4882a593Smuzhiyun writel(13000, WDTIM_PULSE(wdt_base));
151*4882a593Smuzhiyun writel(M_RES2 | RESFRC1 | RESFRC2, WDTIM_MCTRL(wdt_base));
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Wait for watchdog to reset system */
155*4882a593Smuzhiyun mdelay(1000);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return NOTIFY_DONE;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static const struct watchdog_info pnx4008_wdt_ident = {
161*4882a593Smuzhiyun .options = WDIOF_CARDRESET | WDIOF_MAGICCLOSE |
162*4882a593Smuzhiyun WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
163*4882a593Smuzhiyun .identity = "PNX4008 Watchdog",
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static const struct watchdog_ops pnx4008_wdt_ops = {
167*4882a593Smuzhiyun .owner = THIS_MODULE,
168*4882a593Smuzhiyun .start = pnx4008_wdt_start,
169*4882a593Smuzhiyun .stop = pnx4008_wdt_stop,
170*4882a593Smuzhiyun .set_timeout = pnx4008_wdt_set_timeout,
171*4882a593Smuzhiyun .restart = pnx4008_restart_handler,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static struct watchdog_device pnx4008_wdd = {
175*4882a593Smuzhiyun .info = &pnx4008_wdt_ident,
176*4882a593Smuzhiyun .ops = &pnx4008_wdt_ops,
177*4882a593Smuzhiyun .timeout = DEFAULT_HEARTBEAT,
178*4882a593Smuzhiyun .min_timeout = 1,
179*4882a593Smuzhiyun .max_timeout = MAX_HEARTBEAT,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
pnx4008_clk_disable_unprepare(void * data)182*4882a593Smuzhiyun static void pnx4008_clk_disable_unprepare(void *data)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun clk_disable_unprepare(data);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
pnx4008_wdt_probe(struct platform_device * pdev)187*4882a593Smuzhiyun static int pnx4008_wdt_probe(struct platform_device *pdev)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct device *dev = &pdev->dev;
190*4882a593Smuzhiyun int ret = 0;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun watchdog_init_timeout(&pnx4008_wdd, heartbeat, dev);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun wdt_base = devm_platform_ioremap_resource(pdev, 0);
195*4882a593Smuzhiyun if (IS_ERR(wdt_base))
196*4882a593Smuzhiyun return PTR_ERR(wdt_base);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun wdt_clk = devm_clk_get(dev, NULL);
199*4882a593Smuzhiyun if (IS_ERR(wdt_clk))
200*4882a593Smuzhiyun return PTR_ERR(wdt_clk);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun ret = clk_prepare_enable(wdt_clk);
203*4882a593Smuzhiyun if (ret)
204*4882a593Smuzhiyun return ret;
205*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, pnx4008_clk_disable_unprepare,
206*4882a593Smuzhiyun wdt_clk);
207*4882a593Smuzhiyun if (ret)
208*4882a593Smuzhiyun return ret;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun pnx4008_wdd.bootstatus = (readl(WDTIM_RES(wdt_base)) & WDOG_RESET) ?
211*4882a593Smuzhiyun WDIOF_CARDRESET : 0;
212*4882a593Smuzhiyun pnx4008_wdd.parent = dev;
213*4882a593Smuzhiyun watchdog_set_nowayout(&pnx4008_wdd, nowayout);
214*4882a593Smuzhiyun watchdog_set_restart_priority(&pnx4008_wdd, 128);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (readl(WDTIM_CTRL(wdt_base)) & COUNT_ENAB)
217*4882a593Smuzhiyun set_bit(WDOG_HW_RUNNING, &pnx4008_wdd.status);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ret = devm_watchdog_register_device(dev, &pnx4008_wdd);
220*4882a593Smuzhiyun if (ret < 0)
221*4882a593Smuzhiyun return ret;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun dev_info(dev, "heartbeat %d sec\n", pnx4008_wdd.timeout);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #ifdef CONFIG_OF
229*4882a593Smuzhiyun static const struct of_device_id pnx4008_wdt_match[] = {
230*4882a593Smuzhiyun { .compatible = "nxp,pnx4008-wdt" },
231*4882a593Smuzhiyun { }
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pnx4008_wdt_match);
234*4882a593Smuzhiyun #endif
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static struct platform_driver platform_wdt_driver = {
237*4882a593Smuzhiyun .driver = {
238*4882a593Smuzhiyun .name = "pnx4008-watchdog",
239*4882a593Smuzhiyun .of_match_table = of_match_ptr(pnx4008_wdt_match),
240*4882a593Smuzhiyun },
241*4882a593Smuzhiyun .probe = pnx4008_wdt_probe,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun module_platform_driver(platform_wdt_driver);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
247*4882a593Smuzhiyun MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
248*4882a593Smuzhiyun MODULE_DESCRIPTION("PNX4008 Watchdog Driver");
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun module_param(heartbeat, uint, 0);
251*4882a593Smuzhiyun MODULE_PARM_DESC(heartbeat,
252*4882a593Smuzhiyun "Watchdog heartbeat period in seconds from 1 to "
253*4882a593Smuzhiyun __MODULE_STRING(MAX_HEARTBEAT) ", default "
254*4882a593Smuzhiyun __MODULE_STRING(DEFAULT_HEARTBEAT));
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun module_param(nowayout, bool, 0);
257*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout,
258*4882a593Smuzhiyun "Set to 1 to keep watchdog running after device release");
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun MODULE_LICENSE("GPL");
261*4882a593Smuzhiyun MODULE_ALIAS("platform:pnx4008-watchdog");
262