xref: /OK3568_Linux_fs/kernel/drivers/watchdog/pika_wdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * PIKA FPGA based Watchdog Timer
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2008 PIKA Technologies
6*4882a593Smuzhiyun  *   Sean MacLennan <smaclennan@pikatech.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/moduleparam.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/fs.h>
18*4882a593Smuzhiyun #include <linux/miscdevice.h>
19*4882a593Smuzhiyun #include <linux/watchdog.h>
20*4882a593Smuzhiyun #include <linux/reboot.h>
21*4882a593Smuzhiyun #include <linux/jiffies.h>
22*4882a593Smuzhiyun #include <linux/timer.h>
23*4882a593Smuzhiyun #include <linux/bitops.h>
24*4882a593Smuzhiyun #include <linux/uaccess.h>
25*4882a593Smuzhiyun #include <linux/io.h>
26*4882a593Smuzhiyun #include <linux/of_address.h>
27*4882a593Smuzhiyun #include <linux/of_platform.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define DRV_NAME "PIKA-WDT"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* Hardware timeout in seconds */
32*4882a593Smuzhiyun #define WDT_HW_TIMEOUT 2
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Timer heartbeat (500ms) */
35*4882a593Smuzhiyun #define WDT_TIMEOUT	(HZ/2)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* User land timeout */
38*4882a593Smuzhiyun #define WDT_HEARTBEAT 15
39*4882a593Smuzhiyun static int heartbeat = WDT_HEARTBEAT;
40*4882a593Smuzhiyun module_param(heartbeat, int, 0);
41*4882a593Smuzhiyun MODULE_PARM_DESC(heartbeat, "Watchdog heartbeats in seconds. "
42*4882a593Smuzhiyun 	"(default = " __MODULE_STRING(WDT_HEARTBEAT) ")");
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
45*4882a593Smuzhiyun module_param(nowayout, bool, 0);
46*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started "
47*4882a593Smuzhiyun 	"(default=" __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static struct {
50*4882a593Smuzhiyun 	void __iomem *fpga;
51*4882a593Smuzhiyun 	unsigned long next_heartbeat;	/* the next_heartbeat for the timer */
52*4882a593Smuzhiyun 	unsigned long open;
53*4882a593Smuzhiyun 	char expect_close;
54*4882a593Smuzhiyun 	int bootstatus;
55*4882a593Smuzhiyun 	struct timer_list timer;	/* The timer that pings the watchdog */
56*4882a593Smuzhiyun } pikawdt_private;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static struct watchdog_info ident __ro_after_init = {
59*4882a593Smuzhiyun 	.identity	= DRV_NAME,
60*4882a593Smuzhiyun 	.options	= WDIOF_CARDRESET |
61*4882a593Smuzhiyun 			  WDIOF_SETTIMEOUT |
62*4882a593Smuzhiyun 			  WDIOF_KEEPALIVEPING |
63*4882a593Smuzhiyun 			  WDIOF_MAGICCLOSE,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * Reload the watchdog timer.  (ie, pat the watchdog)
68*4882a593Smuzhiyun  */
pikawdt_reset(void)69*4882a593Smuzhiyun static inline void pikawdt_reset(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	/* -- FPGA: Reset Control Register (32bit R/W) (Offset: 0x14) --
72*4882a593Smuzhiyun 	 * Bit 7,    WTCHDG_EN: When set to 1, the watchdog timer is enabled.
73*4882a593Smuzhiyun 	 *           Once enabled, it cannot be disabled. The watchdog can be
74*4882a593Smuzhiyun 	 *           kicked by performing any write access to the reset
75*4882a593Smuzhiyun 	 *           control register (this register).
76*4882a593Smuzhiyun 	 * Bit 8-11, WTCHDG_TIMEOUT_SEC: Sets the watchdog timeout value in
77*4882a593Smuzhiyun 	 *           seconds. Valid ranges are 1 to 15 seconds. The value can
78*4882a593Smuzhiyun 	 *           be modified dynamically.
79*4882a593Smuzhiyun 	 */
80*4882a593Smuzhiyun 	unsigned reset = in_be32(pikawdt_private.fpga + 0x14);
81*4882a593Smuzhiyun 	/* enable with max timeout - 15 seconds */
82*4882a593Smuzhiyun 	reset |= (1 << 7) + (WDT_HW_TIMEOUT << 8);
83*4882a593Smuzhiyun 	out_be32(pikawdt_private.fpga + 0x14, reset);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun  * Timer tick
88*4882a593Smuzhiyun  */
pikawdt_ping(struct timer_list * unused)89*4882a593Smuzhiyun static void pikawdt_ping(struct timer_list *unused)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	if (time_before(jiffies, pikawdt_private.next_heartbeat) ||
92*4882a593Smuzhiyun 			(!nowayout && !pikawdt_private.open)) {
93*4882a593Smuzhiyun 		pikawdt_reset();
94*4882a593Smuzhiyun 		mod_timer(&pikawdt_private.timer, jiffies + WDT_TIMEOUT);
95*4882a593Smuzhiyun 	} else
96*4882a593Smuzhiyun 		pr_crit("I will reset your machine !\n");
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 
pikawdt_keepalive(void)100*4882a593Smuzhiyun static void pikawdt_keepalive(void)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	pikawdt_private.next_heartbeat = jiffies + heartbeat * HZ;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
pikawdt_start(void)105*4882a593Smuzhiyun static void pikawdt_start(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	pikawdt_keepalive();
108*4882a593Smuzhiyun 	mod_timer(&pikawdt_private.timer, jiffies + WDT_TIMEOUT);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun  * Watchdog device is opened, and watchdog starts running.
113*4882a593Smuzhiyun  */
pikawdt_open(struct inode * inode,struct file * file)114*4882a593Smuzhiyun static int pikawdt_open(struct inode *inode, struct file *file)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	/* /dev/watchdog can only be opened once */
117*4882a593Smuzhiyun 	if (test_and_set_bit(0, &pikawdt_private.open))
118*4882a593Smuzhiyun 		return -EBUSY;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	pikawdt_start();
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	return stream_open(inode, file);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun  * Close the watchdog device.
127*4882a593Smuzhiyun  */
pikawdt_release(struct inode * inode,struct file * file)128*4882a593Smuzhiyun static int pikawdt_release(struct inode *inode, struct file *file)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	/* stop internal ping */
131*4882a593Smuzhiyun 	if (!pikawdt_private.expect_close)
132*4882a593Smuzhiyun 		del_timer(&pikawdt_private.timer);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	clear_bit(0, &pikawdt_private.open);
135*4882a593Smuzhiyun 	pikawdt_private.expect_close = 0;
136*4882a593Smuzhiyun 	return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun  * Pat the watchdog whenever device is written to.
141*4882a593Smuzhiyun  */
pikawdt_write(struct file * file,const char __user * data,size_t len,loff_t * ppos)142*4882a593Smuzhiyun static ssize_t pikawdt_write(struct file *file, const char __user *data,
143*4882a593Smuzhiyun 			     size_t len, loff_t *ppos)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	if (!len)
146*4882a593Smuzhiyun 		return 0;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Scan for magic character */
149*4882a593Smuzhiyun 	if (!nowayout) {
150*4882a593Smuzhiyun 		size_t i;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		pikawdt_private.expect_close = 0;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 		for (i = 0; i < len; i++) {
155*4882a593Smuzhiyun 			char c;
156*4882a593Smuzhiyun 			if (get_user(c, data + i))
157*4882a593Smuzhiyun 				return -EFAULT;
158*4882a593Smuzhiyun 			if (c == 'V') {
159*4882a593Smuzhiyun 				pikawdt_private.expect_close = 42;
160*4882a593Smuzhiyun 				break;
161*4882a593Smuzhiyun 			}
162*4882a593Smuzhiyun 		}
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	pikawdt_keepalive();
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return len;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /*
171*4882a593Smuzhiyun  * Handle commands from user-space.
172*4882a593Smuzhiyun  */
pikawdt_ioctl(struct file * file,unsigned int cmd,unsigned long arg)173*4882a593Smuzhiyun static long pikawdt_ioctl(struct file *file,
174*4882a593Smuzhiyun 		unsigned int cmd, unsigned long arg)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	void __user *argp = (void __user *)arg;
177*4882a593Smuzhiyun 	int __user *p = argp;
178*4882a593Smuzhiyun 	int new_value;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	switch (cmd) {
181*4882a593Smuzhiyun 	case WDIOC_GETSUPPORT:
182*4882a593Smuzhiyun 		return copy_to_user(argp, &ident, sizeof(ident)) ? -EFAULT : 0;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	case WDIOC_GETSTATUS:
185*4882a593Smuzhiyun 		return put_user(0, p);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	case WDIOC_GETBOOTSTATUS:
188*4882a593Smuzhiyun 		return put_user(pikawdt_private.bootstatus, p);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	case WDIOC_KEEPALIVE:
191*4882a593Smuzhiyun 		pikawdt_keepalive();
192*4882a593Smuzhiyun 		return 0;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	case WDIOC_SETTIMEOUT:
195*4882a593Smuzhiyun 		if (get_user(new_value, p))
196*4882a593Smuzhiyun 			return -EFAULT;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		heartbeat = new_value;
199*4882a593Smuzhiyun 		pikawdt_keepalive();
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 		return put_user(new_value, p);  /* return current value */
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	case WDIOC_GETTIMEOUT:
204*4882a593Smuzhiyun 		return put_user(heartbeat, p);
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 	return -ENOTTY;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static const struct file_operations pikawdt_fops = {
211*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
212*4882a593Smuzhiyun 	.llseek		= no_llseek,
213*4882a593Smuzhiyun 	.open		= pikawdt_open,
214*4882a593Smuzhiyun 	.release	= pikawdt_release,
215*4882a593Smuzhiyun 	.write		= pikawdt_write,
216*4882a593Smuzhiyun 	.unlocked_ioctl	= pikawdt_ioctl,
217*4882a593Smuzhiyun 	.compat_ioctl	= compat_ptr_ioctl,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static struct miscdevice pikawdt_miscdev = {
221*4882a593Smuzhiyun 	.minor	= WATCHDOG_MINOR,
222*4882a593Smuzhiyun 	.name	= "watchdog",
223*4882a593Smuzhiyun 	.fops	= &pikawdt_fops,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
pikawdt_init(void)226*4882a593Smuzhiyun static int __init pikawdt_init(void)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct device_node *np;
229*4882a593Smuzhiyun 	void __iomem *fpga;
230*4882a593Smuzhiyun 	u32 post1;
231*4882a593Smuzhiyun 	int ret;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "pika,fpga");
234*4882a593Smuzhiyun 	if (np == NULL) {
235*4882a593Smuzhiyun 		pr_err("Unable to find fpga\n");
236*4882a593Smuzhiyun 		return -ENOENT;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	pikawdt_private.fpga = of_iomap(np, 0);
240*4882a593Smuzhiyun 	of_node_put(np);
241*4882a593Smuzhiyun 	if (pikawdt_private.fpga == NULL) {
242*4882a593Smuzhiyun 		pr_err("Unable to map fpga\n");
243*4882a593Smuzhiyun 		return -ENOMEM;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	ident.firmware_version = in_be32(pikawdt_private.fpga + 0x1c) & 0xffff;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* POST information is in the sd area. */
249*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "pika,fpga-sd");
250*4882a593Smuzhiyun 	if (np == NULL) {
251*4882a593Smuzhiyun 		pr_err("Unable to find fpga-sd\n");
252*4882a593Smuzhiyun 		ret = -ENOENT;
253*4882a593Smuzhiyun 		goto out;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	fpga = of_iomap(np, 0);
257*4882a593Smuzhiyun 	of_node_put(np);
258*4882a593Smuzhiyun 	if (fpga == NULL) {
259*4882a593Smuzhiyun 		pr_err("Unable to map fpga-sd\n");
260*4882a593Smuzhiyun 		ret = -ENOMEM;
261*4882a593Smuzhiyun 		goto out;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/* -- FPGA: POST Test Results Register 1 (32bit R/W) (Offset: 0x4040) --
265*4882a593Smuzhiyun 	 * Bit 31,   WDOG: Set to 1 when the last reset was caused by a watchdog
266*4882a593Smuzhiyun 	 *           timeout.
267*4882a593Smuzhiyun 	 */
268*4882a593Smuzhiyun 	post1 = in_be32(fpga + 0x40);
269*4882a593Smuzhiyun 	if (post1 & 0x80000000)
270*4882a593Smuzhiyun 		pikawdt_private.bootstatus = WDIOF_CARDRESET;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	iounmap(fpga);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	timer_setup(&pikawdt_private.timer, pikawdt_ping, 0);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	ret = misc_register(&pikawdt_miscdev);
277*4882a593Smuzhiyun 	if (ret) {
278*4882a593Smuzhiyun 		pr_err("Unable to register miscdev\n");
279*4882a593Smuzhiyun 		goto out;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	pr_info("initialized. heartbeat=%d sec (nowayout=%d)\n",
283*4882a593Smuzhiyun 		heartbeat, nowayout);
284*4882a593Smuzhiyun 	return 0;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun out:
287*4882a593Smuzhiyun 	iounmap(pikawdt_private.fpga);
288*4882a593Smuzhiyun 	return ret;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
pikawdt_exit(void)291*4882a593Smuzhiyun static void __exit pikawdt_exit(void)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	misc_deregister(&pikawdt_miscdev);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	iounmap(pikawdt_private.fpga);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun module_init(pikawdt_init);
299*4882a593Smuzhiyun module_exit(pikawdt_exit);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun MODULE_AUTHOR("Sean MacLennan <smaclennan@pikatech.com>");
302*4882a593Smuzhiyun MODULE_DESCRIPTION("PIKA FPGA based Watchdog Timer");
303*4882a593Smuzhiyun MODULE_LICENSE("GPL");
304