xref: /OK3568_Linux_fs/kernel/drivers/watchdog/pic32-wdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * PIC32 watchdog driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Joshua Henderson <joshua.henderson@microchip.com>
6*4882a593Smuzhiyun  * Copyright (c) 2016, Microchip Technology Inc.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pm.h>
18*4882a593Smuzhiyun #include <linux/watchdog.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <asm/mach-pic32/pic32.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Watchdog Timer Registers */
23*4882a593Smuzhiyun #define WDTCON_REG		0x00
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Watchdog Timer Control Register fields */
26*4882a593Smuzhiyun #define WDTCON_WIN_EN		BIT(0)
27*4882a593Smuzhiyun #define WDTCON_RMCS_MASK	0x0003
28*4882a593Smuzhiyun #define WDTCON_RMCS_SHIFT	0x0006
29*4882a593Smuzhiyun #define WDTCON_RMPS_MASK	0x001F
30*4882a593Smuzhiyun #define WDTCON_RMPS_SHIFT	0x0008
31*4882a593Smuzhiyun #define WDTCON_ON		BIT(15)
32*4882a593Smuzhiyun #define WDTCON_CLR_KEY		0x5743
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Reset Control Register fields for watchdog */
35*4882a593Smuzhiyun #define RESETCON_TIMEOUT_IDLE	BIT(2)
36*4882a593Smuzhiyun #define RESETCON_TIMEOUT_SLEEP	BIT(3)
37*4882a593Smuzhiyun #define RESETCON_WDT_TIMEOUT	BIT(4)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct pic32_wdt {
40*4882a593Smuzhiyun 	void __iomem	*regs;
41*4882a593Smuzhiyun 	void __iomem	*rst_base;
42*4882a593Smuzhiyun 	struct clk	*clk;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
pic32_wdt_is_win_enabled(struct pic32_wdt * wdt)45*4882a593Smuzhiyun static inline bool pic32_wdt_is_win_enabled(struct pic32_wdt *wdt)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	return !!(readl(wdt->regs + WDTCON_REG) & WDTCON_WIN_EN);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
pic32_wdt_get_post_scaler(struct pic32_wdt * wdt)50*4882a593Smuzhiyun static inline u32 pic32_wdt_get_post_scaler(struct pic32_wdt *wdt)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	u32 v = readl(wdt->regs + WDTCON_REG);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return (v >> WDTCON_RMPS_SHIFT) & WDTCON_RMPS_MASK;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
pic32_wdt_get_clk_id(struct pic32_wdt * wdt)57*4882a593Smuzhiyun static inline u32 pic32_wdt_get_clk_id(struct pic32_wdt *wdt)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	u32 v = readl(wdt->regs + WDTCON_REG);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	return (v >> WDTCON_RMCS_SHIFT) & WDTCON_RMCS_MASK;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
pic32_wdt_bootstatus(struct pic32_wdt * wdt)64*4882a593Smuzhiyun static int pic32_wdt_bootstatus(struct pic32_wdt *wdt)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	u32 v = readl(wdt->rst_base);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	writel(RESETCON_WDT_TIMEOUT, PIC32_CLR(wdt->rst_base));
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return v & RESETCON_WDT_TIMEOUT;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
pic32_wdt_get_timeout_secs(struct pic32_wdt * wdt,struct device * dev)73*4882a593Smuzhiyun static u32 pic32_wdt_get_timeout_secs(struct pic32_wdt *wdt, struct device *dev)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	unsigned long rate;
76*4882a593Smuzhiyun 	u32 period, ps, terminal;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	rate = clk_get_rate(wdt->clk);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	dev_dbg(dev, "wdt: clk_id %d, clk_rate %lu (prescale)\n",
81*4882a593Smuzhiyun 		pic32_wdt_get_clk_id(wdt), rate);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* default, prescaler of 32 (i.e. div-by-32) is implicit. */
84*4882a593Smuzhiyun 	rate >>= 5;
85*4882a593Smuzhiyun 	if (!rate)
86*4882a593Smuzhiyun 		return 0;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/* calculate terminal count from postscaler. */
89*4882a593Smuzhiyun 	ps = pic32_wdt_get_post_scaler(wdt);
90*4882a593Smuzhiyun 	terminal = BIT(ps);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* find time taken (in secs) to reach terminal count */
93*4882a593Smuzhiyun 	period = terminal / rate;
94*4882a593Smuzhiyun 	dev_dbg(dev,
95*4882a593Smuzhiyun 		"wdt: clk_rate %lu (postscale) / terminal %d, timeout %dsec\n",
96*4882a593Smuzhiyun 		rate, terminal, period);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return period;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
pic32_wdt_keepalive(struct pic32_wdt * wdt)101*4882a593Smuzhiyun static void pic32_wdt_keepalive(struct pic32_wdt *wdt)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	/* write key through single half-word */
104*4882a593Smuzhiyun 	writew(WDTCON_CLR_KEY, wdt->regs + WDTCON_REG + 2);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
pic32_wdt_start(struct watchdog_device * wdd)107*4882a593Smuzhiyun static int pic32_wdt_start(struct watchdog_device *wdd)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct pic32_wdt *wdt = watchdog_get_drvdata(wdd);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	writel(WDTCON_ON, PIC32_SET(wdt->regs + WDTCON_REG));
112*4882a593Smuzhiyun 	pic32_wdt_keepalive(wdt);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
pic32_wdt_stop(struct watchdog_device * wdd)117*4882a593Smuzhiyun static int pic32_wdt_stop(struct watchdog_device *wdd)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct pic32_wdt *wdt = watchdog_get_drvdata(wdd);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	writel(WDTCON_ON, PIC32_CLR(wdt->regs + WDTCON_REG));
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/*
124*4882a593Smuzhiyun 	 * Cannot touch registers in the CPU cycle following clearing the
125*4882a593Smuzhiyun 	 * ON bit.
126*4882a593Smuzhiyun 	 */
127*4882a593Smuzhiyun 	nop();
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
pic32_wdt_ping(struct watchdog_device * wdd)132*4882a593Smuzhiyun static int pic32_wdt_ping(struct watchdog_device *wdd)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	struct pic32_wdt *wdt = watchdog_get_drvdata(wdd);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	pic32_wdt_keepalive(wdt);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const struct watchdog_ops pic32_wdt_fops = {
142*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
143*4882a593Smuzhiyun 	.start		= pic32_wdt_start,
144*4882a593Smuzhiyun 	.stop		= pic32_wdt_stop,
145*4882a593Smuzhiyun 	.ping		= pic32_wdt_ping,
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static const struct watchdog_info pic32_wdt_ident = {
149*4882a593Smuzhiyun 	.options = WDIOF_KEEPALIVEPING |
150*4882a593Smuzhiyun 			WDIOF_MAGICCLOSE | WDIOF_CARDRESET,
151*4882a593Smuzhiyun 	.identity = "PIC32 Watchdog",
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct watchdog_device pic32_wdd = {
155*4882a593Smuzhiyun 	.info		= &pic32_wdt_ident,
156*4882a593Smuzhiyun 	.ops		= &pic32_wdt_fops,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static const struct of_device_id pic32_wdt_dt_ids[] = {
160*4882a593Smuzhiyun 	{ .compatible = "microchip,pic32mzda-wdt", },
161*4882a593Smuzhiyun 	{ /* sentinel */ }
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pic32_wdt_dt_ids);
164*4882a593Smuzhiyun 
pic32_clk_disable_unprepare(void * data)165*4882a593Smuzhiyun static void pic32_clk_disable_unprepare(void *data)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	clk_disable_unprepare(data);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
pic32_wdt_drv_probe(struct platform_device * pdev)170*4882a593Smuzhiyun static int pic32_wdt_drv_probe(struct platform_device *pdev)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
173*4882a593Smuzhiyun 	int ret;
174*4882a593Smuzhiyun 	struct watchdog_device *wdd = &pic32_wdd;
175*4882a593Smuzhiyun 	struct pic32_wdt *wdt;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
178*4882a593Smuzhiyun 	if (!wdt)
179*4882a593Smuzhiyun 		return -ENOMEM;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	wdt->regs = devm_platform_ioremap_resource(pdev, 0);
182*4882a593Smuzhiyun 	if (IS_ERR(wdt->regs))
183*4882a593Smuzhiyun 		return PTR_ERR(wdt->regs);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	wdt->rst_base = devm_ioremap(dev, PIC32_BASE_RESET, 0x10);
186*4882a593Smuzhiyun 	if (!wdt->rst_base)
187*4882a593Smuzhiyun 		return -ENOMEM;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	wdt->clk = devm_clk_get(dev, NULL);
190*4882a593Smuzhiyun 	if (IS_ERR(wdt->clk)) {
191*4882a593Smuzhiyun 		dev_err(dev, "clk not found\n");
192*4882a593Smuzhiyun 		return PTR_ERR(wdt->clk);
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	ret = clk_prepare_enable(wdt->clk);
196*4882a593Smuzhiyun 	if (ret) {
197*4882a593Smuzhiyun 		dev_err(dev, "clk enable failed\n");
198*4882a593Smuzhiyun 		return ret;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 	ret = devm_add_action_or_reset(dev, pic32_clk_disable_unprepare,
201*4882a593Smuzhiyun 				       wdt->clk);
202*4882a593Smuzhiyun 	if (ret)
203*4882a593Smuzhiyun 		return ret;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (pic32_wdt_is_win_enabled(wdt)) {
206*4882a593Smuzhiyun 		dev_err(dev, "windowed-clear mode is not supported.\n");
207*4882a593Smuzhiyun 		return -ENODEV;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	wdd->timeout = pic32_wdt_get_timeout_secs(wdt, dev);
211*4882a593Smuzhiyun 	if (!wdd->timeout) {
212*4882a593Smuzhiyun 		dev_err(dev, "failed to read watchdog register timeout\n");
213*4882a593Smuzhiyun 		return -EINVAL;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	dev_info(dev, "timeout %d\n", wdd->timeout);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	wdd->bootstatus = pic32_wdt_bootstatus(wdt) ? WDIOF_CARDRESET : 0;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	watchdog_set_nowayout(wdd, WATCHDOG_NOWAYOUT);
221*4882a593Smuzhiyun 	watchdog_set_drvdata(wdd, wdt);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	ret = devm_watchdog_register_device(dev, wdd);
224*4882a593Smuzhiyun 	if (ret)
225*4882a593Smuzhiyun 		return ret;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	platform_set_drvdata(pdev, wdd);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static struct platform_driver pic32_wdt_driver = {
233*4882a593Smuzhiyun 	.probe		= pic32_wdt_drv_probe,
234*4882a593Smuzhiyun 	.driver		= {
235*4882a593Smuzhiyun 		.name		= "pic32-wdt",
236*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(pic32_wdt_dt_ids),
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun module_platform_driver(pic32_wdt_driver);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun MODULE_AUTHOR("Joshua Henderson <joshua.henderson@microchip.com>");
243*4882a593Smuzhiyun MODULE_DESCRIPTION("Microchip PIC32 Watchdog Timer");
244*4882a593Smuzhiyun MODULE_LICENSE("GPL");
245