1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * drivers/watchdog/orion_wdt.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Watchdog driver for Orion/Kirkwood processors
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Sylver Bruneau <sylver.bruneau@googlemail.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
10*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/moduleparam.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/watchdog.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/clk.h>
24*4882a593Smuzhiyun #include <linux/err.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/of_device.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* RSTOUT mask register physical address for Orion5x, Kirkwood and Dove */
29*4882a593Smuzhiyun #define ORION_RSTOUT_MASK_OFFSET 0x20108
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Internal registers can be configured at any 1 MiB aligned address */
32*4882a593Smuzhiyun #define INTERNAL_REGS_MASK ~(SZ_1M - 1)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun * Watchdog timer block registers.
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define TIMER_CTRL 0x0000
38*4882a593Smuzhiyun #define TIMER1_FIXED_ENABLE_BIT BIT(12)
39*4882a593Smuzhiyun #define WDT_AXP_FIXED_ENABLE_BIT BIT(10)
40*4882a593Smuzhiyun #define TIMER1_ENABLE_BIT BIT(2)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define TIMER_A370_STATUS 0x0004
43*4882a593Smuzhiyun #define WDT_A370_EXPIRED BIT(31)
44*4882a593Smuzhiyun #define TIMER1_STATUS_BIT BIT(8)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define TIMER1_VAL_OFF 0x001c
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define WDT_MAX_CYCLE_COUNT 0xffffffff
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define WDT_A370_RATIO_MASK(v) ((v) << 16)
51*4882a593Smuzhiyun #define WDT_A370_RATIO_SHIFT 5
52*4882a593Smuzhiyun #define WDT_A370_RATIO (1 << WDT_A370_RATIO_SHIFT)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
55*4882a593Smuzhiyun static int heartbeat; /* module parameter (seconds) */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct orion_watchdog;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun struct orion_watchdog_data {
60*4882a593Smuzhiyun int wdt_counter_offset;
61*4882a593Smuzhiyun int wdt_enable_bit;
62*4882a593Smuzhiyun int rstout_enable_bit;
63*4882a593Smuzhiyun int rstout_mask_bit;
64*4882a593Smuzhiyun int (*clock_init)(struct platform_device *,
65*4882a593Smuzhiyun struct orion_watchdog *);
66*4882a593Smuzhiyun int (*enabled)(struct orion_watchdog *);
67*4882a593Smuzhiyun int (*start)(struct watchdog_device *);
68*4882a593Smuzhiyun int (*stop)(struct watchdog_device *);
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct orion_watchdog {
72*4882a593Smuzhiyun struct watchdog_device wdt;
73*4882a593Smuzhiyun void __iomem *reg;
74*4882a593Smuzhiyun void __iomem *rstout;
75*4882a593Smuzhiyun void __iomem *rstout_mask;
76*4882a593Smuzhiyun unsigned long clk_rate;
77*4882a593Smuzhiyun struct clk *clk;
78*4882a593Smuzhiyun const struct orion_watchdog_data *data;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
orion_wdt_clock_init(struct platform_device * pdev,struct orion_watchdog * dev)81*4882a593Smuzhiyun static int orion_wdt_clock_init(struct platform_device *pdev,
82*4882a593Smuzhiyun struct orion_watchdog *dev)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun int ret;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun dev->clk = clk_get(&pdev->dev, NULL);
87*4882a593Smuzhiyun if (IS_ERR(dev->clk))
88*4882a593Smuzhiyun return PTR_ERR(dev->clk);
89*4882a593Smuzhiyun ret = clk_prepare_enable(dev->clk);
90*4882a593Smuzhiyun if (ret) {
91*4882a593Smuzhiyun clk_put(dev->clk);
92*4882a593Smuzhiyun return ret;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun dev->clk_rate = clk_get_rate(dev->clk);
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
armada370_wdt_clock_init(struct platform_device * pdev,struct orion_watchdog * dev)99*4882a593Smuzhiyun static int armada370_wdt_clock_init(struct platform_device *pdev,
100*4882a593Smuzhiyun struct orion_watchdog *dev)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun int ret;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun dev->clk = clk_get(&pdev->dev, NULL);
105*4882a593Smuzhiyun if (IS_ERR(dev->clk))
106*4882a593Smuzhiyun return PTR_ERR(dev->clk);
107*4882a593Smuzhiyun ret = clk_prepare_enable(dev->clk);
108*4882a593Smuzhiyun if (ret) {
109*4882a593Smuzhiyun clk_put(dev->clk);
110*4882a593Smuzhiyun return ret;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Setup watchdog input clock */
114*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_CTRL,
115*4882a593Smuzhiyun WDT_A370_RATIO_MASK(WDT_A370_RATIO_SHIFT),
116*4882a593Smuzhiyun WDT_A370_RATIO_MASK(WDT_A370_RATIO_SHIFT));
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun dev->clk_rate = clk_get_rate(dev->clk) / WDT_A370_RATIO;
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
armada375_wdt_clock_init(struct platform_device * pdev,struct orion_watchdog * dev)122*4882a593Smuzhiyun static int armada375_wdt_clock_init(struct platform_device *pdev,
123*4882a593Smuzhiyun struct orion_watchdog *dev)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun int ret;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun dev->clk = of_clk_get_by_name(pdev->dev.of_node, "fixed");
128*4882a593Smuzhiyun if (!IS_ERR(dev->clk)) {
129*4882a593Smuzhiyun ret = clk_prepare_enable(dev->clk);
130*4882a593Smuzhiyun if (ret) {
131*4882a593Smuzhiyun clk_put(dev->clk);
132*4882a593Smuzhiyun return ret;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_CTRL,
136*4882a593Smuzhiyun WDT_AXP_FIXED_ENABLE_BIT,
137*4882a593Smuzhiyun WDT_AXP_FIXED_ENABLE_BIT);
138*4882a593Smuzhiyun dev->clk_rate = clk_get_rate(dev->clk);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Mandatory fallback for proper devicetree backward compatibility */
144*4882a593Smuzhiyun dev->clk = clk_get(&pdev->dev, NULL);
145*4882a593Smuzhiyun if (IS_ERR(dev->clk))
146*4882a593Smuzhiyun return PTR_ERR(dev->clk);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun ret = clk_prepare_enable(dev->clk);
149*4882a593Smuzhiyun if (ret) {
150*4882a593Smuzhiyun clk_put(dev->clk);
151*4882a593Smuzhiyun return ret;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_CTRL,
155*4882a593Smuzhiyun WDT_A370_RATIO_MASK(WDT_A370_RATIO_SHIFT),
156*4882a593Smuzhiyun WDT_A370_RATIO_MASK(WDT_A370_RATIO_SHIFT));
157*4882a593Smuzhiyun dev->clk_rate = clk_get_rate(dev->clk) / WDT_A370_RATIO;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
armadaxp_wdt_clock_init(struct platform_device * pdev,struct orion_watchdog * dev)162*4882a593Smuzhiyun static int armadaxp_wdt_clock_init(struct platform_device *pdev,
163*4882a593Smuzhiyun struct orion_watchdog *dev)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun int ret;
166*4882a593Smuzhiyun u32 val;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun dev->clk = of_clk_get_by_name(pdev->dev.of_node, "fixed");
169*4882a593Smuzhiyun if (IS_ERR(dev->clk))
170*4882a593Smuzhiyun return PTR_ERR(dev->clk);
171*4882a593Smuzhiyun ret = clk_prepare_enable(dev->clk);
172*4882a593Smuzhiyun if (ret) {
173*4882a593Smuzhiyun clk_put(dev->clk);
174*4882a593Smuzhiyun return ret;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Fix the wdt and timer1 clock freqency to 25MHz */
178*4882a593Smuzhiyun val = WDT_AXP_FIXED_ENABLE_BIT | TIMER1_FIXED_ENABLE_BIT;
179*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_CTRL, val, val);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun dev->clk_rate = clk_get_rate(dev->clk);
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
orion_wdt_ping(struct watchdog_device * wdt_dev)185*4882a593Smuzhiyun static int orion_wdt_ping(struct watchdog_device *wdt_dev)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
188*4882a593Smuzhiyun /* Reload watchdog duration */
189*4882a593Smuzhiyun writel(dev->clk_rate * wdt_dev->timeout,
190*4882a593Smuzhiyun dev->reg + dev->data->wdt_counter_offset);
191*4882a593Smuzhiyun if (dev->wdt.info->options & WDIOF_PRETIMEOUT)
192*4882a593Smuzhiyun writel(dev->clk_rate * (wdt_dev->timeout - wdt_dev->pretimeout),
193*4882a593Smuzhiyun dev->reg + TIMER1_VAL_OFF);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
armada375_start(struct watchdog_device * wdt_dev)198*4882a593Smuzhiyun static int armada375_start(struct watchdog_device *wdt_dev)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
201*4882a593Smuzhiyun u32 reg;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* Set watchdog duration */
204*4882a593Smuzhiyun writel(dev->clk_rate * wdt_dev->timeout,
205*4882a593Smuzhiyun dev->reg + dev->data->wdt_counter_offset);
206*4882a593Smuzhiyun if (dev->wdt.info->options & WDIOF_PRETIMEOUT)
207*4882a593Smuzhiyun writel(dev->clk_rate * (wdt_dev->timeout - wdt_dev->pretimeout),
208*4882a593Smuzhiyun dev->reg + TIMER1_VAL_OFF);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Clear the watchdog expiration bit */
211*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_A370_STATUS, WDT_A370_EXPIRED, 0);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Enable watchdog timer */
214*4882a593Smuzhiyun reg = dev->data->wdt_enable_bit;
215*4882a593Smuzhiyun if (dev->wdt.info->options & WDIOF_PRETIMEOUT)
216*4882a593Smuzhiyun reg |= TIMER1_ENABLE_BIT;
217*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_CTRL, reg, reg);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Enable reset on watchdog */
220*4882a593Smuzhiyun reg = readl(dev->rstout);
221*4882a593Smuzhiyun reg |= dev->data->rstout_enable_bit;
222*4882a593Smuzhiyun writel(reg, dev->rstout);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun atomic_io_modify(dev->rstout_mask, dev->data->rstout_mask_bit, 0);
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
armada370_start(struct watchdog_device * wdt_dev)228*4882a593Smuzhiyun static int armada370_start(struct watchdog_device *wdt_dev)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
231*4882a593Smuzhiyun u32 reg;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* Set watchdog duration */
234*4882a593Smuzhiyun writel(dev->clk_rate * wdt_dev->timeout,
235*4882a593Smuzhiyun dev->reg + dev->data->wdt_counter_offset);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Clear the watchdog expiration bit */
238*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_A370_STATUS, WDT_A370_EXPIRED, 0);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Enable watchdog timer */
241*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_CTRL, dev->data->wdt_enable_bit,
242*4882a593Smuzhiyun dev->data->wdt_enable_bit);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* Enable reset on watchdog */
245*4882a593Smuzhiyun reg = readl(dev->rstout);
246*4882a593Smuzhiyun reg |= dev->data->rstout_enable_bit;
247*4882a593Smuzhiyun writel(reg, dev->rstout);
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
orion_start(struct watchdog_device * wdt_dev)251*4882a593Smuzhiyun static int orion_start(struct watchdog_device *wdt_dev)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Set watchdog duration */
256*4882a593Smuzhiyun writel(dev->clk_rate * wdt_dev->timeout,
257*4882a593Smuzhiyun dev->reg + dev->data->wdt_counter_offset);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Enable watchdog timer */
260*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_CTRL, dev->data->wdt_enable_bit,
261*4882a593Smuzhiyun dev->data->wdt_enable_bit);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* Enable reset on watchdog */
264*4882a593Smuzhiyun atomic_io_modify(dev->rstout, dev->data->rstout_enable_bit,
265*4882a593Smuzhiyun dev->data->rstout_enable_bit);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
orion_wdt_start(struct watchdog_device * wdt_dev)270*4882a593Smuzhiyun static int orion_wdt_start(struct watchdog_device *wdt_dev)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* There are some per-SoC quirks to handle */
275*4882a593Smuzhiyun return dev->data->start(wdt_dev);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
orion_stop(struct watchdog_device * wdt_dev)278*4882a593Smuzhiyun static int orion_stop(struct watchdog_device *wdt_dev)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* Disable reset on watchdog */
283*4882a593Smuzhiyun atomic_io_modify(dev->rstout, dev->data->rstout_enable_bit, 0);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* Disable watchdog timer */
286*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_CTRL, dev->data->wdt_enable_bit, 0);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
armada375_stop(struct watchdog_device * wdt_dev)291*4882a593Smuzhiyun static int armada375_stop(struct watchdog_device *wdt_dev)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
294*4882a593Smuzhiyun u32 reg, mask;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Disable reset on watchdog */
297*4882a593Smuzhiyun atomic_io_modify(dev->rstout_mask, dev->data->rstout_mask_bit,
298*4882a593Smuzhiyun dev->data->rstout_mask_bit);
299*4882a593Smuzhiyun reg = readl(dev->rstout);
300*4882a593Smuzhiyun reg &= ~dev->data->rstout_enable_bit;
301*4882a593Smuzhiyun writel(reg, dev->rstout);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* Disable watchdog timer */
304*4882a593Smuzhiyun mask = dev->data->wdt_enable_bit;
305*4882a593Smuzhiyun if (wdt_dev->info->options & WDIOF_PRETIMEOUT)
306*4882a593Smuzhiyun mask |= TIMER1_ENABLE_BIT;
307*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_CTRL, mask, 0);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
armada370_stop(struct watchdog_device * wdt_dev)312*4882a593Smuzhiyun static int armada370_stop(struct watchdog_device *wdt_dev)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
315*4882a593Smuzhiyun u32 reg;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Disable reset on watchdog */
318*4882a593Smuzhiyun reg = readl(dev->rstout);
319*4882a593Smuzhiyun reg &= ~dev->data->rstout_enable_bit;
320*4882a593Smuzhiyun writel(reg, dev->rstout);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* Disable watchdog timer */
323*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_CTRL, dev->data->wdt_enable_bit, 0);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
orion_wdt_stop(struct watchdog_device * wdt_dev)328*4882a593Smuzhiyun static int orion_wdt_stop(struct watchdog_device *wdt_dev)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return dev->data->stop(wdt_dev);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
orion_enabled(struct orion_watchdog * dev)335*4882a593Smuzhiyun static int orion_enabled(struct orion_watchdog *dev)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun bool enabled, running;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun enabled = readl(dev->rstout) & dev->data->rstout_enable_bit;
340*4882a593Smuzhiyun running = readl(dev->reg + TIMER_CTRL) & dev->data->wdt_enable_bit;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return enabled && running;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
armada375_enabled(struct orion_watchdog * dev)345*4882a593Smuzhiyun static int armada375_enabled(struct orion_watchdog *dev)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun bool masked, enabled, running;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun masked = readl(dev->rstout_mask) & dev->data->rstout_mask_bit;
350*4882a593Smuzhiyun enabled = readl(dev->rstout) & dev->data->rstout_enable_bit;
351*4882a593Smuzhiyun running = readl(dev->reg + TIMER_CTRL) & dev->data->wdt_enable_bit;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return !masked && enabled && running;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
orion_wdt_enabled(struct watchdog_device * wdt_dev)356*4882a593Smuzhiyun static int orion_wdt_enabled(struct watchdog_device *wdt_dev)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return dev->data->enabled(dev);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
orion_wdt_get_timeleft(struct watchdog_device * wdt_dev)363*4882a593Smuzhiyun static unsigned int orion_wdt_get_timeleft(struct watchdog_device *wdt_dev)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
366*4882a593Smuzhiyun return readl(dev->reg + dev->data->wdt_counter_offset) / dev->clk_rate;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static struct watchdog_info orion_wdt_info = {
370*4882a593Smuzhiyun .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
371*4882a593Smuzhiyun .identity = "Orion Watchdog",
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun static const struct watchdog_ops orion_wdt_ops = {
375*4882a593Smuzhiyun .owner = THIS_MODULE,
376*4882a593Smuzhiyun .start = orion_wdt_start,
377*4882a593Smuzhiyun .stop = orion_wdt_stop,
378*4882a593Smuzhiyun .ping = orion_wdt_ping,
379*4882a593Smuzhiyun .get_timeleft = orion_wdt_get_timeleft,
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
orion_wdt_irq(int irq,void * devid)382*4882a593Smuzhiyun static irqreturn_t orion_wdt_irq(int irq, void *devid)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun panic("Watchdog Timeout");
385*4882a593Smuzhiyun return IRQ_HANDLED;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
orion_wdt_pre_irq(int irq,void * devid)388*4882a593Smuzhiyun static irqreturn_t orion_wdt_pre_irq(int irq, void *devid)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun struct orion_watchdog *dev = devid;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun atomic_io_modify(dev->reg + TIMER_A370_STATUS,
393*4882a593Smuzhiyun TIMER1_STATUS_BIT, 0);
394*4882a593Smuzhiyun watchdog_notify_pretimeout(&dev->wdt);
395*4882a593Smuzhiyun return IRQ_HANDLED;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun * The original devicetree binding for this driver specified only
400*4882a593Smuzhiyun * one memory resource, so in order to keep DT backwards compatibility
401*4882a593Smuzhiyun * we try to fallback to a hardcoded register address, if the resource
402*4882a593Smuzhiyun * is missing from the devicetree.
403*4882a593Smuzhiyun */
orion_wdt_ioremap_rstout(struct platform_device * pdev,phys_addr_t internal_regs)404*4882a593Smuzhiyun static void __iomem *orion_wdt_ioremap_rstout(struct platform_device *pdev,
405*4882a593Smuzhiyun phys_addr_t internal_regs)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct resource *res;
408*4882a593Smuzhiyun phys_addr_t rstout;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
411*4882a593Smuzhiyun if (res)
412*4882a593Smuzhiyun return devm_ioremap(&pdev->dev, res->start,
413*4882a593Smuzhiyun resource_size(res));
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun rstout = internal_regs + ORION_RSTOUT_MASK_OFFSET;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun WARN(1, FW_BUG "falling back to hardcoded RSTOUT reg %pa\n", &rstout);
418*4882a593Smuzhiyun return devm_ioremap(&pdev->dev, rstout, 0x4);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static const struct orion_watchdog_data orion_data = {
422*4882a593Smuzhiyun .rstout_enable_bit = BIT(1),
423*4882a593Smuzhiyun .wdt_enable_bit = BIT(4),
424*4882a593Smuzhiyun .wdt_counter_offset = 0x24,
425*4882a593Smuzhiyun .clock_init = orion_wdt_clock_init,
426*4882a593Smuzhiyun .enabled = orion_enabled,
427*4882a593Smuzhiyun .start = orion_start,
428*4882a593Smuzhiyun .stop = orion_stop,
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static const struct orion_watchdog_data armada370_data = {
432*4882a593Smuzhiyun .rstout_enable_bit = BIT(8),
433*4882a593Smuzhiyun .wdt_enable_bit = BIT(8),
434*4882a593Smuzhiyun .wdt_counter_offset = 0x34,
435*4882a593Smuzhiyun .clock_init = armada370_wdt_clock_init,
436*4882a593Smuzhiyun .enabled = orion_enabled,
437*4882a593Smuzhiyun .start = armada370_start,
438*4882a593Smuzhiyun .stop = armada370_stop,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun static const struct orion_watchdog_data armadaxp_data = {
442*4882a593Smuzhiyun .rstout_enable_bit = BIT(8),
443*4882a593Smuzhiyun .wdt_enable_bit = BIT(8),
444*4882a593Smuzhiyun .wdt_counter_offset = 0x34,
445*4882a593Smuzhiyun .clock_init = armadaxp_wdt_clock_init,
446*4882a593Smuzhiyun .enabled = orion_enabled,
447*4882a593Smuzhiyun .start = armada370_start,
448*4882a593Smuzhiyun .stop = armada370_stop,
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static const struct orion_watchdog_data armada375_data = {
452*4882a593Smuzhiyun .rstout_enable_bit = BIT(8),
453*4882a593Smuzhiyun .rstout_mask_bit = BIT(10),
454*4882a593Smuzhiyun .wdt_enable_bit = BIT(8),
455*4882a593Smuzhiyun .wdt_counter_offset = 0x34,
456*4882a593Smuzhiyun .clock_init = armada375_wdt_clock_init,
457*4882a593Smuzhiyun .enabled = armada375_enabled,
458*4882a593Smuzhiyun .start = armada375_start,
459*4882a593Smuzhiyun .stop = armada375_stop,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun static const struct orion_watchdog_data armada380_data = {
463*4882a593Smuzhiyun .rstout_enable_bit = BIT(8),
464*4882a593Smuzhiyun .rstout_mask_bit = BIT(10),
465*4882a593Smuzhiyun .wdt_enable_bit = BIT(8),
466*4882a593Smuzhiyun .wdt_counter_offset = 0x34,
467*4882a593Smuzhiyun .clock_init = armadaxp_wdt_clock_init,
468*4882a593Smuzhiyun .enabled = armada375_enabled,
469*4882a593Smuzhiyun .start = armada375_start,
470*4882a593Smuzhiyun .stop = armada375_stop,
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun static const struct of_device_id orion_wdt_of_match_table[] = {
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun .compatible = "marvell,orion-wdt",
476*4882a593Smuzhiyun .data = &orion_data,
477*4882a593Smuzhiyun },
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun .compatible = "marvell,armada-370-wdt",
480*4882a593Smuzhiyun .data = &armada370_data,
481*4882a593Smuzhiyun },
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun .compatible = "marvell,armada-xp-wdt",
484*4882a593Smuzhiyun .data = &armadaxp_data,
485*4882a593Smuzhiyun },
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun .compatible = "marvell,armada-375-wdt",
488*4882a593Smuzhiyun .data = &armada375_data,
489*4882a593Smuzhiyun },
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun .compatible = "marvell,armada-380-wdt",
492*4882a593Smuzhiyun .data = &armada380_data,
493*4882a593Smuzhiyun },
494*4882a593Smuzhiyun {},
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, orion_wdt_of_match_table);
497*4882a593Smuzhiyun
orion_wdt_get_regs(struct platform_device * pdev,struct orion_watchdog * dev)498*4882a593Smuzhiyun static int orion_wdt_get_regs(struct platform_device *pdev,
499*4882a593Smuzhiyun struct orion_watchdog *dev)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
502*4882a593Smuzhiyun struct resource *res;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
505*4882a593Smuzhiyun if (!res)
506*4882a593Smuzhiyun return -ENODEV;
507*4882a593Smuzhiyun dev->reg = devm_ioremap(&pdev->dev, res->start,
508*4882a593Smuzhiyun resource_size(res));
509*4882a593Smuzhiyun if (!dev->reg)
510*4882a593Smuzhiyun return -ENOMEM;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Each supported compatible has some RSTOUT register quirk */
513*4882a593Smuzhiyun if (of_device_is_compatible(node, "marvell,orion-wdt")) {
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun dev->rstout = orion_wdt_ioremap_rstout(pdev, res->start &
516*4882a593Smuzhiyun INTERNAL_REGS_MASK);
517*4882a593Smuzhiyun if (!dev->rstout)
518*4882a593Smuzhiyun return -ENODEV;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun } else if (of_device_is_compatible(node, "marvell,armada-370-wdt") ||
521*4882a593Smuzhiyun of_device_is_compatible(node, "marvell,armada-xp-wdt")) {
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* Dedicated RSTOUT register, can be requested. */
524*4882a593Smuzhiyun dev->rstout = devm_platform_ioremap_resource(pdev, 1);
525*4882a593Smuzhiyun if (IS_ERR(dev->rstout))
526*4882a593Smuzhiyun return PTR_ERR(dev->rstout);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun } else if (of_device_is_compatible(node, "marvell,armada-375-wdt") ||
529*4882a593Smuzhiyun of_device_is_compatible(node, "marvell,armada-380-wdt")) {
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* Dedicated RSTOUT register, can be requested. */
532*4882a593Smuzhiyun dev->rstout = devm_platform_ioremap_resource(pdev, 1);
533*4882a593Smuzhiyun if (IS_ERR(dev->rstout))
534*4882a593Smuzhiyun return PTR_ERR(dev->rstout);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
537*4882a593Smuzhiyun if (!res)
538*4882a593Smuzhiyun return -ENODEV;
539*4882a593Smuzhiyun dev->rstout_mask = devm_ioremap(&pdev->dev, res->start,
540*4882a593Smuzhiyun resource_size(res));
541*4882a593Smuzhiyun if (!dev->rstout_mask)
542*4882a593Smuzhiyun return -ENOMEM;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun } else {
545*4882a593Smuzhiyun return -ENODEV;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun return 0;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
orion_wdt_probe(struct platform_device * pdev)551*4882a593Smuzhiyun static int orion_wdt_probe(struct platform_device *pdev)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun struct orion_watchdog *dev;
554*4882a593Smuzhiyun const struct of_device_id *match;
555*4882a593Smuzhiyun unsigned int wdt_max_duration; /* (seconds) */
556*4882a593Smuzhiyun int ret, irq;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun dev = devm_kzalloc(&pdev->dev, sizeof(struct orion_watchdog),
559*4882a593Smuzhiyun GFP_KERNEL);
560*4882a593Smuzhiyun if (!dev)
561*4882a593Smuzhiyun return -ENOMEM;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun match = of_match_device(orion_wdt_of_match_table, &pdev->dev);
564*4882a593Smuzhiyun if (!match)
565*4882a593Smuzhiyun /* Default legacy match */
566*4882a593Smuzhiyun match = &orion_wdt_of_match_table[0];
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun dev->wdt.info = &orion_wdt_info;
569*4882a593Smuzhiyun dev->wdt.ops = &orion_wdt_ops;
570*4882a593Smuzhiyun dev->wdt.min_timeout = 1;
571*4882a593Smuzhiyun dev->data = match->data;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun ret = orion_wdt_get_regs(pdev, dev);
574*4882a593Smuzhiyun if (ret)
575*4882a593Smuzhiyun return ret;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun ret = dev->data->clock_init(pdev, dev);
578*4882a593Smuzhiyun if (ret) {
579*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot initialize clock\n");
580*4882a593Smuzhiyun return ret;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun wdt_max_duration = WDT_MAX_CYCLE_COUNT / dev->clk_rate;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun dev->wdt.timeout = wdt_max_duration;
586*4882a593Smuzhiyun dev->wdt.max_timeout = wdt_max_duration;
587*4882a593Smuzhiyun dev->wdt.parent = &pdev->dev;
588*4882a593Smuzhiyun watchdog_init_timeout(&dev->wdt, heartbeat, &pdev->dev);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun platform_set_drvdata(pdev, &dev->wdt);
591*4882a593Smuzhiyun watchdog_set_drvdata(&dev->wdt, dev);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun * Let's make sure the watchdog is fully stopped, unless it's
595*4882a593Smuzhiyun * explicitly enabled. This may be the case if the module was
596*4882a593Smuzhiyun * removed and re-inserted, or if the bootloader explicitly
597*4882a593Smuzhiyun * set a running watchdog before booting the kernel.
598*4882a593Smuzhiyun */
599*4882a593Smuzhiyun if (!orion_wdt_enabled(&dev->wdt))
600*4882a593Smuzhiyun orion_wdt_stop(&dev->wdt);
601*4882a593Smuzhiyun else
602*4882a593Smuzhiyun set_bit(WDOG_HW_RUNNING, &dev->wdt.status);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* Request the IRQ only after the watchdog is disabled */
605*4882a593Smuzhiyun irq = platform_get_irq_optional(pdev, 0);
606*4882a593Smuzhiyun if (irq > 0) {
607*4882a593Smuzhiyun /*
608*4882a593Smuzhiyun * Not all supported platforms specify an interrupt for the
609*4882a593Smuzhiyun * watchdog, so let's make it optional.
610*4882a593Smuzhiyun */
611*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, orion_wdt_irq, 0,
612*4882a593Smuzhiyun pdev->name, dev);
613*4882a593Smuzhiyun if (ret < 0) {
614*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request IRQ\n");
615*4882a593Smuzhiyun goto disable_clk;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* Optional 2nd interrupt for pretimeout */
620*4882a593Smuzhiyun irq = platform_get_irq_optional(pdev, 1);
621*4882a593Smuzhiyun if (irq > 0) {
622*4882a593Smuzhiyun orion_wdt_info.options |= WDIOF_PRETIMEOUT;
623*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, orion_wdt_pre_irq,
624*4882a593Smuzhiyun 0, pdev->name, dev);
625*4882a593Smuzhiyun if (ret < 0) {
626*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request IRQ\n");
627*4882a593Smuzhiyun goto disable_clk;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun watchdog_set_nowayout(&dev->wdt, nowayout);
633*4882a593Smuzhiyun ret = watchdog_register_device(&dev->wdt);
634*4882a593Smuzhiyun if (ret)
635*4882a593Smuzhiyun goto disable_clk;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun pr_info("Initial timeout %d sec%s\n",
638*4882a593Smuzhiyun dev->wdt.timeout, nowayout ? ", nowayout" : "");
639*4882a593Smuzhiyun return 0;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun disable_clk:
642*4882a593Smuzhiyun clk_disable_unprepare(dev->clk);
643*4882a593Smuzhiyun clk_put(dev->clk);
644*4882a593Smuzhiyun return ret;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
orion_wdt_remove(struct platform_device * pdev)647*4882a593Smuzhiyun static int orion_wdt_remove(struct platform_device *pdev)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun struct watchdog_device *wdt_dev = platform_get_drvdata(pdev);
650*4882a593Smuzhiyun struct orion_watchdog *dev = watchdog_get_drvdata(wdt_dev);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun watchdog_unregister_device(wdt_dev);
653*4882a593Smuzhiyun clk_disable_unprepare(dev->clk);
654*4882a593Smuzhiyun clk_put(dev->clk);
655*4882a593Smuzhiyun return 0;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
orion_wdt_shutdown(struct platform_device * pdev)658*4882a593Smuzhiyun static void orion_wdt_shutdown(struct platform_device *pdev)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun struct watchdog_device *wdt_dev = platform_get_drvdata(pdev);
661*4882a593Smuzhiyun orion_wdt_stop(wdt_dev);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun static struct platform_driver orion_wdt_driver = {
665*4882a593Smuzhiyun .probe = orion_wdt_probe,
666*4882a593Smuzhiyun .remove = orion_wdt_remove,
667*4882a593Smuzhiyun .shutdown = orion_wdt_shutdown,
668*4882a593Smuzhiyun .driver = {
669*4882a593Smuzhiyun .name = "orion_wdt",
670*4882a593Smuzhiyun .of_match_table = orion_wdt_of_match_table,
671*4882a593Smuzhiyun },
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun module_platform_driver(orion_wdt_driver);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun MODULE_AUTHOR("Sylver Bruneau <sylver.bruneau@googlemail.com>");
677*4882a593Smuzhiyun MODULE_DESCRIPTION("Orion Processor Watchdog");
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun module_param(heartbeat, int, 0);
680*4882a593Smuzhiyun MODULE_PARM_DESC(heartbeat, "Initial watchdog heartbeat in seconds");
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun module_param(nowayout, bool, 0);
683*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
684*4882a593Smuzhiyun __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
687*4882a593Smuzhiyun MODULE_ALIAS("platform:orion_wdt");
688