1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2018 Nuvoton Technology corporation.
3*4882a593Smuzhiyun // Copyright (c) 2018 IBM Corp.
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/bitops.h>
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_irq.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/watchdog.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define NPCM_WTCR 0x1C
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define NPCM_WTCLK (BIT(10) | BIT(11)) /* Clock divider */
18*4882a593Smuzhiyun #define NPCM_WTE BIT(7) /* Enable */
19*4882a593Smuzhiyun #define NPCM_WTIE BIT(6) /* Enable irq */
20*4882a593Smuzhiyun #define NPCM_WTIS (BIT(4) | BIT(5)) /* Interval selection */
21*4882a593Smuzhiyun #define NPCM_WTIF BIT(3) /* Interrupt flag*/
22*4882a593Smuzhiyun #define NPCM_WTRF BIT(2) /* Reset flag */
23*4882a593Smuzhiyun #define NPCM_WTRE BIT(1) /* Reset enable */
24*4882a593Smuzhiyun #define NPCM_WTR BIT(0) /* Reset counter */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * Watchdog timeouts
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * 170 msec: WTCLK=01 WTIS=00 VAL= 0x400
30*4882a593Smuzhiyun * 670 msec: WTCLK=01 WTIS=01 VAL= 0x410
31*4882a593Smuzhiyun * 1360 msec: WTCLK=10 WTIS=00 VAL= 0x800
32*4882a593Smuzhiyun * 2700 msec: WTCLK=01 WTIS=10 VAL= 0x420
33*4882a593Smuzhiyun * 5360 msec: WTCLK=10 WTIS=01 VAL= 0x810
34*4882a593Smuzhiyun * 10700 msec: WTCLK=01 WTIS=11 VAL= 0x430
35*4882a593Smuzhiyun * 21600 msec: WTCLK=10 WTIS=10 VAL= 0x820
36*4882a593Smuzhiyun * 43000 msec: WTCLK=11 WTIS=00 VAL= 0xC00
37*4882a593Smuzhiyun * 85600 msec: WTCLK=10 WTIS=11 VAL= 0x830
38*4882a593Smuzhiyun * 172000 msec: WTCLK=11 WTIS=01 VAL= 0xC10
39*4882a593Smuzhiyun * 687000 msec: WTCLK=11 WTIS=10 VAL= 0xC20
40*4882a593Smuzhiyun * 2750000 msec: WTCLK=11 WTIS=11 VAL= 0xC30
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct npcm_wdt {
44*4882a593Smuzhiyun struct watchdog_device wdd;
45*4882a593Smuzhiyun void __iomem *reg;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
to_npcm_wdt(struct watchdog_device * wdd)48*4882a593Smuzhiyun static inline struct npcm_wdt *to_npcm_wdt(struct watchdog_device *wdd)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun return container_of(wdd, struct npcm_wdt, wdd);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
npcm_wdt_ping(struct watchdog_device * wdd)53*4882a593Smuzhiyun static int npcm_wdt_ping(struct watchdog_device *wdd)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct npcm_wdt *wdt = to_npcm_wdt(wdd);
56*4882a593Smuzhiyun u32 val;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun val = readl(wdt->reg);
59*4882a593Smuzhiyun writel(val | NPCM_WTR, wdt->reg);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return 0;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
npcm_wdt_start(struct watchdog_device * wdd)64*4882a593Smuzhiyun static int npcm_wdt_start(struct watchdog_device *wdd)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct npcm_wdt *wdt = to_npcm_wdt(wdd);
67*4882a593Smuzhiyun u32 val;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (wdd->timeout < 2)
70*4882a593Smuzhiyun val = 0x800;
71*4882a593Smuzhiyun else if (wdd->timeout < 3)
72*4882a593Smuzhiyun val = 0x420;
73*4882a593Smuzhiyun else if (wdd->timeout < 6)
74*4882a593Smuzhiyun val = 0x810;
75*4882a593Smuzhiyun else if (wdd->timeout < 11)
76*4882a593Smuzhiyun val = 0x430;
77*4882a593Smuzhiyun else if (wdd->timeout < 22)
78*4882a593Smuzhiyun val = 0x820;
79*4882a593Smuzhiyun else if (wdd->timeout < 44)
80*4882a593Smuzhiyun val = 0xC00;
81*4882a593Smuzhiyun else if (wdd->timeout < 87)
82*4882a593Smuzhiyun val = 0x830;
83*4882a593Smuzhiyun else if (wdd->timeout < 173)
84*4882a593Smuzhiyun val = 0xC10;
85*4882a593Smuzhiyun else if (wdd->timeout < 688)
86*4882a593Smuzhiyun val = 0xC20;
87*4882a593Smuzhiyun else
88*4882a593Smuzhiyun val = 0xC30;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun val |= NPCM_WTRE | NPCM_WTE | NPCM_WTR | NPCM_WTIE;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun writel(val, wdt->reg);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return 0;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
npcm_wdt_stop(struct watchdog_device * wdd)97*4882a593Smuzhiyun static int npcm_wdt_stop(struct watchdog_device *wdd)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct npcm_wdt *wdt = to_npcm_wdt(wdd);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun writel(0, wdt->reg);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
npcm_wdt_set_timeout(struct watchdog_device * wdd,unsigned int timeout)106*4882a593Smuzhiyun static int npcm_wdt_set_timeout(struct watchdog_device *wdd,
107*4882a593Smuzhiyun unsigned int timeout)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun if (timeout < 2)
110*4882a593Smuzhiyun wdd->timeout = 1;
111*4882a593Smuzhiyun else if (timeout < 3)
112*4882a593Smuzhiyun wdd->timeout = 2;
113*4882a593Smuzhiyun else if (timeout < 6)
114*4882a593Smuzhiyun wdd->timeout = 5;
115*4882a593Smuzhiyun else if (timeout < 11)
116*4882a593Smuzhiyun wdd->timeout = 10;
117*4882a593Smuzhiyun else if (timeout < 22)
118*4882a593Smuzhiyun wdd->timeout = 21;
119*4882a593Smuzhiyun else if (timeout < 44)
120*4882a593Smuzhiyun wdd->timeout = 43;
121*4882a593Smuzhiyun else if (timeout < 87)
122*4882a593Smuzhiyun wdd->timeout = 86;
123*4882a593Smuzhiyun else if (timeout < 173)
124*4882a593Smuzhiyun wdd->timeout = 172;
125*4882a593Smuzhiyun else if (timeout < 688)
126*4882a593Smuzhiyun wdd->timeout = 687;
127*4882a593Smuzhiyun else
128*4882a593Smuzhiyun wdd->timeout = 2750;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (watchdog_active(wdd))
131*4882a593Smuzhiyun npcm_wdt_start(wdd);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
npcm_wdt_interrupt(int irq,void * data)136*4882a593Smuzhiyun static irqreturn_t npcm_wdt_interrupt(int irq, void *data)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct npcm_wdt *wdt = data;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun watchdog_notify_pretimeout(&wdt->wdd);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return IRQ_HANDLED;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
npcm_wdt_restart(struct watchdog_device * wdd,unsigned long action,void * data)145*4882a593Smuzhiyun static int npcm_wdt_restart(struct watchdog_device *wdd,
146*4882a593Smuzhiyun unsigned long action, void *data)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct npcm_wdt *wdt = to_npcm_wdt(wdd);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun writel(NPCM_WTR | NPCM_WTRE | NPCM_WTE, wdt->reg);
151*4882a593Smuzhiyun udelay(1000);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
npcm_is_running(struct watchdog_device * wdd)156*4882a593Smuzhiyun static bool npcm_is_running(struct watchdog_device *wdd)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct npcm_wdt *wdt = to_npcm_wdt(wdd);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun return readl(wdt->reg) & NPCM_WTE;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static const struct watchdog_info npcm_wdt_info = {
164*4882a593Smuzhiyun .identity = KBUILD_MODNAME,
165*4882a593Smuzhiyun .options = WDIOF_SETTIMEOUT
166*4882a593Smuzhiyun | WDIOF_KEEPALIVEPING
167*4882a593Smuzhiyun | WDIOF_MAGICCLOSE,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const struct watchdog_ops npcm_wdt_ops = {
171*4882a593Smuzhiyun .owner = THIS_MODULE,
172*4882a593Smuzhiyun .start = npcm_wdt_start,
173*4882a593Smuzhiyun .stop = npcm_wdt_stop,
174*4882a593Smuzhiyun .ping = npcm_wdt_ping,
175*4882a593Smuzhiyun .set_timeout = npcm_wdt_set_timeout,
176*4882a593Smuzhiyun .restart = npcm_wdt_restart,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
npcm_wdt_probe(struct platform_device * pdev)179*4882a593Smuzhiyun static int npcm_wdt_probe(struct platform_device *pdev)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct device *dev = &pdev->dev;
182*4882a593Smuzhiyun struct npcm_wdt *wdt;
183*4882a593Smuzhiyun int irq;
184*4882a593Smuzhiyun int ret;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
187*4882a593Smuzhiyun if (!wdt)
188*4882a593Smuzhiyun return -ENOMEM;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun wdt->reg = devm_platform_ioremap_resource(pdev, 0);
191*4882a593Smuzhiyun if (IS_ERR(wdt->reg))
192*4882a593Smuzhiyun return PTR_ERR(wdt->reg);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
195*4882a593Smuzhiyun if (irq < 0)
196*4882a593Smuzhiyun return irq;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun wdt->wdd.info = &npcm_wdt_info;
199*4882a593Smuzhiyun wdt->wdd.ops = &npcm_wdt_ops;
200*4882a593Smuzhiyun wdt->wdd.min_timeout = 1;
201*4882a593Smuzhiyun wdt->wdd.max_timeout = 2750;
202*4882a593Smuzhiyun wdt->wdd.parent = dev;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun wdt->wdd.timeout = 86;
205*4882a593Smuzhiyun watchdog_init_timeout(&wdt->wdd, 0, dev);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Ensure timeout is able to be represented by the hardware */
208*4882a593Smuzhiyun npcm_wdt_set_timeout(&wdt->wdd, wdt->wdd.timeout);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (npcm_is_running(&wdt->wdd)) {
211*4882a593Smuzhiyun /* Restart with the default or device-tree specified timeout */
212*4882a593Smuzhiyun npcm_wdt_start(&wdt->wdd);
213*4882a593Smuzhiyun set_bit(WDOG_HW_RUNNING, &wdt->wdd.status);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, npcm_wdt_interrupt, 0, "watchdog",
217*4882a593Smuzhiyun wdt);
218*4882a593Smuzhiyun if (ret)
219*4882a593Smuzhiyun return ret;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ret = devm_watchdog_register_device(dev, &wdt->wdd);
222*4882a593Smuzhiyun if (ret)
223*4882a593Smuzhiyun return ret;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun dev_info(dev, "NPCM watchdog driver enabled\n");
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #ifdef CONFIG_OF
231*4882a593Smuzhiyun static const struct of_device_id npcm_wdt_match[] = {
232*4882a593Smuzhiyun {.compatible = "nuvoton,npcm750-wdt"},
233*4882a593Smuzhiyun {},
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, npcm_wdt_match);
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static struct platform_driver npcm_wdt_driver = {
239*4882a593Smuzhiyun .probe = npcm_wdt_probe,
240*4882a593Smuzhiyun .driver = {
241*4882a593Smuzhiyun .name = "npcm-wdt",
242*4882a593Smuzhiyun .of_match_table = of_match_ptr(npcm_wdt_match),
243*4882a593Smuzhiyun },
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun module_platform_driver(npcm_wdt_driver);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun MODULE_AUTHOR("Joel Stanley");
248*4882a593Smuzhiyun MODULE_DESCRIPTION("Watchdog driver for NPCM");
249*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
250