1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Mediatek Watchdog Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Matthias Brugger
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Matthias Brugger <matthias.bgg@gmail.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on sunxi_wdt.c
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <dt-bindings/reset-controller/mt2712-resets.h>
13*4882a593Smuzhiyun #include <dt-bindings/reset-controller/mt8183-resets.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/moduleparam.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/reset-controller.h>
25*4882a593Smuzhiyun #include <linux/types.h>
26*4882a593Smuzhiyun #include <linux/watchdog.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define WDT_MAX_TIMEOUT 31
29*4882a593Smuzhiyun #define WDT_MIN_TIMEOUT 1
30*4882a593Smuzhiyun #define WDT_LENGTH_TIMEOUT(n) ((n) << 5)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define WDT_LENGTH 0x04
33*4882a593Smuzhiyun #define WDT_LENGTH_KEY 0x8
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define WDT_RST 0x08
36*4882a593Smuzhiyun #define WDT_RST_RELOAD 0x1971
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define WDT_MODE 0x00
39*4882a593Smuzhiyun #define WDT_MODE_EN (1 << 0)
40*4882a593Smuzhiyun #define WDT_MODE_EXT_POL_LOW (0 << 1)
41*4882a593Smuzhiyun #define WDT_MODE_EXT_POL_HIGH (1 << 1)
42*4882a593Smuzhiyun #define WDT_MODE_EXRST_EN (1 << 2)
43*4882a593Smuzhiyun #define WDT_MODE_IRQ_EN (1 << 3)
44*4882a593Smuzhiyun #define WDT_MODE_AUTO_START (1 << 4)
45*4882a593Smuzhiyun #define WDT_MODE_DUAL_EN (1 << 6)
46*4882a593Smuzhiyun #define WDT_MODE_KEY 0x22000000
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define WDT_SWRST 0x14
49*4882a593Smuzhiyun #define WDT_SWRST_KEY 0x1209
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define WDT_SWSYSRST 0x18U
52*4882a593Smuzhiyun #define WDT_SWSYS_RST_KEY 0x88000000
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define DRV_NAME "mtk-wdt"
55*4882a593Smuzhiyun #define DRV_VERSION "1.0"
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
58*4882a593Smuzhiyun static unsigned int timeout;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct mtk_wdt_dev {
61*4882a593Smuzhiyun struct watchdog_device wdt_dev;
62*4882a593Smuzhiyun void __iomem *wdt_base;
63*4882a593Smuzhiyun spinlock_t lock; /* protects WDT_SWSYSRST reg */
64*4882a593Smuzhiyun struct reset_controller_dev rcdev;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct mtk_wdt_data {
68*4882a593Smuzhiyun int toprgu_sw_rst_num;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const struct mtk_wdt_data mt2712_data = {
72*4882a593Smuzhiyun .toprgu_sw_rst_num = MT2712_TOPRGU_SW_RST_NUM,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static const struct mtk_wdt_data mt8183_data = {
76*4882a593Smuzhiyun .toprgu_sw_rst_num = MT8183_TOPRGU_SW_RST_NUM,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
toprgu_reset_update(struct reset_controller_dev * rcdev,unsigned long id,bool assert)79*4882a593Smuzhiyun static int toprgu_reset_update(struct reset_controller_dev *rcdev,
80*4882a593Smuzhiyun unsigned long id, bool assert)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun unsigned int tmp;
83*4882a593Smuzhiyun unsigned long flags;
84*4882a593Smuzhiyun struct mtk_wdt_dev *data =
85*4882a593Smuzhiyun container_of(rcdev, struct mtk_wdt_dev, rcdev);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun tmp = readl(data->wdt_base + WDT_SWSYSRST);
90*4882a593Smuzhiyun if (assert)
91*4882a593Smuzhiyun tmp |= BIT(id);
92*4882a593Smuzhiyun else
93*4882a593Smuzhiyun tmp &= ~BIT(id);
94*4882a593Smuzhiyun tmp |= WDT_SWSYS_RST_KEY;
95*4882a593Smuzhiyun writel(tmp, data->wdt_base + WDT_SWSYSRST);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
toprgu_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)102*4882a593Smuzhiyun static int toprgu_reset_assert(struct reset_controller_dev *rcdev,
103*4882a593Smuzhiyun unsigned long id)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun return toprgu_reset_update(rcdev, id, true);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
toprgu_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)108*4882a593Smuzhiyun static int toprgu_reset_deassert(struct reset_controller_dev *rcdev,
109*4882a593Smuzhiyun unsigned long id)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun return toprgu_reset_update(rcdev, id, false);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
toprgu_reset(struct reset_controller_dev * rcdev,unsigned long id)114*4882a593Smuzhiyun static int toprgu_reset(struct reset_controller_dev *rcdev,
115*4882a593Smuzhiyun unsigned long id)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun int ret;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun ret = toprgu_reset_assert(rcdev, id);
120*4882a593Smuzhiyun if (ret)
121*4882a593Smuzhiyun return ret;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return toprgu_reset_deassert(rcdev, id);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static const struct reset_control_ops toprgu_reset_ops = {
127*4882a593Smuzhiyun .assert = toprgu_reset_assert,
128*4882a593Smuzhiyun .deassert = toprgu_reset_deassert,
129*4882a593Smuzhiyun .reset = toprgu_reset,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
toprgu_register_reset_controller(struct platform_device * pdev,int rst_num)132*4882a593Smuzhiyun static int toprgu_register_reset_controller(struct platform_device *pdev,
133*4882a593Smuzhiyun int rst_num)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun int ret;
136*4882a593Smuzhiyun struct mtk_wdt_dev *mtk_wdt = platform_get_drvdata(pdev);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun spin_lock_init(&mtk_wdt->lock);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun mtk_wdt->rcdev.owner = THIS_MODULE;
141*4882a593Smuzhiyun mtk_wdt->rcdev.nr_resets = rst_num;
142*4882a593Smuzhiyun mtk_wdt->rcdev.ops = &toprgu_reset_ops;
143*4882a593Smuzhiyun mtk_wdt->rcdev.of_node = pdev->dev.of_node;
144*4882a593Smuzhiyun ret = devm_reset_controller_register(&pdev->dev, &mtk_wdt->rcdev);
145*4882a593Smuzhiyun if (ret != 0)
146*4882a593Smuzhiyun dev_err(&pdev->dev,
147*4882a593Smuzhiyun "couldn't register wdt reset controller: %d\n", ret);
148*4882a593Smuzhiyun return ret;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
mtk_wdt_restart(struct watchdog_device * wdt_dev,unsigned long action,void * data)151*4882a593Smuzhiyun static int mtk_wdt_restart(struct watchdog_device *wdt_dev,
152*4882a593Smuzhiyun unsigned long action, void *data)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev);
155*4882a593Smuzhiyun void __iomem *wdt_base;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun wdt_base = mtk_wdt->wdt_base;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun while (1) {
160*4882a593Smuzhiyun writel(WDT_SWRST_KEY, wdt_base + WDT_SWRST);
161*4882a593Smuzhiyun mdelay(5);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
mtk_wdt_ping(struct watchdog_device * wdt_dev)167*4882a593Smuzhiyun static int mtk_wdt_ping(struct watchdog_device *wdt_dev)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev);
170*4882a593Smuzhiyun void __iomem *wdt_base = mtk_wdt->wdt_base;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun iowrite32(WDT_RST_RELOAD, wdt_base + WDT_RST);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
mtk_wdt_set_timeout(struct watchdog_device * wdt_dev,unsigned int timeout)177*4882a593Smuzhiyun static int mtk_wdt_set_timeout(struct watchdog_device *wdt_dev,
178*4882a593Smuzhiyun unsigned int timeout)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev);
181*4882a593Smuzhiyun void __iomem *wdt_base = mtk_wdt->wdt_base;
182*4882a593Smuzhiyun u32 reg;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun wdt_dev->timeout = timeout;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun * One bit is the value of 512 ticks
188*4882a593Smuzhiyun * The clock has 32 KHz
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun reg = WDT_LENGTH_TIMEOUT(timeout << 6) | WDT_LENGTH_KEY;
191*4882a593Smuzhiyun iowrite32(reg, wdt_base + WDT_LENGTH);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun mtk_wdt_ping(wdt_dev);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
mtk_wdt_stop(struct watchdog_device * wdt_dev)198*4882a593Smuzhiyun static int mtk_wdt_stop(struct watchdog_device *wdt_dev)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev);
201*4882a593Smuzhiyun void __iomem *wdt_base = mtk_wdt->wdt_base;
202*4882a593Smuzhiyun u32 reg;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun reg = readl(wdt_base + WDT_MODE);
205*4882a593Smuzhiyun reg &= ~WDT_MODE_EN;
206*4882a593Smuzhiyun reg |= WDT_MODE_KEY;
207*4882a593Smuzhiyun iowrite32(reg, wdt_base + WDT_MODE);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
mtk_wdt_start(struct watchdog_device * wdt_dev)212*4882a593Smuzhiyun static int mtk_wdt_start(struct watchdog_device *wdt_dev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u32 reg;
215*4882a593Smuzhiyun struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev);
216*4882a593Smuzhiyun void __iomem *wdt_base = mtk_wdt->wdt_base;
217*4882a593Smuzhiyun int ret;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ret = mtk_wdt_set_timeout(wdt_dev, wdt_dev->timeout);
220*4882a593Smuzhiyun if (ret < 0)
221*4882a593Smuzhiyun return ret;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun reg = ioread32(wdt_base + WDT_MODE);
224*4882a593Smuzhiyun reg &= ~(WDT_MODE_IRQ_EN | WDT_MODE_DUAL_EN);
225*4882a593Smuzhiyun reg |= (WDT_MODE_EN | WDT_MODE_KEY);
226*4882a593Smuzhiyun iowrite32(reg, wdt_base + WDT_MODE);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static const struct watchdog_info mtk_wdt_info = {
232*4882a593Smuzhiyun .identity = DRV_NAME,
233*4882a593Smuzhiyun .options = WDIOF_SETTIMEOUT |
234*4882a593Smuzhiyun WDIOF_KEEPALIVEPING |
235*4882a593Smuzhiyun WDIOF_MAGICCLOSE,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static const struct watchdog_ops mtk_wdt_ops = {
239*4882a593Smuzhiyun .owner = THIS_MODULE,
240*4882a593Smuzhiyun .start = mtk_wdt_start,
241*4882a593Smuzhiyun .stop = mtk_wdt_stop,
242*4882a593Smuzhiyun .ping = mtk_wdt_ping,
243*4882a593Smuzhiyun .set_timeout = mtk_wdt_set_timeout,
244*4882a593Smuzhiyun .restart = mtk_wdt_restart,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
mtk_wdt_probe(struct platform_device * pdev)247*4882a593Smuzhiyun static int mtk_wdt_probe(struct platform_device *pdev)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct device *dev = &pdev->dev;
250*4882a593Smuzhiyun struct mtk_wdt_dev *mtk_wdt;
251*4882a593Smuzhiyun const struct mtk_wdt_data *wdt_data;
252*4882a593Smuzhiyun int err;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun mtk_wdt = devm_kzalloc(dev, sizeof(*mtk_wdt), GFP_KERNEL);
255*4882a593Smuzhiyun if (!mtk_wdt)
256*4882a593Smuzhiyun return -ENOMEM;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun platform_set_drvdata(pdev, mtk_wdt);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun mtk_wdt->wdt_base = devm_platform_ioremap_resource(pdev, 0);
261*4882a593Smuzhiyun if (IS_ERR(mtk_wdt->wdt_base))
262*4882a593Smuzhiyun return PTR_ERR(mtk_wdt->wdt_base);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun mtk_wdt->wdt_dev.info = &mtk_wdt_info;
265*4882a593Smuzhiyun mtk_wdt->wdt_dev.ops = &mtk_wdt_ops;
266*4882a593Smuzhiyun mtk_wdt->wdt_dev.timeout = WDT_MAX_TIMEOUT;
267*4882a593Smuzhiyun mtk_wdt->wdt_dev.max_timeout = WDT_MAX_TIMEOUT;
268*4882a593Smuzhiyun mtk_wdt->wdt_dev.min_timeout = WDT_MIN_TIMEOUT;
269*4882a593Smuzhiyun mtk_wdt->wdt_dev.parent = dev;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun watchdog_init_timeout(&mtk_wdt->wdt_dev, timeout, dev);
272*4882a593Smuzhiyun watchdog_set_nowayout(&mtk_wdt->wdt_dev, nowayout);
273*4882a593Smuzhiyun watchdog_set_restart_priority(&mtk_wdt->wdt_dev, 128);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun watchdog_set_drvdata(&mtk_wdt->wdt_dev, mtk_wdt);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun mtk_wdt_stop(&mtk_wdt->wdt_dev);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun watchdog_stop_on_reboot(&mtk_wdt->wdt_dev);
280*4882a593Smuzhiyun err = devm_watchdog_register_device(dev, &mtk_wdt->wdt_dev);
281*4882a593Smuzhiyun if (unlikely(err))
282*4882a593Smuzhiyun return err;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun dev_info(dev, "Watchdog enabled (timeout=%d sec, nowayout=%d)\n",
285*4882a593Smuzhiyun mtk_wdt->wdt_dev.timeout, nowayout);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun wdt_data = of_device_get_match_data(dev);
288*4882a593Smuzhiyun if (wdt_data) {
289*4882a593Smuzhiyun err = toprgu_register_reset_controller(pdev,
290*4882a593Smuzhiyun wdt_data->toprgu_sw_rst_num);
291*4882a593Smuzhiyun if (err)
292*4882a593Smuzhiyun return err;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mtk_wdt_suspend(struct device * dev)298*4882a593Smuzhiyun static int mtk_wdt_suspend(struct device *dev)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun struct mtk_wdt_dev *mtk_wdt = dev_get_drvdata(dev);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (watchdog_active(&mtk_wdt->wdt_dev))
303*4882a593Smuzhiyun mtk_wdt_stop(&mtk_wdt->wdt_dev);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
mtk_wdt_resume(struct device * dev)308*4882a593Smuzhiyun static int mtk_wdt_resume(struct device *dev)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct mtk_wdt_dev *mtk_wdt = dev_get_drvdata(dev);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (watchdog_active(&mtk_wdt->wdt_dev)) {
313*4882a593Smuzhiyun mtk_wdt_start(&mtk_wdt->wdt_dev);
314*4882a593Smuzhiyun mtk_wdt_ping(&mtk_wdt->wdt_dev);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun #endif
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static const struct of_device_id mtk_wdt_dt_ids[] = {
322*4882a593Smuzhiyun { .compatible = "mediatek,mt2712-wdt", .data = &mt2712_data },
323*4882a593Smuzhiyun { .compatible = "mediatek,mt6589-wdt" },
324*4882a593Smuzhiyun { .compatible = "mediatek,mt8183-wdt", .data = &mt8183_data },
325*4882a593Smuzhiyun { /* sentinel */ }
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mtk_wdt_dt_ids);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static const struct dev_pm_ops mtk_wdt_pm_ops = {
330*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(mtk_wdt_suspend,
331*4882a593Smuzhiyun mtk_wdt_resume)
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun static struct platform_driver mtk_wdt_driver = {
335*4882a593Smuzhiyun .probe = mtk_wdt_probe,
336*4882a593Smuzhiyun .driver = {
337*4882a593Smuzhiyun .name = DRV_NAME,
338*4882a593Smuzhiyun .pm = &mtk_wdt_pm_ops,
339*4882a593Smuzhiyun .of_match_table = mtk_wdt_dt_ids,
340*4882a593Smuzhiyun },
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun module_platform_driver(mtk_wdt_driver);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun module_param(timeout, uint, 0);
346*4882a593Smuzhiyun MODULE_PARM_DESC(timeout, "Watchdog heartbeat in seconds");
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun module_param(nowayout, bool, 0);
349*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
350*4882a593Smuzhiyun __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun MODULE_LICENSE("GPL");
353*4882a593Smuzhiyun MODULE_AUTHOR("Matthias Brugger <matthias.bgg@gmail.com>");
354*4882a593Smuzhiyun MODULE_DESCRIPTION("Mediatek WatchDog Timer Driver");
355*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
356