1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Mellanox watchdog driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2019 Mellanox Technologies
6*4882a593Smuzhiyun * Copyright (C) 2019 Michael Shych <mshych@mellanox.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <linux/log2.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/platform_data/mlxreg.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <linux/types.h>
19*4882a593Smuzhiyun #include <linux/watchdog.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define MLXREG_WDT_CLOCK_SCALE 1000
22*4882a593Smuzhiyun #define MLXREG_WDT_MAX_TIMEOUT_TYPE1 32
23*4882a593Smuzhiyun #define MLXREG_WDT_MAX_TIMEOUT_TYPE2 255
24*4882a593Smuzhiyun #define MLXREG_WDT_MAX_TIMEOUT_TYPE3 65535
25*4882a593Smuzhiyun #define MLXREG_WDT_MIN_TIMEOUT 1
26*4882a593Smuzhiyun #define MLXREG_WDT_OPTIONS_BASE (WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE | \
27*4882a593Smuzhiyun WDIOF_SETTIMEOUT)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /**
30*4882a593Smuzhiyun * struct mlxreg_wdt - wd private data:
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun * @wdd: watchdog device;
33*4882a593Smuzhiyun * @device: basic device;
34*4882a593Smuzhiyun * @pdata: data received from platform driver;
35*4882a593Smuzhiyun * @regmap: register map of parent device;
36*4882a593Smuzhiyun * @timeout: defined timeout in sec.;
37*4882a593Smuzhiyun * @action_idx: index for direct access to action register;
38*4882a593Smuzhiyun * @timeout_idx:index for direct access to TO register;
39*4882a593Smuzhiyun * @tleft_idx: index for direct access to time left register;
40*4882a593Smuzhiyun * @ping_idx: index for direct access to ping register;
41*4882a593Smuzhiyun * @reset_idx: index for direct access to reset cause register;
42*4882a593Smuzhiyun * @wd_type: watchdog HW type;
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun struct mlxreg_wdt {
45*4882a593Smuzhiyun struct watchdog_device wdd;
46*4882a593Smuzhiyun struct mlxreg_core_platform_data *pdata;
47*4882a593Smuzhiyun void *regmap;
48*4882a593Smuzhiyun int action_idx;
49*4882a593Smuzhiyun int timeout_idx;
50*4882a593Smuzhiyun int tleft_idx;
51*4882a593Smuzhiyun int ping_idx;
52*4882a593Smuzhiyun int reset_idx;
53*4882a593Smuzhiyun int regmap_val_sz;
54*4882a593Smuzhiyun enum mlxreg_wdt_type wdt_type;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
mlxreg_wdt_check_card_reset(struct mlxreg_wdt * wdt)57*4882a593Smuzhiyun static void mlxreg_wdt_check_card_reset(struct mlxreg_wdt *wdt)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct mlxreg_core_data *reg_data;
60*4882a593Smuzhiyun u32 regval;
61*4882a593Smuzhiyun int rc;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (wdt->reset_idx == -EINVAL)
64*4882a593Smuzhiyun return;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun if (!(wdt->wdd.info->options & WDIOF_CARDRESET))
67*4882a593Smuzhiyun return;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun reg_data = &wdt->pdata->data[wdt->reset_idx];
70*4882a593Smuzhiyun rc = regmap_read(wdt->regmap, reg_data->reg, ®val);
71*4882a593Smuzhiyun if (!rc) {
72*4882a593Smuzhiyun if (regval & ~reg_data->mask) {
73*4882a593Smuzhiyun wdt->wdd.bootstatus = WDIOF_CARDRESET;
74*4882a593Smuzhiyun dev_info(wdt->wdd.parent,
75*4882a593Smuzhiyun "watchdog previously reset the CPU\n");
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
mlxreg_wdt_start(struct watchdog_device * wdd)80*4882a593Smuzhiyun static int mlxreg_wdt_start(struct watchdog_device *wdd)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct mlxreg_wdt *wdt = watchdog_get_drvdata(wdd);
83*4882a593Smuzhiyun struct mlxreg_core_data *reg_data = &wdt->pdata->data[wdt->action_idx];
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return regmap_update_bits(wdt->regmap, reg_data->reg, ~reg_data->mask,
86*4882a593Smuzhiyun BIT(reg_data->bit));
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
mlxreg_wdt_stop(struct watchdog_device * wdd)89*4882a593Smuzhiyun static int mlxreg_wdt_stop(struct watchdog_device *wdd)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct mlxreg_wdt *wdt = watchdog_get_drvdata(wdd);
92*4882a593Smuzhiyun struct mlxreg_core_data *reg_data = &wdt->pdata->data[wdt->action_idx];
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return regmap_update_bits(wdt->regmap, reg_data->reg, ~reg_data->mask,
95*4882a593Smuzhiyun ~BIT(reg_data->bit));
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
mlxreg_wdt_ping(struct watchdog_device * wdd)98*4882a593Smuzhiyun static int mlxreg_wdt_ping(struct watchdog_device *wdd)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct mlxreg_wdt *wdt = watchdog_get_drvdata(wdd);
101*4882a593Smuzhiyun struct mlxreg_core_data *reg_data = &wdt->pdata->data[wdt->ping_idx];
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return regmap_update_bits_base(wdt->regmap, reg_data->reg,
104*4882a593Smuzhiyun ~reg_data->mask, BIT(reg_data->bit),
105*4882a593Smuzhiyun NULL, false, true);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
mlxreg_wdt_set_timeout(struct watchdog_device * wdd,unsigned int timeout)108*4882a593Smuzhiyun static int mlxreg_wdt_set_timeout(struct watchdog_device *wdd,
109*4882a593Smuzhiyun unsigned int timeout)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct mlxreg_wdt *wdt = watchdog_get_drvdata(wdd);
112*4882a593Smuzhiyun struct mlxreg_core_data *reg_data = &wdt->pdata->data[wdt->timeout_idx];
113*4882a593Smuzhiyun u32 regval, set_time, hw_timeout;
114*4882a593Smuzhiyun int rc;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun switch (wdt->wdt_type) {
117*4882a593Smuzhiyun case MLX_WDT_TYPE1:
118*4882a593Smuzhiyun rc = regmap_read(wdt->regmap, reg_data->reg, ®val);
119*4882a593Smuzhiyun if (rc)
120*4882a593Smuzhiyun return rc;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun hw_timeout = order_base_2(timeout * MLXREG_WDT_CLOCK_SCALE);
123*4882a593Smuzhiyun regval = (regval & reg_data->mask) | hw_timeout;
124*4882a593Smuzhiyun /* Rowndown to actual closest number of sec. */
125*4882a593Smuzhiyun set_time = BIT(hw_timeout) / MLXREG_WDT_CLOCK_SCALE;
126*4882a593Smuzhiyun rc = regmap_write(wdt->regmap, reg_data->reg, regval);
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case MLX_WDT_TYPE2:
129*4882a593Smuzhiyun set_time = timeout;
130*4882a593Smuzhiyun rc = regmap_write(wdt->regmap, reg_data->reg, timeout);
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun case MLX_WDT_TYPE3:
133*4882a593Smuzhiyun /* WD_TYPE3 has 2B set time register */
134*4882a593Smuzhiyun set_time = timeout;
135*4882a593Smuzhiyun if (wdt->regmap_val_sz == 1) {
136*4882a593Smuzhiyun regval = timeout & 0xff;
137*4882a593Smuzhiyun rc = regmap_write(wdt->regmap, reg_data->reg, regval);
138*4882a593Smuzhiyun if (!rc) {
139*4882a593Smuzhiyun regval = (timeout & 0xff00) >> 8;
140*4882a593Smuzhiyun rc = regmap_write(wdt->regmap,
141*4882a593Smuzhiyun reg_data->reg + 1, regval);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun } else {
144*4882a593Smuzhiyun rc = regmap_write(wdt->regmap, reg_data->reg, timeout);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun default:
148*4882a593Smuzhiyun return -EINVAL;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun wdd->timeout = set_time;
152*4882a593Smuzhiyun if (!rc) {
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * Restart watchdog with new timeout period
155*4882a593Smuzhiyun * if watchdog is already started.
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun if (watchdog_active(wdd)) {
158*4882a593Smuzhiyun rc = mlxreg_wdt_stop(wdd);
159*4882a593Smuzhiyun if (!rc)
160*4882a593Smuzhiyun rc = mlxreg_wdt_start(wdd);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return rc;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
mlxreg_wdt_get_timeleft(struct watchdog_device * wdd)167*4882a593Smuzhiyun static unsigned int mlxreg_wdt_get_timeleft(struct watchdog_device *wdd)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct mlxreg_wdt *wdt = watchdog_get_drvdata(wdd);
170*4882a593Smuzhiyun struct mlxreg_core_data *reg_data = &wdt->pdata->data[wdt->tleft_idx];
171*4882a593Smuzhiyun u32 regval, msb, lsb;
172*4882a593Smuzhiyun int rc;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (wdt->wdt_type == MLX_WDT_TYPE2) {
175*4882a593Smuzhiyun rc = regmap_read(wdt->regmap, reg_data->reg, ®val);
176*4882a593Smuzhiyun } else {
177*4882a593Smuzhiyun /* WD_TYPE3 has 2 byte timeleft register */
178*4882a593Smuzhiyun if (wdt->regmap_val_sz == 1) {
179*4882a593Smuzhiyun rc = regmap_read(wdt->regmap, reg_data->reg, &lsb);
180*4882a593Smuzhiyun if (!rc) {
181*4882a593Smuzhiyun rc = regmap_read(wdt->regmap,
182*4882a593Smuzhiyun reg_data->reg + 1, &msb);
183*4882a593Smuzhiyun regval = (msb & 0xff) << 8 | (lsb & 0xff);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun } else {
186*4882a593Smuzhiyun rc = regmap_read(wdt->regmap, reg_data->reg, ®val);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* Return 0 timeleft in case of failure register read. */
191*4882a593Smuzhiyun return rc == 0 ? regval : 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static const struct watchdog_ops mlxreg_wdt_ops_type1 = {
195*4882a593Smuzhiyun .start = mlxreg_wdt_start,
196*4882a593Smuzhiyun .stop = mlxreg_wdt_stop,
197*4882a593Smuzhiyun .ping = mlxreg_wdt_ping,
198*4882a593Smuzhiyun .set_timeout = mlxreg_wdt_set_timeout,
199*4882a593Smuzhiyun .owner = THIS_MODULE,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static const struct watchdog_ops mlxreg_wdt_ops_type2 = {
203*4882a593Smuzhiyun .start = mlxreg_wdt_start,
204*4882a593Smuzhiyun .stop = mlxreg_wdt_stop,
205*4882a593Smuzhiyun .ping = mlxreg_wdt_ping,
206*4882a593Smuzhiyun .set_timeout = mlxreg_wdt_set_timeout,
207*4882a593Smuzhiyun .get_timeleft = mlxreg_wdt_get_timeleft,
208*4882a593Smuzhiyun .owner = THIS_MODULE,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static const struct watchdog_info mlxreg_wdt_main_info = {
212*4882a593Smuzhiyun .options = MLXREG_WDT_OPTIONS_BASE
213*4882a593Smuzhiyun | WDIOF_CARDRESET,
214*4882a593Smuzhiyun .identity = "mlx-wdt-main",
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static const struct watchdog_info mlxreg_wdt_aux_info = {
218*4882a593Smuzhiyun .options = MLXREG_WDT_OPTIONS_BASE
219*4882a593Smuzhiyun | WDIOF_ALARMONLY,
220*4882a593Smuzhiyun .identity = "mlx-wdt-aux",
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
mlxreg_wdt_config(struct mlxreg_wdt * wdt,struct mlxreg_core_platform_data * pdata)223*4882a593Smuzhiyun static void mlxreg_wdt_config(struct mlxreg_wdt *wdt,
224*4882a593Smuzhiyun struct mlxreg_core_platform_data *pdata)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct mlxreg_core_data *data = pdata->data;
227*4882a593Smuzhiyun int i;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun wdt->reset_idx = -EINVAL;
230*4882a593Smuzhiyun for (i = 0; i < pdata->counter; i++, data++) {
231*4882a593Smuzhiyun if (strnstr(data->label, "action", sizeof(data->label)))
232*4882a593Smuzhiyun wdt->action_idx = i;
233*4882a593Smuzhiyun else if (strnstr(data->label, "timeout", sizeof(data->label)))
234*4882a593Smuzhiyun wdt->timeout_idx = i;
235*4882a593Smuzhiyun else if (strnstr(data->label, "timeleft", sizeof(data->label)))
236*4882a593Smuzhiyun wdt->tleft_idx = i;
237*4882a593Smuzhiyun else if (strnstr(data->label, "ping", sizeof(data->label)))
238*4882a593Smuzhiyun wdt->ping_idx = i;
239*4882a593Smuzhiyun else if (strnstr(data->label, "reset", sizeof(data->label)))
240*4882a593Smuzhiyun wdt->reset_idx = i;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun wdt->pdata = pdata;
244*4882a593Smuzhiyun if (strnstr(pdata->identity, mlxreg_wdt_main_info.identity,
245*4882a593Smuzhiyun sizeof(mlxreg_wdt_main_info.identity)))
246*4882a593Smuzhiyun wdt->wdd.info = &mlxreg_wdt_main_info;
247*4882a593Smuzhiyun else
248*4882a593Smuzhiyun wdt->wdd.info = &mlxreg_wdt_aux_info;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun wdt->wdt_type = pdata->version;
251*4882a593Smuzhiyun switch (wdt->wdt_type) {
252*4882a593Smuzhiyun case MLX_WDT_TYPE1:
253*4882a593Smuzhiyun wdt->wdd.ops = &mlxreg_wdt_ops_type1;
254*4882a593Smuzhiyun wdt->wdd.max_timeout = MLXREG_WDT_MAX_TIMEOUT_TYPE1;
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun case MLX_WDT_TYPE2:
257*4882a593Smuzhiyun wdt->wdd.ops = &mlxreg_wdt_ops_type2;
258*4882a593Smuzhiyun wdt->wdd.max_timeout = MLXREG_WDT_MAX_TIMEOUT_TYPE2;
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun case MLX_WDT_TYPE3:
261*4882a593Smuzhiyun wdt->wdd.ops = &mlxreg_wdt_ops_type2;
262*4882a593Smuzhiyun wdt->wdd.max_timeout = MLXREG_WDT_MAX_TIMEOUT_TYPE3;
263*4882a593Smuzhiyun break;
264*4882a593Smuzhiyun default:
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun wdt->wdd.min_timeout = MLXREG_WDT_MIN_TIMEOUT;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
mlxreg_wdt_init_timeout(struct mlxreg_wdt * wdt,struct mlxreg_core_platform_data * pdata)271*4882a593Smuzhiyun static int mlxreg_wdt_init_timeout(struct mlxreg_wdt *wdt,
272*4882a593Smuzhiyun struct mlxreg_core_platform_data *pdata)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun u32 timeout;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun timeout = pdata->data[wdt->timeout_idx].health_cntr;
277*4882a593Smuzhiyun return mlxreg_wdt_set_timeout(&wdt->wdd, timeout);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
mlxreg_wdt_probe(struct platform_device * pdev)280*4882a593Smuzhiyun static int mlxreg_wdt_probe(struct platform_device *pdev)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct device *dev = &pdev->dev;
283*4882a593Smuzhiyun struct mlxreg_core_platform_data *pdata;
284*4882a593Smuzhiyun struct mlxreg_wdt *wdt;
285*4882a593Smuzhiyun int rc;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun pdata = dev_get_platdata(dev);
288*4882a593Smuzhiyun if (!pdata) {
289*4882a593Smuzhiyun dev_err(dev, "Failed to get platform data.\n");
290*4882a593Smuzhiyun return -EINVAL;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
293*4882a593Smuzhiyun if (!wdt)
294*4882a593Smuzhiyun return -ENOMEM;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun wdt->wdd.parent = dev;
297*4882a593Smuzhiyun wdt->regmap = pdata->regmap;
298*4882a593Smuzhiyun rc = regmap_get_val_bytes(wdt->regmap);
299*4882a593Smuzhiyun if (rc < 0)
300*4882a593Smuzhiyun return -EINVAL;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun wdt->regmap_val_sz = rc;
303*4882a593Smuzhiyun mlxreg_wdt_config(wdt, pdata);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if ((pdata->features & MLXREG_CORE_WD_FEATURE_NOWAYOUT))
306*4882a593Smuzhiyun watchdog_set_nowayout(&wdt->wdd, WATCHDOG_NOWAYOUT);
307*4882a593Smuzhiyun watchdog_stop_on_reboot(&wdt->wdd);
308*4882a593Smuzhiyun watchdog_stop_on_unregister(&wdt->wdd);
309*4882a593Smuzhiyun watchdog_set_drvdata(&wdt->wdd, wdt);
310*4882a593Smuzhiyun rc = mlxreg_wdt_init_timeout(wdt, pdata);
311*4882a593Smuzhiyun if (rc)
312*4882a593Smuzhiyun goto register_error;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if ((pdata->features & MLXREG_CORE_WD_FEATURE_START_AT_BOOT)) {
315*4882a593Smuzhiyun rc = mlxreg_wdt_start(&wdt->wdd);
316*4882a593Smuzhiyun if (rc)
317*4882a593Smuzhiyun goto register_error;
318*4882a593Smuzhiyun set_bit(WDOG_HW_RUNNING, &wdt->wdd.status);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun mlxreg_wdt_check_card_reset(wdt);
321*4882a593Smuzhiyun rc = devm_watchdog_register_device(dev, &wdt->wdd);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun register_error:
324*4882a593Smuzhiyun if (rc)
325*4882a593Smuzhiyun dev_err(dev, "Cannot register watchdog device (err=%d)\n", rc);
326*4882a593Smuzhiyun return rc;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static struct platform_driver mlxreg_wdt_driver = {
330*4882a593Smuzhiyun .probe = mlxreg_wdt_probe,
331*4882a593Smuzhiyun .driver = {
332*4882a593Smuzhiyun .name = "mlx-wdt",
333*4882a593Smuzhiyun },
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun module_platform_driver(mlxreg_wdt_driver);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun MODULE_AUTHOR("Michael Shych <michaelsh@mellanox.com>");
339*4882a593Smuzhiyun MODULE_DESCRIPTION("Mellanox watchdog driver");
340*4882a593Smuzhiyun MODULE_LICENSE("GPL");
341*4882a593Smuzhiyun MODULE_ALIAS("platform:mlx-wdt");
342