1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Maxim MAX77620 Watchdog Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 NVIDIA CORPORATION. All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Laxman Dewangan <ldewangan@nvidia.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
15*4882a593Smuzhiyun #include <linux/mfd/max77620.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/watchdog.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct max77620_wdt {
24*4882a593Smuzhiyun struct device *dev;
25*4882a593Smuzhiyun struct regmap *rmap;
26*4882a593Smuzhiyun struct watchdog_device wdt_dev;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
max77620_wdt_start(struct watchdog_device * wdt_dev)29*4882a593Smuzhiyun static int max77620_wdt_start(struct watchdog_device *wdt_dev)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun struct max77620_wdt *wdt = watchdog_get_drvdata(wdt_dev);
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun return regmap_update_bits(wdt->rmap, MAX77620_REG_CNFGGLBL2,
34*4882a593Smuzhiyun MAX77620_WDTEN, MAX77620_WDTEN);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
max77620_wdt_stop(struct watchdog_device * wdt_dev)37*4882a593Smuzhiyun static int max77620_wdt_stop(struct watchdog_device *wdt_dev)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun struct max77620_wdt *wdt = watchdog_get_drvdata(wdt_dev);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun return regmap_update_bits(wdt->rmap, MAX77620_REG_CNFGGLBL2,
42*4882a593Smuzhiyun MAX77620_WDTEN, 0);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
max77620_wdt_ping(struct watchdog_device * wdt_dev)45*4882a593Smuzhiyun static int max77620_wdt_ping(struct watchdog_device *wdt_dev)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun struct max77620_wdt *wdt = watchdog_get_drvdata(wdt_dev);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return regmap_update_bits(wdt->rmap, MAX77620_REG_CNFGGLBL3,
50*4882a593Smuzhiyun MAX77620_WDTC_MASK, 0x1);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
max77620_wdt_set_timeout(struct watchdog_device * wdt_dev,unsigned int timeout)53*4882a593Smuzhiyun static int max77620_wdt_set_timeout(struct watchdog_device *wdt_dev,
54*4882a593Smuzhiyun unsigned int timeout)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct max77620_wdt *wdt = watchdog_get_drvdata(wdt_dev);
57*4882a593Smuzhiyun unsigned int wdt_timeout;
58*4882a593Smuzhiyun u8 regval;
59*4882a593Smuzhiyun int ret;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun switch (timeout) {
62*4882a593Smuzhiyun case 0 ... 2:
63*4882a593Smuzhiyun regval = MAX77620_TWD_2s;
64*4882a593Smuzhiyun wdt_timeout = 2;
65*4882a593Smuzhiyun break;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun case 3 ... 16:
68*4882a593Smuzhiyun regval = MAX77620_TWD_16s;
69*4882a593Smuzhiyun wdt_timeout = 16;
70*4882a593Smuzhiyun break;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun case 17 ... 64:
73*4882a593Smuzhiyun regval = MAX77620_TWD_64s;
74*4882a593Smuzhiyun wdt_timeout = 64;
75*4882a593Smuzhiyun break;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun default:
78*4882a593Smuzhiyun regval = MAX77620_TWD_128s;
79*4882a593Smuzhiyun wdt_timeout = 128;
80*4882a593Smuzhiyun break;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun ret = regmap_update_bits(wdt->rmap, MAX77620_REG_CNFGGLBL3,
84*4882a593Smuzhiyun MAX77620_WDTC_MASK, 0x1);
85*4882a593Smuzhiyun if (ret < 0)
86*4882a593Smuzhiyun return ret;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun ret = regmap_update_bits(wdt->rmap, MAX77620_REG_CNFGGLBL2,
89*4882a593Smuzhiyun MAX77620_TWD_MASK, regval);
90*4882a593Smuzhiyun if (ret < 0)
91*4882a593Smuzhiyun return ret;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun wdt_dev->timeout = wdt_timeout;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static const struct watchdog_info max77620_wdt_info = {
99*4882a593Smuzhiyun .identity = "max77620-watchdog",
100*4882a593Smuzhiyun .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static const struct watchdog_ops max77620_wdt_ops = {
104*4882a593Smuzhiyun .start = max77620_wdt_start,
105*4882a593Smuzhiyun .stop = max77620_wdt_stop,
106*4882a593Smuzhiyun .ping = max77620_wdt_ping,
107*4882a593Smuzhiyun .set_timeout = max77620_wdt_set_timeout,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
max77620_wdt_probe(struct platform_device * pdev)110*4882a593Smuzhiyun static int max77620_wdt_probe(struct platform_device *pdev)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct device *dev = &pdev->dev;
113*4882a593Smuzhiyun struct max77620_wdt *wdt;
114*4882a593Smuzhiyun struct watchdog_device *wdt_dev;
115*4882a593Smuzhiyun unsigned int regval;
116*4882a593Smuzhiyun int ret;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
119*4882a593Smuzhiyun if (!wdt)
120*4882a593Smuzhiyun return -ENOMEM;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun wdt->dev = dev;
123*4882a593Smuzhiyun wdt->rmap = dev_get_regmap(dev->parent, NULL);
124*4882a593Smuzhiyun if (!wdt->rmap) {
125*4882a593Smuzhiyun dev_err(wdt->dev, "Failed to get parent regmap\n");
126*4882a593Smuzhiyun return -ENODEV;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun wdt_dev = &wdt->wdt_dev;
130*4882a593Smuzhiyun wdt_dev->info = &max77620_wdt_info;
131*4882a593Smuzhiyun wdt_dev->ops = &max77620_wdt_ops;
132*4882a593Smuzhiyun wdt_dev->min_timeout = 2;
133*4882a593Smuzhiyun wdt_dev->max_timeout = 128;
134*4882a593Smuzhiyun wdt_dev->max_hw_heartbeat_ms = 128 * 1000;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun platform_set_drvdata(pdev, wdt);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Enable WD_RST_WK - WDT expire results in a restart */
139*4882a593Smuzhiyun ret = regmap_update_bits(wdt->rmap, MAX77620_REG_ONOFFCNFG2,
140*4882a593Smuzhiyun MAX77620_ONOFFCNFG2_WD_RST_WK,
141*4882a593Smuzhiyun MAX77620_ONOFFCNFG2_WD_RST_WK);
142*4882a593Smuzhiyun if (ret < 0) {
143*4882a593Smuzhiyun dev_err(wdt->dev, "Failed to set WD_RST_WK: %d\n", ret);
144*4882a593Smuzhiyun return ret;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* Set WDT clear in OFF and sleep mode */
148*4882a593Smuzhiyun ret = regmap_update_bits(wdt->rmap, MAX77620_REG_CNFGGLBL2,
149*4882a593Smuzhiyun MAX77620_WDTOFFC | MAX77620_WDTSLPC,
150*4882a593Smuzhiyun MAX77620_WDTOFFC | MAX77620_WDTSLPC);
151*4882a593Smuzhiyun if (ret < 0) {
152*4882a593Smuzhiyun dev_err(wdt->dev, "Failed to set WDT OFF mode: %d\n", ret);
153*4882a593Smuzhiyun return ret;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Check if WDT running and if yes then set flags properly */
157*4882a593Smuzhiyun ret = regmap_read(wdt->rmap, MAX77620_REG_CNFGGLBL2, ®val);
158*4882a593Smuzhiyun if (ret < 0) {
159*4882a593Smuzhiyun dev_err(wdt->dev, "Failed to read WDT CFG register: %d\n", ret);
160*4882a593Smuzhiyun return ret;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun switch (regval & MAX77620_TWD_MASK) {
164*4882a593Smuzhiyun case MAX77620_TWD_2s:
165*4882a593Smuzhiyun wdt_dev->timeout = 2;
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun case MAX77620_TWD_16s:
168*4882a593Smuzhiyun wdt_dev->timeout = 16;
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun case MAX77620_TWD_64s:
171*4882a593Smuzhiyun wdt_dev->timeout = 64;
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun default:
174*4882a593Smuzhiyun wdt_dev->timeout = 128;
175*4882a593Smuzhiyun break;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (regval & MAX77620_WDTEN)
179*4882a593Smuzhiyun set_bit(WDOG_HW_RUNNING, &wdt_dev->status);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun watchdog_set_nowayout(wdt_dev, nowayout);
182*4882a593Smuzhiyun watchdog_set_drvdata(wdt_dev, wdt);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun watchdog_stop_on_unregister(wdt_dev);
185*4882a593Smuzhiyun return devm_watchdog_register_device(dev, wdt_dev);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static const struct platform_device_id max77620_wdt_devtype[] = {
189*4882a593Smuzhiyun { .name = "max77620-watchdog", },
190*4882a593Smuzhiyun { },
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, max77620_wdt_devtype);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static struct platform_driver max77620_wdt_driver = {
195*4882a593Smuzhiyun .driver = {
196*4882a593Smuzhiyun .name = "max77620-watchdog",
197*4882a593Smuzhiyun },
198*4882a593Smuzhiyun .probe = max77620_wdt_probe,
199*4882a593Smuzhiyun .id_table = max77620_wdt_devtype,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun module_platform_driver(max77620_wdt_driver);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun MODULE_DESCRIPTION("Max77620 watchdog timer driver");
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun module_param(nowayout, bool, 0);
207*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started "
208*4882a593Smuzhiyun "(default=" __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
211*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
212