xref: /OK3568_Linux_fs/kernel/drivers/watchdog/lpc18xx_wdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * NXP LPC18xx Watchdog Timer (WDT)
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2015 Ariel D'Alessandro <ariel@vanguardiasur.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Notes
8*4882a593Smuzhiyun  * -----
9*4882a593Smuzhiyun  * The Watchdog consists of a fixed divide-by-4 clock pre-scaler and a 24-bit
10*4882a593Smuzhiyun  * counter which decrements on every clock cycle.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/watchdog.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* Registers */
21*4882a593Smuzhiyun #define LPC18XX_WDT_MOD			0x00
22*4882a593Smuzhiyun #define LPC18XX_WDT_MOD_WDEN		BIT(0)
23*4882a593Smuzhiyun #define LPC18XX_WDT_MOD_WDRESET		BIT(1)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define LPC18XX_WDT_TC			0x04
26*4882a593Smuzhiyun #define LPC18XX_WDT_TC_MIN		0xff
27*4882a593Smuzhiyun #define LPC18XX_WDT_TC_MAX		0xffffff
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define LPC18XX_WDT_FEED		0x08
30*4882a593Smuzhiyun #define LPC18XX_WDT_FEED_MAGIC1		0xaa
31*4882a593Smuzhiyun #define LPC18XX_WDT_FEED_MAGIC2		0x55
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define LPC18XX_WDT_TV			0x0c
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* Clock pre-scaler */
36*4882a593Smuzhiyun #define LPC18XX_WDT_CLK_DIV		4
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Timeout values in seconds */
39*4882a593Smuzhiyun #define LPC18XX_WDT_DEF_TIMEOUT		30U
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static int heartbeat;
42*4882a593Smuzhiyun module_param(heartbeat, int, 0);
43*4882a593Smuzhiyun MODULE_PARM_DESC(heartbeat, "Watchdog heartbeats in seconds (default="
44*4882a593Smuzhiyun 		 __MODULE_STRING(LPC18XX_WDT_DEF_TIMEOUT) ")");
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
47*4882a593Smuzhiyun module_param(nowayout, bool, 0);
48*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
49*4882a593Smuzhiyun 		 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct lpc18xx_wdt_dev {
52*4882a593Smuzhiyun 	struct watchdog_device	wdt_dev;
53*4882a593Smuzhiyun 	struct clk		*reg_clk;
54*4882a593Smuzhiyun 	struct clk		*wdt_clk;
55*4882a593Smuzhiyun 	unsigned long		clk_rate;
56*4882a593Smuzhiyun 	void __iomem		*base;
57*4882a593Smuzhiyun 	struct timer_list	timer;
58*4882a593Smuzhiyun 	spinlock_t		lock;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
lpc18xx_wdt_feed(struct watchdog_device * wdt_dev)61*4882a593Smuzhiyun static int lpc18xx_wdt_feed(struct watchdog_device *wdt_dev)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	struct lpc18xx_wdt_dev *lpc18xx_wdt = watchdog_get_drvdata(wdt_dev);
64*4882a593Smuzhiyun 	unsigned long flags;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/*
67*4882a593Smuzhiyun 	 * An abort condition will occur if an interrupt happens during the feed
68*4882a593Smuzhiyun 	 * sequence.
69*4882a593Smuzhiyun 	 */
70*4882a593Smuzhiyun 	spin_lock_irqsave(&lpc18xx_wdt->lock, flags);
71*4882a593Smuzhiyun 	writel(LPC18XX_WDT_FEED_MAGIC1, lpc18xx_wdt->base + LPC18XX_WDT_FEED);
72*4882a593Smuzhiyun 	writel(LPC18XX_WDT_FEED_MAGIC2, lpc18xx_wdt->base + LPC18XX_WDT_FEED);
73*4882a593Smuzhiyun 	spin_unlock_irqrestore(&lpc18xx_wdt->lock, flags);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	return 0;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
lpc18xx_wdt_timer_feed(struct timer_list * t)78*4882a593Smuzhiyun static void lpc18xx_wdt_timer_feed(struct timer_list *t)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	struct lpc18xx_wdt_dev *lpc18xx_wdt = from_timer(lpc18xx_wdt, t, timer);
81*4882a593Smuzhiyun 	struct watchdog_device *wdt_dev = &lpc18xx_wdt->wdt_dev;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	lpc18xx_wdt_feed(wdt_dev);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/* Use safe value (1/2 of real timeout) */
86*4882a593Smuzhiyun 	mod_timer(&lpc18xx_wdt->timer, jiffies +
87*4882a593Smuzhiyun 		  msecs_to_jiffies((wdt_dev->timeout * MSEC_PER_SEC) / 2));
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun  * Since LPC18xx Watchdog cannot be disabled in hardware, we must keep feeding
92*4882a593Smuzhiyun  * it with a timer until userspace watchdog software takes over.
93*4882a593Smuzhiyun  */
lpc18xx_wdt_stop(struct watchdog_device * wdt_dev)94*4882a593Smuzhiyun static int lpc18xx_wdt_stop(struct watchdog_device *wdt_dev)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct lpc18xx_wdt_dev *lpc18xx_wdt = watchdog_get_drvdata(wdt_dev);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	lpc18xx_wdt_timer_feed(&lpc18xx_wdt->timer);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
__lpc18xx_wdt_set_timeout(struct lpc18xx_wdt_dev * lpc18xx_wdt)103*4882a593Smuzhiyun static void __lpc18xx_wdt_set_timeout(struct lpc18xx_wdt_dev *lpc18xx_wdt)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	unsigned int val;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	val = DIV_ROUND_UP(lpc18xx_wdt->wdt_dev.timeout * lpc18xx_wdt->clk_rate,
108*4882a593Smuzhiyun 			   LPC18XX_WDT_CLK_DIV);
109*4882a593Smuzhiyun 	writel(val, lpc18xx_wdt->base + LPC18XX_WDT_TC);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
lpc18xx_wdt_set_timeout(struct watchdog_device * wdt_dev,unsigned int new_timeout)112*4882a593Smuzhiyun static int lpc18xx_wdt_set_timeout(struct watchdog_device *wdt_dev,
113*4882a593Smuzhiyun 				   unsigned int new_timeout)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	struct lpc18xx_wdt_dev *lpc18xx_wdt = watchdog_get_drvdata(wdt_dev);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	lpc18xx_wdt->wdt_dev.timeout = new_timeout;
118*4882a593Smuzhiyun 	__lpc18xx_wdt_set_timeout(lpc18xx_wdt);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
lpc18xx_wdt_get_timeleft(struct watchdog_device * wdt_dev)123*4882a593Smuzhiyun static unsigned int lpc18xx_wdt_get_timeleft(struct watchdog_device *wdt_dev)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	struct lpc18xx_wdt_dev *lpc18xx_wdt = watchdog_get_drvdata(wdt_dev);
126*4882a593Smuzhiyun 	unsigned int val;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	val = readl(lpc18xx_wdt->base + LPC18XX_WDT_TV);
129*4882a593Smuzhiyun 	return (val * LPC18XX_WDT_CLK_DIV) / lpc18xx_wdt->clk_rate;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
lpc18xx_wdt_start(struct watchdog_device * wdt_dev)132*4882a593Smuzhiyun static int lpc18xx_wdt_start(struct watchdog_device *wdt_dev)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	struct lpc18xx_wdt_dev *lpc18xx_wdt = watchdog_get_drvdata(wdt_dev);
135*4882a593Smuzhiyun 	unsigned int val;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if (timer_pending(&lpc18xx_wdt->timer))
138*4882a593Smuzhiyun 		del_timer(&lpc18xx_wdt->timer);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	val = readl(lpc18xx_wdt->base + LPC18XX_WDT_MOD);
141*4882a593Smuzhiyun 	val |= LPC18XX_WDT_MOD_WDEN;
142*4882a593Smuzhiyun 	val |= LPC18XX_WDT_MOD_WDRESET;
143*4882a593Smuzhiyun 	writel(val, lpc18xx_wdt->base + LPC18XX_WDT_MOD);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/*
146*4882a593Smuzhiyun 	 * Setting the WDEN bit in the WDMOD register is not sufficient to
147*4882a593Smuzhiyun 	 * enable the Watchdog. A valid feed sequence must be completed after
148*4882a593Smuzhiyun 	 * setting WDEN before the Watchdog is capable of generating a reset.
149*4882a593Smuzhiyun 	 */
150*4882a593Smuzhiyun 	lpc18xx_wdt_feed(wdt_dev);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
lpc18xx_wdt_restart(struct watchdog_device * wdt_dev,unsigned long action,void * data)155*4882a593Smuzhiyun static int lpc18xx_wdt_restart(struct watchdog_device *wdt_dev,
156*4882a593Smuzhiyun 			       unsigned long action, void *data)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct lpc18xx_wdt_dev *lpc18xx_wdt = watchdog_get_drvdata(wdt_dev);
159*4882a593Smuzhiyun 	unsigned long flags;
160*4882a593Smuzhiyun 	int val;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/*
163*4882a593Smuzhiyun 	 * Incorrect feed sequence causes immediate watchdog reset if enabled.
164*4882a593Smuzhiyun 	 */
165*4882a593Smuzhiyun 	spin_lock_irqsave(&lpc18xx_wdt->lock, flags);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	val = readl(lpc18xx_wdt->base + LPC18XX_WDT_MOD);
168*4882a593Smuzhiyun 	val |= LPC18XX_WDT_MOD_WDEN;
169*4882a593Smuzhiyun 	val |= LPC18XX_WDT_MOD_WDRESET;
170*4882a593Smuzhiyun 	writel(val, lpc18xx_wdt->base + LPC18XX_WDT_MOD);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	writel(LPC18XX_WDT_FEED_MAGIC1, lpc18xx_wdt->base + LPC18XX_WDT_FEED);
173*4882a593Smuzhiyun 	writel(LPC18XX_WDT_FEED_MAGIC2, lpc18xx_wdt->base + LPC18XX_WDT_FEED);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	writel(LPC18XX_WDT_FEED_MAGIC1, lpc18xx_wdt->base + LPC18XX_WDT_FEED);
176*4882a593Smuzhiyun 	writel(LPC18XX_WDT_FEED_MAGIC1, lpc18xx_wdt->base + LPC18XX_WDT_FEED);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	spin_unlock_irqrestore(&lpc18xx_wdt->lock, flags);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static const struct watchdog_info lpc18xx_wdt_info = {
184*4882a593Smuzhiyun 	.identity	= "NXP LPC18xx Watchdog",
185*4882a593Smuzhiyun 	.options	= WDIOF_SETTIMEOUT |
186*4882a593Smuzhiyun 			  WDIOF_KEEPALIVEPING |
187*4882a593Smuzhiyun 			  WDIOF_MAGICCLOSE,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const struct watchdog_ops lpc18xx_wdt_ops = {
191*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
192*4882a593Smuzhiyun 	.start		= lpc18xx_wdt_start,
193*4882a593Smuzhiyun 	.stop		= lpc18xx_wdt_stop,
194*4882a593Smuzhiyun 	.ping		= lpc18xx_wdt_feed,
195*4882a593Smuzhiyun 	.set_timeout	= lpc18xx_wdt_set_timeout,
196*4882a593Smuzhiyun 	.get_timeleft	= lpc18xx_wdt_get_timeleft,
197*4882a593Smuzhiyun 	.restart        = lpc18xx_wdt_restart,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
lpc18xx_clk_disable_unprepare(void * data)200*4882a593Smuzhiyun static void lpc18xx_clk_disable_unprepare(void *data)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	clk_disable_unprepare(data);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
lpc18xx_wdt_probe(struct platform_device * pdev)205*4882a593Smuzhiyun static int lpc18xx_wdt_probe(struct platform_device *pdev)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	struct lpc18xx_wdt_dev *lpc18xx_wdt;
208*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
209*4882a593Smuzhiyun 	int ret;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	lpc18xx_wdt = devm_kzalloc(dev, sizeof(*lpc18xx_wdt), GFP_KERNEL);
212*4882a593Smuzhiyun 	if (!lpc18xx_wdt)
213*4882a593Smuzhiyun 		return -ENOMEM;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	lpc18xx_wdt->base = devm_platform_ioremap_resource(pdev, 0);
216*4882a593Smuzhiyun 	if (IS_ERR(lpc18xx_wdt->base))
217*4882a593Smuzhiyun 		return PTR_ERR(lpc18xx_wdt->base);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	lpc18xx_wdt->reg_clk = devm_clk_get(dev, "reg");
220*4882a593Smuzhiyun 	if (IS_ERR(lpc18xx_wdt->reg_clk)) {
221*4882a593Smuzhiyun 		dev_err(dev, "failed to get the reg clock\n");
222*4882a593Smuzhiyun 		return PTR_ERR(lpc18xx_wdt->reg_clk);
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	lpc18xx_wdt->wdt_clk = devm_clk_get(dev, "wdtclk");
226*4882a593Smuzhiyun 	if (IS_ERR(lpc18xx_wdt->wdt_clk)) {
227*4882a593Smuzhiyun 		dev_err(dev, "failed to get the wdt clock\n");
228*4882a593Smuzhiyun 		return PTR_ERR(lpc18xx_wdt->wdt_clk);
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	ret = clk_prepare_enable(lpc18xx_wdt->reg_clk);
232*4882a593Smuzhiyun 	if (ret) {
233*4882a593Smuzhiyun 		dev_err(dev, "could not prepare or enable sys clock\n");
234*4882a593Smuzhiyun 		return ret;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 	ret = devm_add_action_or_reset(dev, lpc18xx_clk_disable_unprepare,
237*4882a593Smuzhiyun 				       lpc18xx_wdt->reg_clk);
238*4882a593Smuzhiyun 	if (ret)
239*4882a593Smuzhiyun 		return ret;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	ret = clk_prepare_enable(lpc18xx_wdt->wdt_clk);
242*4882a593Smuzhiyun 	if (ret) {
243*4882a593Smuzhiyun 		dev_err(dev, "could not prepare or enable wdt clock\n");
244*4882a593Smuzhiyun 		return ret;
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 	ret = devm_add_action_or_reset(dev, lpc18xx_clk_disable_unprepare,
247*4882a593Smuzhiyun 				       lpc18xx_wdt->wdt_clk);
248*4882a593Smuzhiyun 	if (ret)
249*4882a593Smuzhiyun 		return ret;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* We use the clock rate to calculate timeouts */
252*4882a593Smuzhiyun 	lpc18xx_wdt->clk_rate = clk_get_rate(lpc18xx_wdt->wdt_clk);
253*4882a593Smuzhiyun 	if (lpc18xx_wdt->clk_rate == 0) {
254*4882a593Smuzhiyun 		dev_err(dev, "failed to get clock rate\n");
255*4882a593Smuzhiyun 		return -EINVAL;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	lpc18xx_wdt->wdt_dev.info = &lpc18xx_wdt_info;
259*4882a593Smuzhiyun 	lpc18xx_wdt->wdt_dev.ops = &lpc18xx_wdt_ops;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	lpc18xx_wdt->wdt_dev.min_timeout = DIV_ROUND_UP(LPC18XX_WDT_TC_MIN *
262*4882a593Smuzhiyun 				LPC18XX_WDT_CLK_DIV, lpc18xx_wdt->clk_rate);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	lpc18xx_wdt->wdt_dev.max_timeout = (LPC18XX_WDT_TC_MAX *
265*4882a593Smuzhiyun 				LPC18XX_WDT_CLK_DIV) / lpc18xx_wdt->clk_rate;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	lpc18xx_wdt->wdt_dev.timeout = min(lpc18xx_wdt->wdt_dev.max_timeout,
268*4882a593Smuzhiyun 					   LPC18XX_WDT_DEF_TIMEOUT);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	spin_lock_init(&lpc18xx_wdt->lock);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	lpc18xx_wdt->wdt_dev.parent = dev;
273*4882a593Smuzhiyun 	watchdog_set_drvdata(&lpc18xx_wdt->wdt_dev, lpc18xx_wdt);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	watchdog_init_timeout(&lpc18xx_wdt->wdt_dev, heartbeat, dev);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	__lpc18xx_wdt_set_timeout(lpc18xx_wdt);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	timer_setup(&lpc18xx_wdt->timer, lpc18xx_wdt_timer_feed, 0);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	watchdog_set_nowayout(&lpc18xx_wdt->wdt_dev, nowayout);
282*4882a593Smuzhiyun 	watchdog_set_restart_priority(&lpc18xx_wdt->wdt_dev, 128);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	platform_set_drvdata(pdev, lpc18xx_wdt);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	watchdog_stop_on_reboot(&lpc18xx_wdt->wdt_dev);
287*4882a593Smuzhiyun 	return devm_watchdog_register_device(dev, &lpc18xx_wdt->wdt_dev);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
lpc18xx_wdt_remove(struct platform_device * pdev)290*4882a593Smuzhiyun static int lpc18xx_wdt_remove(struct platform_device *pdev)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct lpc18xx_wdt_dev *lpc18xx_wdt = platform_get_drvdata(pdev);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	dev_warn(&pdev->dev, "I quit now, hardware will probably reboot!\n");
295*4882a593Smuzhiyun 	del_timer_sync(&lpc18xx_wdt->timer);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static const struct of_device_id lpc18xx_wdt_match[] = {
301*4882a593Smuzhiyun 	{ .compatible = "nxp,lpc1850-wwdt" },
302*4882a593Smuzhiyun 	{}
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpc18xx_wdt_match);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static struct platform_driver lpc18xx_wdt_driver = {
307*4882a593Smuzhiyun 	.driver = {
308*4882a593Smuzhiyun 		.name = "lpc18xx-wdt",
309*4882a593Smuzhiyun 		.of_match_table	= lpc18xx_wdt_match,
310*4882a593Smuzhiyun 	},
311*4882a593Smuzhiyun 	.probe = lpc18xx_wdt_probe,
312*4882a593Smuzhiyun 	.remove = lpc18xx_wdt_remove,
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun module_platform_driver(lpc18xx_wdt_driver);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun MODULE_AUTHOR("Ariel D'Alessandro <ariel@vanguardiasur.com.ar>");
317*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP LPC18xx Watchdog Timer Driver");
318*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
319