xref: /OK3568_Linux_fs/kernel/drivers/watchdog/lantiq_wdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *  Copyright (C) 2010 John Crispin <john@phrozen.org>
5*4882a593Smuzhiyun  *  Copyright (C) 2017 Hauke Mehrtens <hauke@hauke-m.de>
6*4882a593Smuzhiyun  *  Based on EP93xx wdt driver
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/watchdog.h>
12*4882a593Smuzhiyun #include <linux/of_platform.h>
13*4882a593Smuzhiyun #include <linux/uaccess.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <lantiq_soc.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define LTQ_XRX_RCU_RST_STAT		0x0014
22*4882a593Smuzhiyun #define LTQ_XRX_RCU_RST_STAT_WDT	BIT(31)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* CPU0 Reset Source Register */
25*4882a593Smuzhiyun #define LTQ_FALCON_SYS1_CPU0RS		0x0060
26*4882a593Smuzhiyun /* reset cause mask */
27*4882a593Smuzhiyun #define LTQ_FALCON_SYS1_CPU0RS_MASK	0x0007
28*4882a593Smuzhiyun #define LTQ_FALCON_SYS1_CPU0RS_WDT	0x02
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * Section 3.4 of the datasheet
32*4882a593Smuzhiyun  * The password sequence protects the WDT control register from unintended
33*4882a593Smuzhiyun  * write actions, which might cause malfunction of the WDT.
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  * essentially the following two magic passwords need to be written to allow
36*4882a593Smuzhiyun  * IO access to the WDT core
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun #define LTQ_WDT_CR_PW1		0x00BE0000
39*4882a593Smuzhiyun #define LTQ_WDT_CR_PW2		0x00DC0000
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define LTQ_WDT_CR		0x0		/* watchdog control register */
42*4882a593Smuzhiyun #define  LTQ_WDT_CR_GEN		BIT(31)		/* enable bit */
43*4882a593Smuzhiyun /* Pre-warning limit set to 1/16 of max WDT period */
44*4882a593Smuzhiyun #define  LTQ_WDT_CR_PWL		(0x3 << 26)
45*4882a593Smuzhiyun /* set clock divider to 0x40000 */
46*4882a593Smuzhiyun #define  LTQ_WDT_CR_CLKDIV	(0x3 << 24)
47*4882a593Smuzhiyun #define  LTQ_WDT_CR_PW_MASK	GENMASK(23, 16)	/* Password field */
48*4882a593Smuzhiyun #define  LTQ_WDT_CR_MAX_TIMEOUT	((1 << 16) - 1)	/* The reload field is 16 bit */
49*4882a593Smuzhiyun #define LTQ_WDT_SR		0x8		/* watchdog status register */
50*4882a593Smuzhiyun #define  LTQ_WDT_SR_EN		BIT(31)		/* Enable */
51*4882a593Smuzhiyun #define  LTQ_WDT_SR_VALUE_MASK	GENMASK(15, 0)	/* Timer value */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define LTQ_WDT_DIVIDER		0x40000
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun struct ltq_wdt_hw {
58*4882a593Smuzhiyun 	int (*bootstatus_get)(struct device *dev);
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct ltq_wdt_priv {
62*4882a593Smuzhiyun 	struct watchdog_device wdt;
63*4882a593Smuzhiyun 	void __iomem *membase;
64*4882a593Smuzhiyun 	unsigned long clk_rate;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
ltq_wdt_r32(struct ltq_wdt_priv * priv,u32 offset)67*4882a593Smuzhiyun static u32 ltq_wdt_r32(struct ltq_wdt_priv *priv, u32 offset)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	return __raw_readl(priv->membase + offset);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
ltq_wdt_w32(struct ltq_wdt_priv * priv,u32 val,u32 offset)72*4882a593Smuzhiyun static void ltq_wdt_w32(struct ltq_wdt_priv *priv, u32 val, u32 offset)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	__raw_writel(val, priv->membase + offset);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
ltq_wdt_mask(struct ltq_wdt_priv * priv,u32 clear,u32 set,u32 offset)77*4882a593Smuzhiyun static void ltq_wdt_mask(struct ltq_wdt_priv *priv, u32 clear, u32 set,
78*4882a593Smuzhiyun 			 u32 offset)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	u32 val = ltq_wdt_r32(priv, offset);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	val &= ~(clear);
83*4882a593Smuzhiyun 	val |= set;
84*4882a593Smuzhiyun 	ltq_wdt_w32(priv, val, offset);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
ltq_wdt_get_priv(struct watchdog_device * wdt)87*4882a593Smuzhiyun static struct ltq_wdt_priv *ltq_wdt_get_priv(struct watchdog_device *wdt)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	return container_of(wdt, struct ltq_wdt_priv, wdt);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static struct watchdog_info ltq_wdt_info = {
93*4882a593Smuzhiyun 	.options = WDIOF_MAGICCLOSE | WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING |
94*4882a593Smuzhiyun 		   WDIOF_CARDRESET,
95*4882a593Smuzhiyun 	.identity = "ltq_wdt",
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
ltq_wdt_start(struct watchdog_device * wdt)98*4882a593Smuzhiyun static int ltq_wdt_start(struct watchdog_device *wdt)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct ltq_wdt_priv *priv = ltq_wdt_get_priv(wdt);
101*4882a593Smuzhiyun 	u32 timeout;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	timeout = wdt->timeout * priv->clk_rate;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	ltq_wdt_mask(priv, LTQ_WDT_CR_PW_MASK, LTQ_WDT_CR_PW1, LTQ_WDT_CR);
106*4882a593Smuzhiyun 	/* write the second magic plus the configuration and new timeout */
107*4882a593Smuzhiyun 	ltq_wdt_mask(priv, LTQ_WDT_CR_PW_MASK | LTQ_WDT_CR_MAX_TIMEOUT,
108*4882a593Smuzhiyun 		     LTQ_WDT_CR_GEN | LTQ_WDT_CR_PWL | LTQ_WDT_CR_CLKDIV |
109*4882a593Smuzhiyun 		     LTQ_WDT_CR_PW2 | timeout,
110*4882a593Smuzhiyun 		     LTQ_WDT_CR);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
ltq_wdt_stop(struct watchdog_device * wdt)115*4882a593Smuzhiyun static int ltq_wdt_stop(struct watchdog_device *wdt)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct ltq_wdt_priv *priv = ltq_wdt_get_priv(wdt);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	ltq_wdt_mask(priv, LTQ_WDT_CR_PW_MASK, LTQ_WDT_CR_PW1, LTQ_WDT_CR);
120*4882a593Smuzhiyun 	ltq_wdt_mask(priv, LTQ_WDT_CR_GEN | LTQ_WDT_CR_PW_MASK,
121*4882a593Smuzhiyun 		     LTQ_WDT_CR_PW2, LTQ_WDT_CR);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
ltq_wdt_ping(struct watchdog_device * wdt)126*4882a593Smuzhiyun static int ltq_wdt_ping(struct watchdog_device *wdt)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct ltq_wdt_priv *priv = ltq_wdt_get_priv(wdt);
129*4882a593Smuzhiyun 	u32 timeout;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	timeout = wdt->timeout * priv->clk_rate;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	ltq_wdt_mask(priv, LTQ_WDT_CR_PW_MASK, LTQ_WDT_CR_PW1, LTQ_WDT_CR);
134*4882a593Smuzhiyun 	/* write the second magic plus the configuration and new timeout */
135*4882a593Smuzhiyun 	ltq_wdt_mask(priv, LTQ_WDT_CR_PW_MASK | LTQ_WDT_CR_MAX_TIMEOUT,
136*4882a593Smuzhiyun 		     LTQ_WDT_CR_PW2 | timeout, LTQ_WDT_CR);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
ltq_wdt_get_timeleft(struct watchdog_device * wdt)141*4882a593Smuzhiyun static unsigned int ltq_wdt_get_timeleft(struct watchdog_device *wdt)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	struct ltq_wdt_priv *priv = ltq_wdt_get_priv(wdt);
144*4882a593Smuzhiyun 	u64 timeout;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	timeout = ltq_wdt_r32(priv, LTQ_WDT_SR) & LTQ_WDT_SR_VALUE_MASK;
147*4882a593Smuzhiyun 	return do_div(timeout, priv->clk_rate);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static const struct watchdog_ops ltq_wdt_ops = {
151*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
152*4882a593Smuzhiyun 	.start		= ltq_wdt_start,
153*4882a593Smuzhiyun 	.stop		= ltq_wdt_stop,
154*4882a593Smuzhiyun 	.ping		= ltq_wdt_ping,
155*4882a593Smuzhiyun 	.get_timeleft	= ltq_wdt_get_timeleft,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
ltq_wdt_xrx_bootstatus_get(struct device * dev)158*4882a593Smuzhiyun static int ltq_wdt_xrx_bootstatus_get(struct device *dev)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct regmap *rcu_regmap;
161*4882a593Smuzhiyun 	u32 val;
162*4882a593Smuzhiyun 	int err;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	rcu_regmap = syscon_regmap_lookup_by_phandle(dev->of_node, "regmap");
165*4882a593Smuzhiyun 	if (IS_ERR(rcu_regmap))
166*4882a593Smuzhiyun 		return PTR_ERR(rcu_regmap);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	err = regmap_read(rcu_regmap, LTQ_XRX_RCU_RST_STAT, &val);
169*4882a593Smuzhiyun 	if (err)
170*4882a593Smuzhiyun 		return err;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (val & LTQ_XRX_RCU_RST_STAT_WDT)
173*4882a593Smuzhiyun 		return WDIOF_CARDRESET;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
ltq_wdt_falcon_bootstatus_get(struct device * dev)178*4882a593Smuzhiyun static int ltq_wdt_falcon_bootstatus_get(struct device *dev)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct regmap *rcu_regmap;
181*4882a593Smuzhiyun 	u32 val;
182*4882a593Smuzhiyun 	int err;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	rcu_regmap = syscon_regmap_lookup_by_phandle(dev->of_node,
185*4882a593Smuzhiyun 						     "lantiq,rcu");
186*4882a593Smuzhiyun 	if (IS_ERR(rcu_regmap))
187*4882a593Smuzhiyun 		return PTR_ERR(rcu_regmap);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	err = regmap_read(rcu_regmap, LTQ_FALCON_SYS1_CPU0RS, &val);
190*4882a593Smuzhiyun 	if (err)
191*4882a593Smuzhiyun 		return err;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if ((val & LTQ_FALCON_SYS1_CPU0RS_MASK) == LTQ_FALCON_SYS1_CPU0RS_WDT)
194*4882a593Smuzhiyun 		return WDIOF_CARDRESET;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
ltq_wdt_probe(struct platform_device * pdev)199*4882a593Smuzhiyun static int ltq_wdt_probe(struct platform_device *pdev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
202*4882a593Smuzhiyun 	struct ltq_wdt_priv *priv;
203*4882a593Smuzhiyun 	struct watchdog_device *wdt;
204*4882a593Smuzhiyun 	struct clk *clk;
205*4882a593Smuzhiyun 	const struct ltq_wdt_hw *ltq_wdt_hw;
206*4882a593Smuzhiyun 	int ret;
207*4882a593Smuzhiyun 	u32 status;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
210*4882a593Smuzhiyun 	if (!priv)
211*4882a593Smuzhiyun 		return -ENOMEM;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	priv->membase = devm_platform_ioremap_resource(pdev, 0);
214*4882a593Smuzhiyun 	if (IS_ERR(priv->membase))
215*4882a593Smuzhiyun 		return PTR_ERR(priv->membase);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* we do not need to enable the clock as it is always running */
218*4882a593Smuzhiyun 	clk = clk_get_io();
219*4882a593Smuzhiyun 	priv->clk_rate = clk_get_rate(clk) / LTQ_WDT_DIVIDER;
220*4882a593Smuzhiyun 	if (!priv->clk_rate) {
221*4882a593Smuzhiyun 		dev_err(dev, "clock rate less than divider %i\n",
222*4882a593Smuzhiyun 			LTQ_WDT_DIVIDER);
223*4882a593Smuzhiyun 		return -EINVAL;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	wdt = &priv->wdt;
227*4882a593Smuzhiyun 	wdt->info		= &ltq_wdt_info;
228*4882a593Smuzhiyun 	wdt->ops		= &ltq_wdt_ops;
229*4882a593Smuzhiyun 	wdt->min_timeout	= 1;
230*4882a593Smuzhiyun 	wdt->max_timeout	= LTQ_WDT_CR_MAX_TIMEOUT / priv->clk_rate;
231*4882a593Smuzhiyun 	wdt->timeout		= wdt->max_timeout;
232*4882a593Smuzhiyun 	wdt->parent		= dev;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	ltq_wdt_hw = of_device_get_match_data(dev);
235*4882a593Smuzhiyun 	if (ltq_wdt_hw && ltq_wdt_hw->bootstatus_get) {
236*4882a593Smuzhiyun 		ret = ltq_wdt_hw->bootstatus_get(dev);
237*4882a593Smuzhiyun 		if (ret >= 0)
238*4882a593Smuzhiyun 			wdt->bootstatus = ret;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	watchdog_set_nowayout(wdt, nowayout);
242*4882a593Smuzhiyun 	watchdog_init_timeout(wdt, 0, dev);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	status = ltq_wdt_r32(priv, LTQ_WDT_SR);
245*4882a593Smuzhiyun 	if (status & LTQ_WDT_SR_EN) {
246*4882a593Smuzhiyun 		/*
247*4882a593Smuzhiyun 		 * If the watchdog is already running overwrite it with our
248*4882a593Smuzhiyun 		 * new settings. Stop is not needed as the start call will
249*4882a593Smuzhiyun 		 * replace all settings anyway.
250*4882a593Smuzhiyun 		 */
251*4882a593Smuzhiyun 		ltq_wdt_start(wdt);
252*4882a593Smuzhiyun 		set_bit(WDOG_HW_RUNNING, &wdt->status);
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return devm_watchdog_register_device(dev, wdt);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static const struct ltq_wdt_hw ltq_wdt_xrx100 = {
259*4882a593Smuzhiyun 	.bootstatus_get = ltq_wdt_xrx_bootstatus_get,
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun static const struct ltq_wdt_hw ltq_wdt_falcon = {
263*4882a593Smuzhiyun 	.bootstatus_get = ltq_wdt_falcon_bootstatus_get,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static const struct of_device_id ltq_wdt_match[] = {
267*4882a593Smuzhiyun 	{ .compatible = "lantiq,wdt", .data = NULL },
268*4882a593Smuzhiyun 	{ .compatible = "lantiq,xrx100-wdt", .data = &ltq_wdt_xrx100 },
269*4882a593Smuzhiyun 	{ .compatible = "lantiq,falcon-wdt", .data = &ltq_wdt_falcon },
270*4882a593Smuzhiyun 	{},
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ltq_wdt_match);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static struct platform_driver ltq_wdt_driver = {
275*4882a593Smuzhiyun 	.probe = ltq_wdt_probe,
276*4882a593Smuzhiyun 	.driver = {
277*4882a593Smuzhiyun 		.name = "wdt",
278*4882a593Smuzhiyun 		.of_match_table = ltq_wdt_match,
279*4882a593Smuzhiyun 	},
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun module_platform_driver(ltq_wdt_driver);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun module_param(nowayout, bool, 0);
285*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started");
286*4882a593Smuzhiyun MODULE_AUTHOR("John Crispin <john@phrozen.org>");
287*4882a593Smuzhiyun MODULE_DESCRIPTION("Lantiq SoC Watchdog");
288*4882a593Smuzhiyun MODULE_LICENSE("GPL");
289