xref: /OK3568_Linux_fs/kernel/drivers/watchdog/it87_wdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *	Watchdog Timer Driver
4*4882a593Smuzhiyun  *	   for ITE IT87xx Environment Control - Low Pin Count Input / Output
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *	(c) Copyright 2007  Oliver Schuster <olivers137@aol.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *	Based on softdog.c	by Alan Cox,
9*4882a593Smuzhiyun  *		 83977f_wdt.c	by Jose Goncalves,
10*4882a593Smuzhiyun  *		 it87.c		by Chris Gauthron, Jean Delvare
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *	Data-sheets: Publicly available at the ITE website
13*4882a593Smuzhiyun  *		    http://www.ite.com.tw/
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *	Support of the watchdog timers, which are available on
16*4882a593Smuzhiyun  *	IT8607, IT8620, IT8622, IT8625, IT8628, IT8655, IT8665, IT8686,
17*4882a593Smuzhiyun  *	IT8702, IT8712, IT8716, IT8718, IT8720, IT8721, IT8726, IT8728,
18*4882a593Smuzhiyun  *	IT8772, IT8783 and IT8784.
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/io.h>
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/moduleparam.h>
28*4882a593Smuzhiyun #include <linux/types.h>
29*4882a593Smuzhiyun #include <linux/watchdog.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define WATCHDOG_NAME		"IT87 WDT"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Defaults for Module Parameter */
34*4882a593Smuzhiyun #define DEFAULT_TIMEOUT		60
35*4882a593Smuzhiyun #define DEFAULT_TESTMODE	0
36*4882a593Smuzhiyun #define DEFAULT_NOWAYOUT	WATCHDOG_NOWAYOUT
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* IO Ports */
39*4882a593Smuzhiyun #define REG		0x2e
40*4882a593Smuzhiyun #define VAL		0x2f
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* Logical device Numbers LDN */
43*4882a593Smuzhiyun #define GPIO		0x07
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Configuration Registers and Functions */
46*4882a593Smuzhiyun #define LDNREG		0x07
47*4882a593Smuzhiyun #define CHIPID		0x20
48*4882a593Smuzhiyun #define CHIPREV		0x22
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Chip Id numbers */
51*4882a593Smuzhiyun #define NO_DEV_ID	0xffff
52*4882a593Smuzhiyun #define IT8607_ID	0x8607
53*4882a593Smuzhiyun #define IT8620_ID	0x8620
54*4882a593Smuzhiyun #define IT8622_ID	0x8622
55*4882a593Smuzhiyun #define IT8625_ID	0x8625
56*4882a593Smuzhiyun #define IT8628_ID	0x8628
57*4882a593Smuzhiyun #define IT8655_ID	0x8655
58*4882a593Smuzhiyun #define IT8665_ID	0x8665
59*4882a593Smuzhiyun #define IT8686_ID	0x8686
60*4882a593Smuzhiyun #define IT8702_ID	0x8702
61*4882a593Smuzhiyun #define IT8705_ID	0x8705
62*4882a593Smuzhiyun #define IT8712_ID	0x8712
63*4882a593Smuzhiyun #define IT8716_ID	0x8716
64*4882a593Smuzhiyun #define IT8718_ID	0x8718
65*4882a593Smuzhiyun #define IT8720_ID	0x8720
66*4882a593Smuzhiyun #define IT8721_ID	0x8721
67*4882a593Smuzhiyun #define IT8726_ID	0x8726	/* the data sheet suggest wrongly 0x8716 */
68*4882a593Smuzhiyun #define IT8728_ID	0x8728
69*4882a593Smuzhiyun #define IT8772_ID	0x8772
70*4882a593Smuzhiyun #define IT8783_ID	0x8783
71*4882a593Smuzhiyun #define IT8784_ID	0x8784
72*4882a593Smuzhiyun #define IT8786_ID	0x8786
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* GPIO Configuration Registers LDN=0x07 */
75*4882a593Smuzhiyun #define WDTCTRL		0x71
76*4882a593Smuzhiyun #define WDTCFG		0x72
77*4882a593Smuzhiyun #define WDTVALLSB	0x73
78*4882a593Smuzhiyun #define WDTVALMSB	0x74
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* GPIO Bits WDTCFG */
81*4882a593Smuzhiyun #define WDT_TOV1	0x80
82*4882a593Smuzhiyun #define WDT_KRST	0x40
83*4882a593Smuzhiyun #define WDT_TOVE	0x20
84*4882a593Smuzhiyun #define WDT_PWROK	0x10 /* not in it8721 */
85*4882a593Smuzhiyun #define WDT_INT_MASK	0x0f
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static unsigned int max_units, chip_type;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static unsigned int timeout = DEFAULT_TIMEOUT;
90*4882a593Smuzhiyun static int testmode = DEFAULT_TESTMODE;
91*4882a593Smuzhiyun static bool nowayout = DEFAULT_NOWAYOUT;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun module_param(timeout, int, 0);
94*4882a593Smuzhiyun MODULE_PARM_DESC(timeout, "Watchdog timeout in seconds, default="
95*4882a593Smuzhiyun 		__MODULE_STRING(DEFAULT_TIMEOUT));
96*4882a593Smuzhiyun module_param(testmode, int, 0);
97*4882a593Smuzhiyun MODULE_PARM_DESC(testmode, "Watchdog test mode (1 = no reboot), default="
98*4882a593Smuzhiyun 		__MODULE_STRING(DEFAULT_TESTMODE));
99*4882a593Smuzhiyun module_param(nowayout, bool, 0);
100*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started, default="
101*4882a593Smuzhiyun 		__MODULE_STRING(WATCHDOG_NOWAYOUT));
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* Superio Chip */
104*4882a593Smuzhiyun 
superio_enter(void)105*4882a593Smuzhiyun static inline int superio_enter(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	/*
108*4882a593Smuzhiyun 	 * Try to reserve REG and REG + 1 for exclusive access.
109*4882a593Smuzhiyun 	 */
110*4882a593Smuzhiyun 	if (!request_muxed_region(REG, 2, WATCHDOG_NAME))
111*4882a593Smuzhiyun 		return -EBUSY;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	outb(0x87, REG);
114*4882a593Smuzhiyun 	outb(0x01, REG);
115*4882a593Smuzhiyun 	outb(0x55, REG);
116*4882a593Smuzhiyun 	outb(0x55, REG);
117*4882a593Smuzhiyun 	return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
superio_exit(void)120*4882a593Smuzhiyun static inline void superio_exit(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	outb(0x02, REG);
123*4882a593Smuzhiyun 	outb(0x02, VAL);
124*4882a593Smuzhiyun 	release_region(REG, 2);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
superio_select(int ldn)127*4882a593Smuzhiyun static inline void superio_select(int ldn)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	outb(LDNREG, REG);
130*4882a593Smuzhiyun 	outb(ldn, VAL);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
superio_inb(int reg)133*4882a593Smuzhiyun static inline int superio_inb(int reg)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	outb(reg, REG);
136*4882a593Smuzhiyun 	return inb(VAL);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
superio_outb(int val,int reg)139*4882a593Smuzhiyun static inline void superio_outb(int val, int reg)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	outb(reg, REG);
142*4882a593Smuzhiyun 	outb(val, VAL);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
superio_inw(int reg)145*4882a593Smuzhiyun static inline int superio_inw(int reg)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	int val;
148*4882a593Smuzhiyun 	outb(reg++, REG);
149*4882a593Smuzhiyun 	val = inb(VAL) << 8;
150*4882a593Smuzhiyun 	outb(reg, REG);
151*4882a593Smuzhiyun 	val |= inb(VAL);
152*4882a593Smuzhiyun 	return val;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
superio_outw(int val,int reg)155*4882a593Smuzhiyun static inline void superio_outw(int val, int reg)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	outb(reg++, REG);
158*4882a593Smuzhiyun 	outb(val >> 8, VAL);
159*4882a593Smuzhiyun 	outb(reg, REG);
160*4882a593Smuzhiyun 	outb(val, VAL);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* Internal function, should be called after superio_select(GPIO) */
_wdt_update_timeout(unsigned int t)164*4882a593Smuzhiyun static void _wdt_update_timeout(unsigned int t)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	unsigned char cfg = WDT_KRST;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (testmode)
169*4882a593Smuzhiyun 		cfg = 0;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	if (t <= max_units)
172*4882a593Smuzhiyun 		cfg |= WDT_TOV1;
173*4882a593Smuzhiyun 	else
174*4882a593Smuzhiyun 		t /= 60;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	if (chip_type != IT8721_ID)
177*4882a593Smuzhiyun 		cfg |= WDT_PWROK;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	superio_outb(cfg, WDTCFG);
180*4882a593Smuzhiyun 	superio_outb(t, WDTVALLSB);
181*4882a593Smuzhiyun 	if (max_units > 255)
182*4882a593Smuzhiyun 		superio_outb(t >> 8, WDTVALMSB);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
wdt_update_timeout(unsigned int t)185*4882a593Smuzhiyun static int wdt_update_timeout(unsigned int t)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	int ret;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	ret = superio_enter();
190*4882a593Smuzhiyun 	if (ret)
191*4882a593Smuzhiyun 		return ret;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	superio_select(GPIO);
194*4882a593Smuzhiyun 	_wdt_update_timeout(t);
195*4882a593Smuzhiyun 	superio_exit();
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
wdt_round_time(int t)200*4882a593Smuzhiyun static int wdt_round_time(int t)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	t += 59;
203*4882a593Smuzhiyun 	t -= t % 60;
204*4882a593Smuzhiyun 	return t;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* watchdog timer handling */
208*4882a593Smuzhiyun 
wdt_start(struct watchdog_device * wdd)209*4882a593Smuzhiyun static int wdt_start(struct watchdog_device *wdd)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	return wdt_update_timeout(wdd->timeout);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
wdt_stop(struct watchdog_device * wdd)214*4882a593Smuzhiyun static int wdt_stop(struct watchdog_device *wdd)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	return wdt_update_timeout(0);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /**
220*4882a593Smuzhiyun  *	wdt_set_timeout - set a new timeout value with watchdog ioctl
221*4882a593Smuzhiyun  *	@t: timeout value in seconds
222*4882a593Smuzhiyun  *
223*4882a593Smuzhiyun  *	The hardware device has a 8 or 16 bit watchdog timer (depends on
224*4882a593Smuzhiyun  *	chip version) that can be configured to count seconds or minutes.
225*4882a593Smuzhiyun  *
226*4882a593Smuzhiyun  *	Used within WDIOC_SETTIMEOUT watchdog device ioctl.
227*4882a593Smuzhiyun  */
228*4882a593Smuzhiyun 
wdt_set_timeout(struct watchdog_device * wdd,unsigned int t)229*4882a593Smuzhiyun static int wdt_set_timeout(struct watchdog_device *wdd, unsigned int t)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	int ret = 0;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	if (t > max_units)
234*4882a593Smuzhiyun 		t = wdt_round_time(t);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	wdd->timeout = t;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (watchdog_hw_running(wdd))
239*4882a593Smuzhiyun 		ret = wdt_update_timeout(t);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return ret;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static const struct watchdog_info ident = {
245*4882a593Smuzhiyun 	.options = WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE | WDIOF_KEEPALIVEPING,
246*4882a593Smuzhiyun 	.firmware_version = 1,
247*4882a593Smuzhiyun 	.identity = WATCHDOG_NAME,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static const struct watchdog_ops wdt_ops = {
251*4882a593Smuzhiyun 	.owner = THIS_MODULE,
252*4882a593Smuzhiyun 	.start = wdt_start,
253*4882a593Smuzhiyun 	.stop = wdt_stop,
254*4882a593Smuzhiyun 	.set_timeout = wdt_set_timeout,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static struct watchdog_device wdt_dev = {
258*4882a593Smuzhiyun 	.info = &ident,
259*4882a593Smuzhiyun 	.ops = &wdt_ops,
260*4882a593Smuzhiyun 	.min_timeout = 1,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
it87_wdt_init(void)263*4882a593Smuzhiyun static int __init it87_wdt_init(void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	u8  chip_rev;
266*4882a593Smuzhiyun 	int rc;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	rc = superio_enter();
269*4882a593Smuzhiyun 	if (rc)
270*4882a593Smuzhiyun 		return rc;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	chip_type = superio_inw(CHIPID);
273*4882a593Smuzhiyun 	chip_rev  = superio_inb(CHIPREV) & 0x0f;
274*4882a593Smuzhiyun 	superio_exit();
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	switch (chip_type) {
277*4882a593Smuzhiyun 	case IT8702_ID:
278*4882a593Smuzhiyun 		max_units = 255;
279*4882a593Smuzhiyun 		break;
280*4882a593Smuzhiyun 	case IT8712_ID:
281*4882a593Smuzhiyun 		max_units = (chip_rev < 8) ? 255 : 65535;
282*4882a593Smuzhiyun 		break;
283*4882a593Smuzhiyun 	case IT8716_ID:
284*4882a593Smuzhiyun 	case IT8726_ID:
285*4882a593Smuzhiyun 		max_units = 65535;
286*4882a593Smuzhiyun 		break;
287*4882a593Smuzhiyun 	case IT8607_ID:
288*4882a593Smuzhiyun 	case IT8620_ID:
289*4882a593Smuzhiyun 	case IT8622_ID:
290*4882a593Smuzhiyun 	case IT8625_ID:
291*4882a593Smuzhiyun 	case IT8628_ID:
292*4882a593Smuzhiyun 	case IT8655_ID:
293*4882a593Smuzhiyun 	case IT8665_ID:
294*4882a593Smuzhiyun 	case IT8686_ID:
295*4882a593Smuzhiyun 	case IT8718_ID:
296*4882a593Smuzhiyun 	case IT8720_ID:
297*4882a593Smuzhiyun 	case IT8721_ID:
298*4882a593Smuzhiyun 	case IT8728_ID:
299*4882a593Smuzhiyun 	case IT8772_ID:
300*4882a593Smuzhiyun 	case IT8783_ID:
301*4882a593Smuzhiyun 	case IT8784_ID:
302*4882a593Smuzhiyun 	case IT8786_ID:
303*4882a593Smuzhiyun 		max_units = 65535;
304*4882a593Smuzhiyun 		break;
305*4882a593Smuzhiyun 	case IT8705_ID:
306*4882a593Smuzhiyun 		pr_err("Unsupported Chip found, Chip %04x Revision %02x\n",
307*4882a593Smuzhiyun 		       chip_type, chip_rev);
308*4882a593Smuzhiyun 		return -ENODEV;
309*4882a593Smuzhiyun 	case NO_DEV_ID:
310*4882a593Smuzhiyun 		pr_err("no device\n");
311*4882a593Smuzhiyun 		return -ENODEV;
312*4882a593Smuzhiyun 	default:
313*4882a593Smuzhiyun 		pr_err("Unknown Chip found, Chip %04x Revision %04x\n",
314*4882a593Smuzhiyun 		       chip_type, chip_rev);
315*4882a593Smuzhiyun 		return -ENODEV;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	rc = superio_enter();
319*4882a593Smuzhiyun 	if (rc)
320*4882a593Smuzhiyun 		return rc;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	superio_select(GPIO);
323*4882a593Smuzhiyun 	superio_outb(WDT_TOV1, WDTCFG);
324*4882a593Smuzhiyun 	superio_outb(0x00, WDTCTRL);
325*4882a593Smuzhiyun 	superio_exit();
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (timeout < 1 || timeout > max_units * 60) {
328*4882a593Smuzhiyun 		timeout = DEFAULT_TIMEOUT;
329*4882a593Smuzhiyun 		pr_warn("Timeout value out of range, use default %d sec\n",
330*4882a593Smuzhiyun 			DEFAULT_TIMEOUT);
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (timeout > max_units)
334*4882a593Smuzhiyun 		timeout = wdt_round_time(timeout);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	wdt_dev.timeout = timeout;
337*4882a593Smuzhiyun 	wdt_dev.max_timeout = max_units * 60;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	watchdog_stop_on_reboot(&wdt_dev);
340*4882a593Smuzhiyun 	rc = watchdog_register_device(&wdt_dev);
341*4882a593Smuzhiyun 	if (rc) {
342*4882a593Smuzhiyun 		pr_err("Cannot register watchdog device (err=%d)\n", rc);
343*4882a593Smuzhiyun 		return rc;
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	pr_info("Chip IT%04x revision %d initialized. timeout=%d sec (nowayout=%d testmode=%d)\n",
347*4882a593Smuzhiyun 		chip_type, chip_rev, timeout, nowayout, testmode);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
it87_wdt_exit(void)352*4882a593Smuzhiyun static void __exit it87_wdt_exit(void)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	watchdog_unregister_device(&wdt_dev);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun module_init(it87_wdt_init);
358*4882a593Smuzhiyun module_exit(it87_wdt_exit);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun MODULE_AUTHOR("Oliver Schuster");
361*4882a593Smuzhiyun MODULE_DESCRIPTION("Hardware Watchdog Device Driver for IT87xx EC-LPC I/O");
362*4882a593Smuzhiyun MODULE_LICENSE("GPL");
363