1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Imagination Technologies PowerDown Controller Watchdog Timer.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 Imagination Technologies Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on drivers/watchdog/sunxi_wdt.c Copyright (c) 2013 Carlo Caione
8*4882a593Smuzhiyun * 2012 Henrik Nordstrom
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Notes
11*4882a593Smuzhiyun * -----
12*4882a593Smuzhiyun * The timeout value is rounded to the next power of two clock cycles.
13*4882a593Smuzhiyun * This is configured using the PDC_WDT_CONFIG register, according to this
14*4882a593Smuzhiyun * formula:
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * timeout = 2^(delay + 1) clock cycles
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Where 'delay' is the value written in PDC_WDT_CONFIG register.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * Therefore, the hardware only allows to program watchdog timeouts, expressed
21*4882a593Smuzhiyun * as a power of two number of watchdog clock cycles. The current implementation
22*4882a593Smuzhiyun * guarantees that the actual watchdog timeout will be _at least_ the value
23*4882a593Smuzhiyun * programmed in the imgpdg_wdt driver.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * The following table shows how the user-configured timeout relates
26*4882a593Smuzhiyun * to the actual hardware timeout (watchdog clock @ 40000 Hz):
27*4882a593Smuzhiyun *
28*4882a593Smuzhiyun * input timeout | WD_DELAY | actual timeout
29*4882a593Smuzhiyun * -----------------------------------
30*4882a593Smuzhiyun * 10 | 18 | 13 seconds
31*4882a593Smuzhiyun * 20 | 19 | 26 seconds
32*4882a593Smuzhiyun * 30 | 20 | 52 seconds
33*4882a593Smuzhiyun * 60 | 21 | 104 seconds
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun * Albeit coarse, this granularity would suffice most watchdog uses.
36*4882a593Smuzhiyun * If the platform allows it, the user should be able to change the watchdog
37*4882a593Smuzhiyun * clock rate and achieve a finer timeout granularity.
38*4882a593Smuzhiyun */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include <linux/clk.h>
41*4882a593Smuzhiyun #include <linux/io.h>
42*4882a593Smuzhiyun #include <linux/log2.h>
43*4882a593Smuzhiyun #include <linux/module.h>
44*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
45*4882a593Smuzhiyun #include <linux/platform_device.h>
46*4882a593Smuzhiyun #include <linux/slab.h>
47*4882a593Smuzhiyun #include <linux/watchdog.h>
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* registers */
50*4882a593Smuzhiyun #define PDC_WDT_SOFT_RESET 0x00
51*4882a593Smuzhiyun #define PDC_WDT_CONFIG 0x04
52*4882a593Smuzhiyun #define PDC_WDT_CONFIG_ENABLE BIT(31)
53*4882a593Smuzhiyun #define PDC_WDT_CONFIG_DELAY_MASK 0x1f
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define PDC_WDT_TICKLE1 0x08
56*4882a593Smuzhiyun #define PDC_WDT_TICKLE1_MAGIC 0xabcd1234
57*4882a593Smuzhiyun #define PDC_WDT_TICKLE2 0x0c
58*4882a593Smuzhiyun #define PDC_WDT_TICKLE2_MAGIC 0x4321dcba
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define PDC_WDT_TICKLE_STATUS_MASK 0x7
61*4882a593Smuzhiyun #define PDC_WDT_TICKLE_STATUS_SHIFT 0
62*4882a593Smuzhiyun #define PDC_WDT_TICKLE_STATUS_HRESET 0x0 /* Hard reset */
63*4882a593Smuzhiyun #define PDC_WDT_TICKLE_STATUS_TIMEOUT 0x1 /* Timeout */
64*4882a593Smuzhiyun #define PDC_WDT_TICKLE_STATUS_TICKLE 0x2 /* Tickled incorrectly */
65*4882a593Smuzhiyun #define PDC_WDT_TICKLE_STATUS_SRESET 0x3 /* Soft reset */
66*4882a593Smuzhiyun #define PDC_WDT_TICKLE_STATUS_USER 0x4 /* User reset */
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Timeout values are in seconds */
69*4882a593Smuzhiyun #define PDC_WDT_MIN_TIMEOUT 1
70*4882a593Smuzhiyun #define PDC_WDT_DEF_TIMEOUT 64
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static int heartbeat;
73*4882a593Smuzhiyun module_param(heartbeat, int, 0);
74*4882a593Smuzhiyun MODULE_PARM_DESC(heartbeat, "Watchdog heartbeats in seconds "
75*4882a593Smuzhiyun "(default=" __MODULE_STRING(PDC_WDT_DEF_TIMEOUT) ")");
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
78*4882a593Smuzhiyun module_param(nowayout, bool, 0);
79*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started "
80*4882a593Smuzhiyun "(default=" __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun struct pdc_wdt_dev {
83*4882a593Smuzhiyun struct watchdog_device wdt_dev;
84*4882a593Smuzhiyun struct clk *wdt_clk;
85*4882a593Smuzhiyun struct clk *sys_clk;
86*4882a593Smuzhiyun void __iomem *base;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
pdc_wdt_keepalive(struct watchdog_device * wdt_dev)89*4882a593Smuzhiyun static int pdc_wdt_keepalive(struct watchdog_device *wdt_dev)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct pdc_wdt_dev *wdt = watchdog_get_drvdata(wdt_dev);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun writel(PDC_WDT_TICKLE1_MAGIC, wdt->base + PDC_WDT_TICKLE1);
94*4882a593Smuzhiyun writel(PDC_WDT_TICKLE2_MAGIC, wdt->base + PDC_WDT_TICKLE2);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
pdc_wdt_stop(struct watchdog_device * wdt_dev)99*4882a593Smuzhiyun static int pdc_wdt_stop(struct watchdog_device *wdt_dev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun unsigned int val;
102*4882a593Smuzhiyun struct pdc_wdt_dev *wdt = watchdog_get_drvdata(wdt_dev);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun val = readl(wdt->base + PDC_WDT_CONFIG);
105*4882a593Smuzhiyun val &= ~PDC_WDT_CONFIG_ENABLE;
106*4882a593Smuzhiyun writel(val, wdt->base + PDC_WDT_CONFIG);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Must tickle to finish the stop */
109*4882a593Smuzhiyun pdc_wdt_keepalive(wdt_dev);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
__pdc_wdt_set_timeout(struct pdc_wdt_dev * wdt)114*4882a593Smuzhiyun static void __pdc_wdt_set_timeout(struct pdc_wdt_dev *wdt)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun unsigned long clk_rate = clk_get_rate(wdt->wdt_clk);
117*4882a593Smuzhiyun unsigned int val;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun val = readl(wdt->base + PDC_WDT_CONFIG) & ~PDC_WDT_CONFIG_DELAY_MASK;
120*4882a593Smuzhiyun val |= order_base_2(wdt->wdt_dev.timeout * clk_rate) - 1;
121*4882a593Smuzhiyun writel(val, wdt->base + PDC_WDT_CONFIG);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
pdc_wdt_set_timeout(struct watchdog_device * wdt_dev,unsigned int new_timeout)124*4882a593Smuzhiyun static int pdc_wdt_set_timeout(struct watchdog_device *wdt_dev,
125*4882a593Smuzhiyun unsigned int new_timeout)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct pdc_wdt_dev *wdt = watchdog_get_drvdata(wdt_dev);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun wdt->wdt_dev.timeout = new_timeout;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun __pdc_wdt_set_timeout(wdt);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Start the watchdog timer (delay should already be set) */
pdc_wdt_start(struct watchdog_device * wdt_dev)137*4882a593Smuzhiyun static int pdc_wdt_start(struct watchdog_device *wdt_dev)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun unsigned int val;
140*4882a593Smuzhiyun struct pdc_wdt_dev *wdt = watchdog_get_drvdata(wdt_dev);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun __pdc_wdt_set_timeout(wdt);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun val = readl(wdt->base + PDC_WDT_CONFIG);
145*4882a593Smuzhiyun val |= PDC_WDT_CONFIG_ENABLE;
146*4882a593Smuzhiyun writel(val, wdt->base + PDC_WDT_CONFIG);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
pdc_wdt_restart(struct watchdog_device * wdt_dev,unsigned long action,void * data)151*4882a593Smuzhiyun static int pdc_wdt_restart(struct watchdog_device *wdt_dev,
152*4882a593Smuzhiyun unsigned long action, void *data)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct pdc_wdt_dev *wdt = watchdog_get_drvdata(wdt_dev);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Assert SOFT_RESET */
157*4882a593Smuzhiyun writel(0x1, wdt->base + PDC_WDT_SOFT_RESET);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static const struct watchdog_info pdc_wdt_info = {
163*4882a593Smuzhiyun .identity = "IMG PDC Watchdog",
164*4882a593Smuzhiyun .options = WDIOF_SETTIMEOUT |
165*4882a593Smuzhiyun WDIOF_KEEPALIVEPING |
166*4882a593Smuzhiyun WDIOF_MAGICCLOSE,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static const struct watchdog_ops pdc_wdt_ops = {
170*4882a593Smuzhiyun .owner = THIS_MODULE,
171*4882a593Smuzhiyun .start = pdc_wdt_start,
172*4882a593Smuzhiyun .stop = pdc_wdt_stop,
173*4882a593Smuzhiyun .ping = pdc_wdt_keepalive,
174*4882a593Smuzhiyun .set_timeout = pdc_wdt_set_timeout,
175*4882a593Smuzhiyun .restart = pdc_wdt_restart,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
pdc_clk_disable_unprepare(void * data)178*4882a593Smuzhiyun static void pdc_clk_disable_unprepare(void *data)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun clk_disable_unprepare(data);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
pdc_wdt_probe(struct platform_device * pdev)183*4882a593Smuzhiyun static int pdc_wdt_probe(struct platform_device *pdev)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct device *dev = &pdev->dev;
186*4882a593Smuzhiyun u64 div;
187*4882a593Smuzhiyun int ret, val;
188*4882a593Smuzhiyun unsigned long clk_rate;
189*4882a593Smuzhiyun struct pdc_wdt_dev *pdc_wdt;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun pdc_wdt = devm_kzalloc(dev, sizeof(*pdc_wdt), GFP_KERNEL);
192*4882a593Smuzhiyun if (!pdc_wdt)
193*4882a593Smuzhiyun return -ENOMEM;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun pdc_wdt->base = devm_platform_ioremap_resource(pdev, 0);
196*4882a593Smuzhiyun if (IS_ERR(pdc_wdt->base))
197*4882a593Smuzhiyun return PTR_ERR(pdc_wdt->base);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun pdc_wdt->sys_clk = devm_clk_get(dev, "sys");
200*4882a593Smuzhiyun if (IS_ERR(pdc_wdt->sys_clk)) {
201*4882a593Smuzhiyun dev_err(dev, "failed to get the sys clock\n");
202*4882a593Smuzhiyun return PTR_ERR(pdc_wdt->sys_clk);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun pdc_wdt->wdt_clk = devm_clk_get(dev, "wdt");
206*4882a593Smuzhiyun if (IS_ERR(pdc_wdt->wdt_clk)) {
207*4882a593Smuzhiyun dev_err(dev, "failed to get the wdt clock\n");
208*4882a593Smuzhiyun return PTR_ERR(pdc_wdt->wdt_clk);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun ret = clk_prepare_enable(pdc_wdt->sys_clk);
212*4882a593Smuzhiyun if (ret) {
213*4882a593Smuzhiyun dev_err(dev, "could not prepare or enable sys clock\n");
214*4882a593Smuzhiyun return ret;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, pdc_clk_disable_unprepare,
217*4882a593Smuzhiyun pdc_wdt->sys_clk);
218*4882a593Smuzhiyun if (ret)
219*4882a593Smuzhiyun return ret;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ret = clk_prepare_enable(pdc_wdt->wdt_clk);
222*4882a593Smuzhiyun if (ret) {
223*4882a593Smuzhiyun dev_err(dev, "could not prepare or enable wdt clock\n");
224*4882a593Smuzhiyun return ret;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, pdc_clk_disable_unprepare,
227*4882a593Smuzhiyun pdc_wdt->wdt_clk);
228*4882a593Smuzhiyun if (ret)
229*4882a593Smuzhiyun return ret;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* We use the clock rate to calculate the max timeout */
232*4882a593Smuzhiyun clk_rate = clk_get_rate(pdc_wdt->wdt_clk);
233*4882a593Smuzhiyun if (clk_rate == 0) {
234*4882a593Smuzhiyun dev_err(dev, "failed to get clock rate\n");
235*4882a593Smuzhiyun return -EINVAL;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (order_base_2(clk_rate) > PDC_WDT_CONFIG_DELAY_MASK + 1) {
239*4882a593Smuzhiyun dev_err(dev, "invalid clock rate\n");
240*4882a593Smuzhiyun return -EINVAL;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (order_base_2(clk_rate) == 0)
244*4882a593Smuzhiyun pdc_wdt->wdt_dev.min_timeout = PDC_WDT_MIN_TIMEOUT + 1;
245*4882a593Smuzhiyun else
246*4882a593Smuzhiyun pdc_wdt->wdt_dev.min_timeout = PDC_WDT_MIN_TIMEOUT;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun pdc_wdt->wdt_dev.info = &pdc_wdt_info;
249*4882a593Smuzhiyun pdc_wdt->wdt_dev.ops = &pdc_wdt_ops;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun div = 1ULL << (PDC_WDT_CONFIG_DELAY_MASK + 1);
252*4882a593Smuzhiyun do_div(div, clk_rate);
253*4882a593Smuzhiyun pdc_wdt->wdt_dev.max_timeout = div;
254*4882a593Smuzhiyun pdc_wdt->wdt_dev.timeout = PDC_WDT_DEF_TIMEOUT;
255*4882a593Smuzhiyun pdc_wdt->wdt_dev.parent = dev;
256*4882a593Smuzhiyun watchdog_set_drvdata(&pdc_wdt->wdt_dev, pdc_wdt);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun watchdog_init_timeout(&pdc_wdt->wdt_dev, heartbeat, dev);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun pdc_wdt_stop(&pdc_wdt->wdt_dev);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Find what caused the last reset */
263*4882a593Smuzhiyun val = readl(pdc_wdt->base + PDC_WDT_TICKLE1);
264*4882a593Smuzhiyun val = (val & PDC_WDT_TICKLE_STATUS_MASK) >> PDC_WDT_TICKLE_STATUS_SHIFT;
265*4882a593Smuzhiyun switch (val) {
266*4882a593Smuzhiyun case PDC_WDT_TICKLE_STATUS_TICKLE:
267*4882a593Smuzhiyun case PDC_WDT_TICKLE_STATUS_TIMEOUT:
268*4882a593Smuzhiyun pdc_wdt->wdt_dev.bootstatus |= WDIOF_CARDRESET;
269*4882a593Smuzhiyun dev_info(dev, "watchdog module last reset due to timeout\n");
270*4882a593Smuzhiyun break;
271*4882a593Smuzhiyun case PDC_WDT_TICKLE_STATUS_HRESET:
272*4882a593Smuzhiyun dev_info(dev,
273*4882a593Smuzhiyun "watchdog module last reset due to hard reset\n");
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun case PDC_WDT_TICKLE_STATUS_SRESET:
276*4882a593Smuzhiyun dev_info(dev,
277*4882a593Smuzhiyun "watchdog module last reset due to soft reset\n");
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun case PDC_WDT_TICKLE_STATUS_USER:
280*4882a593Smuzhiyun dev_info(dev,
281*4882a593Smuzhiyun "watchdog module last reset due to user reset\n");
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun default:
284*4882a593Smuzhiyun dev_info(dev, "contains an illegal status code (%08x)\n", val);
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun watchdog_set_nowayout(&pdc_wdt->wdt_dev, nowayout);
289*4882a593Smuzhiyun watchdog_set_restart_priority(&pdc_wdt->wdt_dev, 128);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun platform_set_drvdata(pdev, pdc_wdt);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun watchdog_stop_on_reboot(&pdc_wdt->wdt_dev);
294*4882a593Smuzhiyun watchdog_stop_on_unregister(&pdc_wdt->wdt_dev);
295*4882a593Smuzhiyun return devm_watchdog_register_device(dev, &pdc_wdt->wdt_dev);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const struct of_device_id pdc_wdt_match[] = {
299*4882a593Smuzhiyun { .compatible = "img,pdc-wdt" },
300*4882a593Smuzhiyun {}
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pdc_wdt_match);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static struct platform_driver pdc_wdt_driver = {
305*4882a593Smuzhiyun .driver = {
306*4882a593Smuzhiyun .name = "imgpdc-wdt",
307*4882a593Smuzhiyun .of_match_table = pdc_wdt_match,
308*4882a593Smuzhiyun },
309*4882a593Smuzhiyun .probe = pdc_wdt_probe,
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun module_platform_driver(pdc_wdt_driver);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun MODULE_AUTHOR("Jude Abraham <Jude.Abraham@imgtec.com>");
314*4882a593Smuzhiyun MODULE_AUTHOR("Naidu Tellapati <Naidu.Tellapati@imgtec.com>");
315*4882a593Smuzhiyun MODULE_DESCRIPTION("Imagination Technologies PDC Watchdog Timer Driver");
316*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
317