xref: /OK3568_Linux_fs/kernel/drivers/watchdog/ibmasr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * IBM Automatic Server Restart driver.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2005 Andrey Panin <pazke@donpac.ru>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on driver written by Pete Reynolds.
7*4882a593Smuzhiyun  * Copyright (c) IBM Corporation, 1998-2004.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This software may be used and distributed according to the terms
10*4882a593Smuzhiyun  * of the GNU Public License, incorporated herein by reference.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/fs.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/timer.h>
20*4882a593Smuzhiyun #include <linux/miscdevice.h>
21*4882a593Smuzhiyun #include <linux/watchdog.h>
22*4882a593Smuzhiyun #include <linux/dmi.h>
23*4882a593Smuzhiyun #include <linux/io.h>
24*4882a593Smuzhiyun #include <linux/uaccess.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun enum {
28*4882a593Smuzhiyun 	ASMTYPE_UNKNOWN,
29*4882a593Smuzhiyun 	ASMTYPE_TOPAZ,
30*4882a593Smuzhiyun 	ASMTYPE_JASPER,
31*4882a593Smuzhiyun 	ASMTYPE_PEARL,
32*4882a593Smuzhiyun 	ASMTYPE_JUNIPER,
33*4882a593Smuzhiyun 	ASMTYPE_SPRUCE,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define TOPAZ_ASR_REG_OFFSET	4
37*4882a593Smuzhiyun #define TOPAZ_ASR_TOGGLE	0x40
38*4882a593Smuzhiyun #define TOPAZ_ASR_DISABLE	0x80
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* PEARL ASR S/W REGISTER SUPERIO PORT ADDRESSES */
41*4882a593Smuzhiyun #define PEARL_BASE	0xe04
42*4882a593Smuzhiyun #define PEARL_WRITE	0xe06
43*4882a593Smuzhiyun #define PEARL_READ	0xe07
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define PEARL_ASR_DISABLE_MASK	0x80	/* bit 7: disable = 1, enable = 0 */
46*4882a593Smuzhiyun #define PEARL_ASR_TOGGLE_MASK	0x40	/* bit 6: 0, then 1, then 0 */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* JASPER OFFSET FROM SIO BASE ADDR TO ASR S/W REGISTERS. */
49*4882a593Smuzhiyun #define JASPER_ASR_REG_OFFSET	0x38
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define JASPER_ASR_DISABLE_MASK	0x01	/* bit 0: disable = 1, enable = 0 */
52*4882a593Smuzhiyun #define JASPER_ASR_TOGGLE_MASK	0x02	/* bit 1: 0, then 1, then 0 */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define JUNIPER_BASE_ADDRESS	0x54b	/* Base address of Juniper ASR */
55*4882a593Smuzhiyun #define JUNIPER_ASR_DISABLE_MASK 0x01	/* bit 0: disable = 1 enable = 0 */
56*4882a593Smuzhiyun #define JUNIPER_ASR_TOGGLE_MASK	0x02	/* bit 1: 0, then 1, then 0 */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define SPRUCE_BASE_ADDRESS	0x118e	/* Base address of Spruce ASR */
59*4882a593Smuzhiyun #define SPRUCE_ASR_DISABLE_MASK	0x01	/* bit 1: disable = 1 enable = 0 */
60*4882a593Smuzhiyun #define SPRUCE_ASR_TOGGLE_MASK	0x02	/* bit 0: 0, then 1, then 0 */
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static unsigned long asr_is_open;
66*4882a593Smuzhiyun static char asr_expect_close;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static unsigned int asr_type, asr_base, asr_length;
69*4882a593Smuzhiyun static unsigned int asr_read_addr, asr_write_addr;
70*4882a593Smuzhiyun static unsigned char asr_toggle_mask, asr_disable_mask;
71*4882a593Smuzhiyun static DEFINE_SPINLOCK(asr_lock);
72*4882a593Smuzhiyun 
__asr_toggle(void)73*4882a593Smuzhiyun static void __asr_toggle(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	unsigned char reg;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	reg = inb(asr_read_addr);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	outb(reg & ~asr_toggle_mask, asr_write_addr);
80*4882a593Smuzhiyun 	reg = inb(asr_read_addr);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	outb(reg | asr_toggle_mask, asr_write_addr);
83*4882a593Smuzhiyun 	reg = inb(asr_read_addr);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	outb(reg & ~asr_toggle_mask, asr_write_addr);
86*4882a593Smuzhiyun 	reg = inb(asr_read_addr);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
asr_toggle(void)89*4882a593Smuzhiyun static void asr_toggle(void)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	spin_lock(&asr_lock);
92*4882a593Smuzhiyun 	__asr_toggle();
93*4882a593Smuzhiyun 	spin_unlock(&asr_lock);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
asr_enable(void)96*4882a593Smuzhiyun static void asr_enable(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	unsigned char reg;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	spin_lock(&asr_lock);
101*4882a593Smuzhiyun 	if (asr_type == ASMTYPE_TOPAZ) {
102*4882a593Smuzhiyun 		/* asr_write_addr == asr_read_addr */
103*4882a593Smuzhiyun 		reg = inb(asr_read_addr);
104*4882a593Smuzhiyun 		outb(reg & ~(TOPAZ_ASR_TOGGLE | TOPAZ_ASR_DISABLE),
105*4882a593Smuzhiyun 		     asr_read_addr);
106*4882a593Smuzhiyun 	} else {
107*4882a593Smuzhiyun 		/*
108*4882a593Smuzhiyun 		 * First make sure the hardware timer is reset by toggling
109*4882a593Smuzhiyun 		 * ASR hardware timer line.
110*4882a593Smuzhiyun 		 */
111*4882a593Smuzhiyun 		__asr_toggle();
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 		reg = inb(asr_read_addr);
114*4882a593Smuzhiyun 		outb(reg & ~asr_disable_mask, asr_write_addr);
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 	reg = inb(asr_read_addr);
117*4882a593Smuzhiyun 	spin_unlock(&asr_lock);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
asr_disable(void)120*4882a593Smuzhiyun static void asr_disable(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	unsigned char reg;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	spin_lock(&asr_lock);
125*4882a593Smuzhiyun 	reg = inb(asr_read_addr);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	if (asr_type == ASMTYPE_TOPAZ)
128*4882a593Smuzhiyun 		/* asr_write_addr == asr_read_addr */
129*4882a593Smuzhiyun 		outb(reg | TOPAZ_ASR_TOGGLE | TOPAZ_ASR_DISABLE,
130*4882a593Smuzhiyun 		     asr_read_addr);
131*4882a593Smuzhiyun 	else {
132*4882a593Smuzhiyun 		outb(reg | asr_toggle_mask, asr_write_addr);
133*4882a593Smuzhiyun 		reg = inb(asr_read_addr);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		outb(reg | asr_disable_mask, asr_write_addr);
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 	reg = inb(asr_read_addr);
138*4882a593Smuzhiyun 	spin_unlock(&asr_lock);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
asr_get_base_address(void)141*4882a593Smuzhiyun static int __init asr_get_base_address(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	unsigned char low, high;
144*4882a593Smuzhiyun 	const char *type = "";
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	asr_length = 1;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	switch (asr_type) {
149*4882a593Smuzhiyun 	case ASMTYPE_TOPAZ:
150*4882a593Smuzhiyun 		/* SELECT SuperIO CHIP FOR QUERYING
151*4882a593Smuzhiyun 		   (WRITE 0x07 TO BOTH 0x2E and 0x2F) */
152*4882a593Smuzhiyun 		outb(0x07, 0x2e);
153*4882a593Smuzhiyun 		outb(0x07, 0x2f);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 		/* SELECT AND READ THE HIGH-NIBBLE OF THE GPIO BASE ADDRESS */
156*4882a593Smuzhiyun 		outb(0x60, 0x2e);
157*4882a593Smuzhiyun 		high = inb(0x2f);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		/* SELECT AND READ THE LOW-NIBBLE OF THE GPIO BASE ADDRESS */
160*4882a593Smuzhiyun 		outb(0x61, 0x2e);
161*4882a593Smuzhiyun 		low = inb(0x2f);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 		asr_base = (high << 16) | low;
164*4882a593Smuzhiyun 		asr_read_addr = asr_write_addr =
165*4882a593Smuzhiyun 			asr_base + TOPAZ_ASR_REG_OFFSET;
166*4882a593Smuzhiyun 		asr_length = 5;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 		break;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	case ASMTYPE_JASPER:
171*4882a593Smuzhiyun 		type = "Jaspers ";
172*4882a593Smuzhiyun #if 0
173*4882a593Smuzhiyun 		u32 r;
174*4882a593Smuzhiyun 		/* Suggested fix */
175*4882a593Smuzhiyun 		pdev = pci_get_bus_and_slot(0, DEVFN(0x1f, 0));
176*4882a593Smuzhiyun 		if (pdev == NULL)
177*4882a593Smuzhiyun 			return -ENODEV;
178*4882a593Smuzhiyun 		pci_read_config_dword(pdev, 0x58, &r);
179*4882a593Smuzhiyun 		asr_base = r & 0xFFFE;
180*4882a593Smuzhiyun 		pci_dev_put(pdev);
181*4882a593Smuzhiyun #else
182*4882a593Smuzhiyun 		/* FIXME: need to use pci_config_lock here,
183*4882a593Smuzhiyun 		   but it's not exported */
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /*		spin_lock_irqsave(&pci_config_lock, flags);*/
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 		/* Select the SuperIO chip in the PCI I/O port register */
188*4882a593Smuzhiyun 		outl(0x8000f858, 0xcf8);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		/* BUS 0, Slot 1F, fnc 0, offset 58 */
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 		/*
193*4882a593Smuzhiyun 		 * Read the base address for the SuperIO chip.
194*4882a593Smuzhiyun 		 * Only the lower 16 bits are valid, but the address is word
195*4882a593Smuzhiyun 		 * aligned so the last bit must be masked off.
196*4882a593Smuzhiyun 		 */
197*4882a593Smuzhiyun 		asr_base = inl(0xcfc) & 0xfffe;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /*		spin_unlock_irqrestore(&pci_config_lock, flags);*/
200*4882a593Smuzhiyun #endif
201*4882a593Smuzhiyun 		asr_read_addr = asr_write_addr =
202*4882a593Smuzhiyun 			asr_base + JASPER_ASR_REG_OFFSET;
203*4882a593Smuzhiyun 		asr_toggle_mask = JASPER_ASR_TOGGLE_MASK;
204*4882a593Smuzhiyun 		asr_disable_mask = JASPER_ASR_DISABLE_MASK;
205*4882a593Smuzhiyun 		asr_length = JASPER_ASR_REG_OFFSET + 1;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		break;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	case ASMTYPE_PEARL:
210*4882a593Smuzhiyun 		type = "Pearls ";
211*4882a593Smuzhiyun 		asr_base = PEARL_BASE;
212*4882a593Smuzhiyun 		asr_read_addr = PEARL_READ;
213*4882a593Smuzhiyun 		asr_write_addr = PEARL_WRITE;
214*4882a593Smuzhiyun 		asr_toggle_mask = PEARL_ASR_TOGGLE_MASK;
215*4882a593Smuzhiyun 		asr_disable_mask = PEARL_ASR_DISABLE_MASK;
216*4882a593Smuzhiyun 		asr_length = 4;
217*4882a593Smuzhiyun 		break;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	case ASMTYPE_JUNIPER:
220*4882a593Smuzhiyun 		type = "Junipers ";
221*4882a593Smuzhiyun 		asr_base = JUNIPER_BASE_ADDRESS;
222*4882a593Smuzhiyun 		asr_read_addr = asr_write_addr = asr_base;
223*4882a593Smuzhiyun 		asr_toggle_mask = JUNIPER_ASR_TOGGLE_MASK;
224*4882a593Smuzhiyun 		asr_disable_mask = JUNIPER_ASR_DISABLE_MASK;
225*4882a593Smuzhiyun 		break;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	case ASMTYPE_SPRUCE:
228*4882a593Smuzhiyun 		type = "Spruce's ";
229*4882a593Smuzhiyun 		asr_base = SPRUCE_BASE_ADDRESS;
230*4882a593Smuzhiyun 		asr_read_addr = asr_write_addr = asr_base;
231*4882a593Smuzhiyun 		asr_toggle_mask = SPRUCE_ASR_TOGGLE_MASK;
232*4882a593Smuzhiyun 		asr_disable_mask = SPRUCE_ASR_DISABLE_MASK;
233*4882a593Smuzhiyun 		break;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (!request_region(asr_base, asr_length, "ibmasr")) {
237*4882a593Smuzhiyun 		pr_err("address %#x already in use\n", asr_base);
238*4882a593Smuzhiyun 		return -EBUSY;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	pr_info("found %sASR @ addr %#x\n", type, asr_base);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 
asr_write(struct file * file,const char __user * buf,size_t count,loff_t * ppos)247*4882a593Smuzhiyun static ssize_t asr_write(struct file *file, const char __user *buf,
248*4882a593Smuzhiyun 			 size_t count, loff_t *ppos)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	if (count) {
251*4882a593Smuzhiyun 		if (!nowayout) {
252*4882a593Smuzhiyun 			size_t i;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 			/* In case it was set long ago */
255*4882a593Smuzhiyun 			asr_expect_close = 0;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 			for (i = 0; i != count; i++) {
258*4882a593Smuzhiyun 				char c;
259*4882a593Smuzhiyun 				if (get_user(c, buf + i))
260*4882a593Smuzhiyun 					return -EFAULT;
261*4882a593Smuzhiyun 				if (c == 'V')
262*4882a593Smuzhiyun 					asr_expect_close = 42;
263*4882a593Smuzhiyun 			}
264*4882a593Smuzhiyun 		}
265*4882a593Smuzhiyun 		asr_toggle();
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 	return count;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
asr_ioctl(struct file * file,unsigned int cmd,unsigned long arg)270*4882a593Smuzhiyun static long asr_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	static const struct watchdog_info ident = {
273*4882a593Smuzhiyun 		.options =	WDIOF_KEEPALIVEPING |
274*4882a593Smuzhiyun 				WDIOF_MAGICCLOSE,
275*4882a593Smuzhiyun 		.identity =	"IBM ASR",
276*4882a593Smuzhiyun 	};
277*4882a593Smuzhiyun 	void __user *argp = (void __user *)arg;
278*4882a593Smuzhiyun 	int __user *p = argp;
279*4882a593Smuzhiyun 	int heartbeat;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	switch (cmd) {
282*4882a593Smuzhiyun 	case WDIOC_GETSUPPORT:
283*4882a593Smuzhiyun 		return copy_to_user(argp, &ident, sizeof(ident)) ? -EFAULT : 0;
284*4882a593Smuzhiyun 	case WDIOC_GETSTATUS:
285*4882a593Smuzhiyun 	case WDIOC_GETBOOTSTATUS:
286*4882a593Smuzhiyun 		return put_user(0, p);
287*4882a593Smuzhiyun 	case WDIOC_SETOPTIONS:
288*4882a593Smuzhiyun 	{
289*4882a593Smuzhiyun 		int new_options, retval = -EINVAL;
290*4882a593Smuzhiyun 		if (get_user(new_options, p))
291*4882a593Smuzhiyun 			return -EFAULT;
292*4882a593Smuzhiyun 		if (new_options & WDIOS_DISABLECARD) {
293*4882a593Smuzhiyun 			asr_disable();
294*4882a593Smuzhiyun 			retval = 0;
295*4882a593Smuzhiyun 		}
296*4882a593Smuzhiyun 		if (new_options & WDIOS_ENABLECARD) {
297*4882a593Smuzhiyun 			asr_enable();
298*4882a593Smuzhiyun 			asr_toggle();
299*4882a593Smuzhiyun 			retval = 0;
300*4882a593Smuzhiyun 		}
301*4882a593Smuzhiyun 		return retval;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 	case WDIOC_KEEPALIVE:
304*4882a593Smuzhiyun 		asr_toggle();
305*4882a593Smuzhiyun 		return 0;
306*4882a593Smuzhiyun 	/*
307*4882a593Smuzhiyun 	 * The hardware has a fixed timeout value, so no WDIOC_SETTIMEOUT
308*4882a593Smuzhiyun 	 * and WDIOC_GETTIMEOUT always returns 256.
309*4882a593Smuzhiyun 	 */
310*4882a593Smuzhiyun 	case WDIOC_GETTIMEOUT:
311*4882a593Smuzhiyun 		heartbeat = 256;
312*4882a593Smuzhiyun 		return put_user(heartbeat, p);
313*4882a593Smuzhiyun 	default:
314*4882a593Smuzhiyun 		return -ENOTTY;
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
asr_open(struct inode * inode,struct file * file)318*4882a593Smuzhiyun static int asr_open(struct inode *inode, struct file *file)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	if (test_and_set_bit(0, &asr_is_open))
321*4882a593Smuzhiyun 		return -EBUSY;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	asr_toggle();
324*4882a593Smuzhiyun 	asr_enable();
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return stream_open(inode, file);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
asr_release(struct inode * inode,struct file * file)329*4882a593Smuzhiyun static int asr_release(struct inode *inode, struct file *file)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	if (asr_expect_close == 42)
332*4882a593Smuzhiyun 		asr_disable();
333*4882a593Smuzhiyun 	else {
334*4882a593Smuzhiyun 		pr_crit("unexpected close, not stopping watchdog!\n");
335*4882a593Smuzhiyun 		asr_toggle();
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 	clear_bit(0, &asr_is_open);
338*4882a593Smuzhiyun 	asr_expect_close = 0;
339*4882a593Smuzhiyun 	return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const struct file_operations asr_fops = {
343*4882a593Smuzhiyun 	.owner =		THIS_MODULE,
344*4882a593Smuzhiyun 	.llseek =		no_llseek,
345*4882a593Smuzhiyun 	.write =		asr_write,
346*4882a593Smuzhiyun 	.unlocked_ioctl =	asr_ioctl,
347*4882a593Smuzhiyun 	.compat_ioctl =		compat_ptr_ioctl,
348*4882a593Smuzhiyun 	.open =			asr_open,
349*4882a593Smuzhiyun 	.release =		asr_release,
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static struct miscdevice asr_miscdev = {
353*4882a593Smuzhiyun 	.minor =	WATCHDOG_MINOR,
354*4882a593Smuzhiyun 	.name =		"watchdog",
355*4882a593Smuzhiyun 	.fops =		&asr_fops,
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun struct ibmasr_id {
360*4882a593Smuzhiyun 	const char *desc;
361*4882a593Smuzhiyun 	int type;
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static struct ibmasr_id ibmasr_id_table[] __initdata = {
365*4882a593Smuzhiyun 	{ "IBM Automatic Server Restart - eserver xSeries 220", ASMTYPE_TOPAZ },
366*4882a593Smuzhiyun 	{ "IBM Automatic Server Restart - Machine Type 8673", ASMTYPE_PEARL },
367*4882a593Smuzhiyun 	{ "IBM Automatic Server Restart - Machine Type 8480", ASMTYPE_JASPER },
368*4882a593Smuzhiyun 	{ "IBM Automatic Server Restart - Machine Type 8482", ASMTYPE_JUNIPER },
369*4882a593Smuzhiyun 	{ "IBM Automatic Server Restart - Machine Type 8648", ASMTYPE_SPRUCE },
370*4882a593Smuzhiyun 	{ NULL }
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
ibmasr_init(void)373*4882a593Smuzhiyun static int __init ibmasr_init(void)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct ibmasr_id *id;
376*4882a593Smuzhiyun 	int rc;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	for (id = ibmasr_id_table; id->desc; id++) {
379*4882a593Smuzhiyun 		if (dmi_find_device(DMI_DEV_TYPE_OTHER, id->desc, NULL)) {
380*4882a593Smuzhiyun 			asr_type = id->type;
381*4882a593Smuzhiyun 			break;
382*4882a593Smuzhiyun 		}
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	if (!asr_type)
386*4882a593Smuzhiyun 		return -ENODEV;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	rc = asr_get_base_address();
389*4882a593Smuzhiyun 	if (rc)
390*4882a593Smuzhiyun 		return rc;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	rc = misc_register(&asr_miscdev);
393*4882a593Smuzhiyun 	if (rc < 0) {
394*4882a593Smuzhiyun 		release_region(asr_base, asr_length);
395*4882a593Smuzhiyun 		pr_err("failed to register misc device\n");
396*4882a593Smuzhiyun 		return rc;
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return 0;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
ibmasr_exit(void)402*4882a593Smuzhiyun static void __exit ibmasr_exit(void)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	if (!nowayout)
405*4882a593Smuzhiyun 		asr_disable();
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	misc_deregister(&asr_miscdev);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	release_region(asr_base, asr_length);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun module_init(ibmasr_init);
413*4882a593Smuzhiyun module_exit(ibmasr_exit);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun module_param(nowayout, bool, 0);
416*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout,
417*4882a593Smuzhiyun 	"Watchdog cannot be stopped once started (default="
418*4882a593Smuzhiyun 				__MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun MODULE_DESCRIPTION("IBM Automatic Server Restart driver");
421*4882a593Smuzhiyun MODULE_AUTHOR("Andrey Panin");
422*4882a593Smuzhiyun MODULE_LICENSE("GPL");
423