xref: /OK3568_Linux_fs/kernel/drivers/watchdog/f71808e_wdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /***************************************************************************
3*4882a593Smuzhiyun  *   Copyright (C) 2006 by Hans Edgington <hans@edgington.nl>              *
4*4882a593Smuzhiyun  *   Copyright (C) 2007-2009 Hans de Goede <hdegoede@redhat.com>           *
5*4882a593Smuzhiyun  *   Copyright (C) 2010 Giel van Schijndel <me@mortis.eu>                  *
6*4882a593Smuzhiyun  *                                                                         *
7*4882a593Smuzhiyun  ***************************************************************************/
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/fs.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/ioport.h>
16*4882a593Smuzhiyun #include <linux/miscdevice.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/mutex.h>
19*4882a593Smuzhiyun #include <linux/notifier.h>
20*4882a593Smuzhiyun #include <linux/reboot.h>
21*4882a593Smuzhiyun #include <linux/uaccess.h>
22*4882a593Smuzhiyun #include <linux/watchdog.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define DRVNAME "f71808e_wdt"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define SIO_F71808FG_LD_WDT	0x07	/* Watchdog timer logical device */
27*4882a593Smuzhiyun #define SIO_UNLOCK_KEY		0x87	/* Key to enable Super-I/O */
28*4882a593Smuzhiyun #define SIO_LOCK_KEY		0xAA	/* Key to disable Super-I/O */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define SIO_REG_LDSEL		0x07	/* Logical device select */
31*4882a593Smuzhiyun #define SIO_REG_DEVID		0x20	/* Device ID (2 bytes) */
32*4882a593Smuzhiyun #define SIO_REG_DEVREV		0x22	/* Device revision */
33*4882a593Smuzhiyun #define SIO_REG_MANID		0x23	/* Fintek ID (2 bytes) */
34*4882a593Smuzhiyun #define SIO_REG_CLOCK_SEL	0x26	/* Clock select */
35*4882a593Smuzhiyun #define SIO_REG_ROM_ADDR_SEL	0x27	/* ROM address select */
36*4882a593Smuzhiyun #define SIO_F81866_REG_PORT_SEL	0x27	/* F81866 Multi-Function Register */
37*4882a593Smuzhiyun #define SIO_REG_TSI_LEVEL_SEL	0x28	/* TSI Level select */
38*4882a593Smuzhiyun #define SIO_REG_MFUNCT1		0x29	/* Multi function select 1 */
39*4882a593Smuzhiyun #define SIO_REG_MFUNCT2		0x2a	/* Multi function select 2 */
40*4882a593Smuzhiyun #define SIO_REG_MFUNCT3		0x2b	/* Multi function select 3 */
41*4882a593Smuzhiyun #define SIO_F81866_REG_GPIO1	0x2c	/* F81866 GPIO1 Enable Register */
42*4882a593Smuzhiyun #define SIO_REG_ENABLE		0x30	/* Logical device enable */
43*4882a593Smuzhiyun #define SIO_REG_ADDR		0x60	/* Logical device address (2 bytes) */
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define SIO_FINTEK_ID		0x1934	/* Manufacturers ID */
46*4882a593Smuzhiyun #define SIO_F71808_ID		0x0901	/* Chipset ID */
47*4882a593Smuzhiyun #define SIO_F71858_ID		0x0507	/* Chipset ID */
48*4882a593Smuzhiyun #define SIO_F71862_ID		0x0601	/* Chipset ID */
49*4882a593Smuzhiyun #define SIO_F71868_ID		0x1106	/* Chipset ID */
50*4882a593Smuzhiyun #define SIO_F71869_ID		0x0814	/* Chipset ID */
51*4882a593Smuzhiyun #define SIO_F71869A_ID		0x1007	/* Chipset ID */
52*4882a593Smuzhiyun #define SIO_F71882_ID		0x0541	/* Chipset ID */
53*4882a593Smuzhiyun #define SIO_F71889_ID		0x0723	/* Chipset ID */
54*4882a593Smuzhiyun #define SIO_F81803_ID		0x1210	/* Chipset ID */
55*4882a593Smuzhiyun #define SIO_F81865_ID		0x0704	/* Chipset ID */
56*4882a593Smuzhiyun #define SIO_F81866_ID		0x1010	/* Chipset ID */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define F71808FG_REG_WDO_CONF		0xf0
59*4882a593Smuzhiyun #define F71808FG_REG_WDT_CONF		0xf5
60*4882a593Smuzhiyun #define F71808FG_REG_WD_TIME		0xf6
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define F71808FG_FLAG_WDOUT_EN		7
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define F71808FG_FLAG_WDTMOUT_STS	6
65*4882a593Smuzhiyun #define F71808FG_FLAG_WD_EN		5
66*4882a593Smuzhiyun #define F71808FG_FLAG_WD_PULSE		4
67*4882a593Smuzhiyun #define F71808FG_FLAG_WD_UNIT		3
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define F81865_REG_WDO_CONF		0xfa
70*4882a593Smuzhiyun #define F81865_FLAG_WDOUT_EN		0
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* Default values */
73*4882a593Smuzhiyun #define WATCHDOG_TIMEOUT	60	/* 1 minute default timeout */
74*4882a593Smuzhiyun #define WATCHDOG_MAX_TIMEOUT	(60 * 255)
75*4882a593Smuzhiyun #define WATCHDOG_PULSE_WIDTH	125	/* 125 ms, default pulse width for
76*4882a593Smuzhiyun 					   watchdog signal */
77*4882a593Smuzhiyun #define WATCHDOG_F71862FG_PIN	63	/* default watchdog reset output
78*4882a593Smuzhiyun 					   pin number 63 */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static unsigned short force_id;
81*4882a593Smuzhiyun module_param(force_id, ushort, 0);
82*4882a593Smuzhiyun MODULE_PARM_DESC(force_id, "Override the detected device ID");
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static const int max_timeout = WATCHDOG_MAX_TIMEOUT;
85*4882a593Smuzhiyun static int timeout = WATCHDOG_TIMEOUT;	/* default timeout in seconds */
86*4882a593Smuzhiyun module_param(timeout, int, 0);
87*4882a593Smuzhiyun MODULE_PARM_DESC(timeout,
88*4882a593Smuzhiyun 	"Watchdog timeout in seconds. 1<= timeout <="
89*4882a593Smuzhiyun 			__MODULE_STRING(WATCHDOG_MAX_TIMEOUT) " (default="
90*4882a593Smuzhiyun 			__MODULE_STRING(WATCHDOG_TIMEOUT) ")");
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static unsigned int pulse_width = WATCHDOG_PULSE_WIDTH;
93*4882a593Smuzhiyun module_param(pulse_width, uint, 0);
94*4882a593Smuzhiyun MODULE_PARM_DESC(pulse_width,
95*4882a593Smuzhiyun 	"Watchdog signal pulse width. 0(=level), 1, 25, 30, 125, 150, 5000 or 6000 ms"
96*4882a593Smuzhiyun 			" (default=" __MODULE_STRING(WATCHDOG_PULSE_WIDTH) ")");
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static unsigned int f71862fg_pin = WATCHDOG_F71862FG_PIN;
99*4882a593Smuzhiyun module_param(f71862fg_pin, uint, 0);
100*4882a593Smuzhiyun MODULE_PARM_DESC(f71862fg_pin,
101*4882a593Smuzhiyun 	"Watchdog f71862fg reset output pin configuration. Choose pin 56 or 63"
102*4882a593Smuzhiyun 			" (default=" __MODULE_STRING(WATCHDOG_F71862FG_PIN)")");
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
105*4882a593Smuzhiyun module_param(nowayout, bool, 0444);
106*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Disable watchdog shutdown on close");
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static unsigned int start_withtimeout;
109*4882a593Smuzhiyun module_param(start_withtimeout, uint, 0);
110*4882a593Smuzhiyun MODULE_PARM_DESC(start_withtimeout, "Start watchdog timer on module load with"
111*4882a593Smuzhiyun 	" given initial timeout. Zero (default) disables this feature.");
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun enum chips { f71808fg, f71858fg, f71862fg, f71868, f71869, f71882fg, f71889fg,
114*4882a593Smuzhiyun 	     f81803, f81865, f81866};
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static const char *f71808e_names[] = {
117*4882a593Smuzhiyun 	"f71808fg",
118*4882a593Smuzhiyun 	"f71858fg",
119*4882a593Smuzhiyun 	"f71862fg",
120*4882a593Smuzhiyun 	"f71868",
121*4882a593Smuzhiyun 	"f71869",
122*4882a593Smuzhiyun 	"f71882fg",
123*4882a593Smuzhiyun 	"f71889fg",
124*4882a593Smuzhiyun 	"f81803",
125*4882a593Smuzhiyun 	"f81865",
126*4882a593Smuzhiyun 	"f81866",
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Super-I/O Function prototypes */
130*4882a593Smuzhiyun static inline int superio_inb(int base, int reg);
131*4882a593Smuzhiyun static inline int superio_inw(int base, int reg);
132*4882a593Smuzhiyun static inline void superio_outb(int base, int reg, u8 val);
133*4882a593Smuzhiyun static inline void superio_set_bit(int base, int reg, int bit);
134*4882a593Smuzhiyun static inline void superio_clear_bit(int base, int reg, int bit);
135*4882a593Smuzhiyun static inline int superio_enter(int base);
136*4882a593Smuzhiyun static inline void superio_select(int base, int ld);
137*4882a593Smuzhiyun static inline void superio_exit(int base);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun struct watchdog_data {
140*4882a593Smuzhiyun 	unsigned short	sioaddr;
141*4882a593Smuzhiyun 	enum chips	type;
142*4882a593Smuzhiyun 	unsigned long	opened;
143*4882a593Smuzhiyun 	struct mutex	lock;
144*4882a593Smuzhiyun 	char		expect_close;
145*4882a593Smuzhiyun 	struct watchdog_info ident;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	unsigned short	timeout;
148*4882a593Smuzhiyun 	u8		timer_val;	/* content for the wd_time register */
149*4882a593Smuzhiyun 	char		minutes_mode;
150*4882a593Smuzhiyun 	u8		pulse_val;	/* pulse width flag */
151*4882a593Smuzhiyun 	char		pulse_mode;	/* enable pulse output mode? */
152*4882a593Smuzhiyun 	char		caused_reboot;	/* last reboot was by the watchdog */
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static struct watchdog_data watchdog = {
156*4882a593Smuzhiyun 	.lock = __MUTEX_INITIALIZER(watchdog.lock),
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /* Super I/O functions */
superio_inb(int base,int reg)160*4882a593Smuzhiyun static inline int superio_inb(int base, int reg)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	outb(reg, base);
163*4882a593Smuzhiyun 	return inb(base + 1);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
superio_inw(int base,int reg)166*4882a593Smuzhiyun static int superio_inw(int base, int reg)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	int val;
169*4882a593Smuzhiyun 	val  = superio_inb(base, reg) << 8;
170*4882a593Smuzhiyun 	val |= superio_inb(base, reg + 1);
171*4882a593Smuzhiyun 	return val;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
superio_outb(int base,int reg,u8 val)174*4882a593Smuzhiyun static inline void superio_outb(int base, int reg, u8 val)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	outb(reg, base);
177*4882a593Smuzhiyun 	outb(val, base + 1);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
superio_set_bit(int base,int reg,int bit)180*4882a593Smuzhiyun static inline void superio_set_bit(int base, int reg, int bit)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	unsigned long val = superio_inb(base, reg);
183*4882a593Smuzhiyun 	__set_bit(bit, &val);
184*4882a593Smuzhiyun 	superio_outb(base, reg, val);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
superio_clear_bit(int base,int reg,int bit)187*4882a593Smuzhiyun static inline void superio_clear_bit(int base, int reg, int bit)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	unsigned long val = superio_inb(base, reg);
190*4882a593Smuzhiyun 	__clear_bit(bit, &val);
191*4882a593Smuzhiyun 	superio_outb(base, reg, val);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
superio_enter(int base)194*4882a593Smuzhiyun static inline int superio_enter(int base)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	/* Don't step on other drivers' I/O space by accident */
197*4882a593Smuzhiyun 	if (!request_muxed_region(base, 2, DRVNAME)) {
198*4882a593Smuzhiyun 		pr_err("I/O address 0x%04x already in use\n", (int)base);
199*4882a593Smuzhiyun 		return -EBUSY;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* according to the datasheet the key must be sent twice! */
203*4882a593Smuzhiyun 	outb(SIO_UNLOCK_KEY, base);
204*4882a593Smuzhiyun 	outb(SIO_UNLOCK_KEY, base);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
superio_select(int base,int ld)209*4882a593Smuzhiyun static inline void superio_select(int base, int ld)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	outb(SIO_REG_LDSEL, base);
212*4882a593Smuzhiyun 	outb(ld, base + 1);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
superio_exit(int base)215*4882a593Smuzhiyun static inline void superio_exit(int base)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	outb(SIO_LOCK_KEY, base);
218*4882a593Smuzhiyun 	release_region(base, 2);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
watchdog_set_timeout(int timeout)221*4882a593Smuzhiyun static int watchdog_set_timeout(int timeout)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	if (timeout <= 0
224*4882a593Smuzhiyun 	 || timeout >  max_timeout) {
225*4882a593Smuzhiyun 		pr_err("watchdog timeout out of range\n");
226*4882a593Smuzhiyun 		return -EINVAL;
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	mutex_lock(&watchdog.lock);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (timeout > 0xff) {
232*4882a593Smuzhiyun 		watchdog.timer_val = DIV_ROUND_UP(timeout, 60);
233*4882a593Smuzhiyun 		watchdog.minutes_mode = true;
234*4882a593Smuzhiyun 		timeout = watchdog.timer_val * 60;
235*4882a593Smuzhiyun 	} else {
236*4882a593Smuzhiyun 		watchdog.timer_val = timeout;
237*4882a593Smuzhiyun 		watchdog.minutes_mode = false;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	watchdog.timeout = timeout;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	mutex_unlock(&watchdog.lock);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
watchdog_set_pulse_width(unsigned int pw)247*4882a593Smuzhiyun static int watchdog_set_pulse_width(unsigned int pw)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	int err = 0;
250*4882a593Smuzhiyun 	unsigned int t1 = 25, t2 = 125, t3 = 5000;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (watchdog.type == f71868) {
253*4882a593Smuzhiyun 		t1 = 30;
254*4882a593Smuzhiyun 		t2 = 150;
255*4882a593Smuzhiyun 		t3 = 6000;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	mutex_lock(&watchdog.lock);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if        (pw <=  1) {
261*4882a593Smuzhiyun 		watchdog.pulse_val = 0;
262*4882a593Smuzhiyun 	} else if (pw <= t1) {
263*4882a593Smuzhiyun 		watchdog.pulse_val = 1;
264*4882a593Smuzhiyun 	} else if (pw <= t2) {
265*4882a593Smuzhiyun 		watchdog.pulse_val = 2;
266*4882a593Smuzhiyun 	} else if (pw <= t3) {
267*4882a593Smuzhiyun 		watchdog.pulse_val = 3;
268*4882a593Smuzhiyun 	} else {
269*4882a593Smuzhiyun 		pr_err("pulse width out of range\n");
270*4882a593Smuzhiyun 		err = -EINVAL;
271*4882a593Smuzhiyun 		goto exit_unlock;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	watchdog.pulse_mode = pw;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun exit_unlock:
277*4882a593Smuzhiyun 	mutex_unlock(&watchdog.lock);
278*4882a593Smuzhiyun 	return err;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
watchdog_keepalive(void)281*4882a593Smuzhiyun static int watchdog_keepalive(void)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	int err = 0;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	mutex_lock(&watchdog.lock);
286*4882a593Smuzhiyun 	err = superio_enter(watchdog.sioaddr);
287*4882a593Smuzhiyun 	if (err)
288*4882a593Smuzhiyun 		goto exit_unlock;
289*4882a593Smuzhiyun 	superio_select(watchdog.sioaddr, SIO_F71808FG_LD_WDT);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (watchdog.minutes_mode)
292*4882a593Smuzhiyun 		/* select minutes for timer units */
293*4882a593Smuzhiyun 		superio_set_bit(watchdog.sioaddr, F71808FG_REG_WDT_CONF,
294*4882a593Smuzhiyun 				F71808FG_FLAG_WD_UNIT);
295*4882a593Smuzhiyun 	else
296*4882a593Smuzhiyun 		/* select seconds for timer units */
297*4882a593Smuzhiyun 		superio_clear_bit(watchdog.sioaddr, F71808FG_REG_WDT_CONF,
298*4882a593Smuzhiyun 				F71808FG_FLAG_WD_UNIT);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* Set timer value */
301*4882a593Smuzhiyun 	superio_outb(watchdog.sioaddr, F71808FG_REG_WD_TIME,
302*4882a593Smuzhiyun 			   watchdog.timer_val);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	superio_exit(watchdog.sioaddr);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun exit_unlock:
307*4882a593Smuzhiyun 	mutex_unlock(&watchdog.lock);
308*4882a593Smuzhiyun 	return err;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
watchdog_start(void)311*4882a593Smuzhiyun static int watchdog_start(void)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	int err;
314*4882a593Smuzhiyun 	u8 tmp;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* Make sure we don't die as soon as the watchdog is enabled below */
317*4882a593Smuzhiyun 	err = watchdog_keepalive();
318*4882a593Smuzhiyun 	if (err)
319*4882a593Smuzhiyun 		return err;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	mutex_lock(&watchdog.lock);
322*4882a593Smuzhiyun 	err = superio_enter(watchdog.sioaddr);
323*4882a593Smuzhiyun 	if (err)
324*4882a593Smuzhiyun 		goto exit_unlock;
325*4882a593Smuzhiyun 	superio_select(watchdog.sioaddr, SIO_F71808FG_LD_WDT);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* Watchdog pin configuration */
328*4882a593Smuzhiyun 	switch (watchdog.type) {
329*4882a593Smuzhiyun 	case f71808fg:
330*4882a593Smuzhiyun 		/* Set pin 21 to GPIO23/WDTRST#, then to WDTRST# */
331*4882a593Smuzhiyun 		superio_clear_bit(watchdog.sioaddr, SIO_REG_MFUNCT2, 3);
332*4882a593Smuzhiyun 		superio_clear_bit(watchdog.sioaddr, SIO_REG_MFUNCT3, 3);
333*4882a593Smuzhiyun 		break;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	case f71862fg:
336*4882a593Smuzhiyun 		if (f71862fg_pin == 63) {
337*4882a593Smuzhiyun 			/* SPI must be disabled first to use this pin! */
338*4882a593Smuzhiyun 			superio_clear_bit(watchdog.sioaddr, SIO_REG_ROM_ADDR_SEL, 6);
339*4882a593Smuzhiyun 			superio_set_bit(watchdog.sioaddr, SIO_REG_MFUNCT3, 4);
340*4882a593Smuzhiyun 		} else if (f71862fg_pin == 56) {
341*4882a593Smuzhiyun 			superio_set_bit(watchdog.sioaddr, SIO_REG_MFUNCT1, 1);
342*4882a593Smuzhiyun 		}
343*4882a593Smuzhiyun 		break;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	case f71868:
346*4882a593Smuzhiyun 	case f71869:
347*4882a593Smuzhiyun 		/* GPIO14 --> WDTRST# */
348*4882a593Smuzhiyun 		superio_clear_bit(watchdog.sioaddr, SIO_REG_MFUNCT1, 4);
349*4882a593Smuzhiyun 		break;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	case f71882fg:
352*4882a593Smuzhiyun 		/* Set pin 56 to WDTRST# */
353*4882a593Smuzhiyun 		superio_set_bit(watchdog.sioaddr, SIO_REG_MFUNCT1, 1);
354*4882a593Smuzhiyun 		break;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	case f71889fg:
357*4882a593Smuzhiyun 		/* set pin 40 to WDTRST# */
358*4882a593Smuzhiyun 		superio_outb(watchdog.sioaddr, SIO_REG_MFUNCT3,
359*4882a593Smuzhiyun 			superio_inb(watchdog.sioaddr, SIO_REG_MFUNCT3) & 0xcf);
360*4882a593Smuzhiyun 		break;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	case f81803:
363*4882a593Smuzhiyun 		/* Enable TSI Level register bank */
364*4882a593Smuzhiyun 		superio_clear_bit(watchdog.sioaddr, SIO_REG_CLOCK_SEL, 3);
365*4882a593Smuzhiyun 		/* Set pin 27 to WDTRST# */
366*4882a593Smuzhiyun 		superio_outb(watchdog.sioaddr, SIO_REG_TSI_LEVEL_SEL, 0x5f &
367*4882a593Smuzhiyun 			superio_inb(watchdog.sioaddr, SIO_REG_TSI_LEVEL_SEL));
368*4882a593Smuzhiyun 		break;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	case f81865:
371*4882a593Smuzhiyun 		/* Set pin 70 to WDTRST# */
372*4882a593Smuzhiyun 		superio_clear_bit(watchdog.sioaddr, SIO_REG_MFUNCT3, 5);
373*4882a593Smuzhiyun 		break;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	case f81866:
376*4882a593Smuzhiyun 		/*
377*4882a593Smuzhiyun 		 * GPIO1 Control Register when 27h BIT3:2 = 01 & BIT0 = 0.
378*4882a593Smuzhiyun 		 * The PIN 70(GPIO15/WDTRST) is controlled by 2Ch:
379*4882a593Smuzhiyun 		 *     BIT5: 0 -> WDTRST#
380*4882a593Smuzhiyun 		 *           1 -> GPIO15
381*4882a593Smuzhiyun 		 */
382*4882a593Smuzhiyun 		tmp = superio_inb(watchdog.sioaddr, SIO_F81866_REG_PORT_SEL);
383*4882a593Smuzhiyun 		tmp &= ~(BIT(3) | BIT(0));
384*4882a593Smuzhiyun 		tmp |= BIT(2);
385*4882a593Smuzhiyun 		superio_outb(watchdog.sioaddr, SIO_F81866_REG_PORT_SEL, tmp);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		superio_clear_bit(watchdog.sioaddr, SIO_F81866_REG_GPIO1, 5);
388*4882a593Smuzhiyun 		break;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	default:
391*4882a593Smuzhiyun 		/*
392*4882a593Smuzhiyun 		 * 'default' label to shut up the compiler and catch
393*4882a593Smuzhiyun 		 * programmer errors
394*4882a593Smuzhiyun 		 */
395*4882a593Smuzhiyun 		err = -ENODEV;
396*4882a593Smuzhiyun 		goto exit_superio;
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	superio_select(watchdog.sioaddr, SIO_F71808FG_LD_WDT);
400*4882a593Smuzhiyun 	superio_set_bit(watchdog.sioaddr, SIO_REG_ENABLE, 0);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (watchdog.type == f81865 || watchdog.type == f81866)
403*4882a593Smuzhiyun 		superio_set_bit(watchdog.sioaddr, F81865_REG_WDO_CONF,
404*4882a593Smuzhiyun 				F81865_FLAG_WDOUT_EN);
405*4882a593Smuzhiyun 	else
406*4882a593Smuzhiyun 		superio_set_bit(watchdog.sioaddr, F71808FG_REG_WDO_CONF,
407*4882a593Smuzhiyun 				F71808FG_FLAG_WDOUT_EN);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	superio_set_bit(watchdog.sioaddr, F71808FG_REG_WDT_CONF,
410*4882a593Smuzhiyun 			F71808FG_FLAG_WD_EN);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	if (watchdog.pulse_mode) {
413*4882a593Smuzhiyun 		/* Select "pulse" output mode with given duration */
414*4882a593Smuzhiyun 		u8 wdt_conf = superio_inb(watchdog.sioaddr,
415*4882a593Smuzhiyun 				F71808FG_REG_WDT_CONF);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		/* Set WD_PSWIDTH bits (1:0) */
418*4882a593Smuzhiyun 		wdt_conf = (wdt_conf & 0xfc) | (watchdog.pulse_val & 0x03);
419*4882a593Smuzhiyun 		/* Set WD_PULSE to "pulse" mode */
420*4882a593Smuzhiyun 		wdt_conf |= BIT(F71808FG_FLAG_WD_PULSE);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		superio_outb(watchdog.sioaddr, F71808FG_REG_WDT_CONF,
423*4882a593Smuzhiyun 				wdt_conf);
424*4882a593Smuzhiyun 	} else {
425*4882a593Smuzhiyun 		/* Select "level" output mode */
426*4882a593Smuzhiyun 		superio_clear_bit(watchdog.sioaddr, F71808FG_REG_WDT_CONF,
427*4882a593Smuzhiyun 				F71808FG_FLAG_WD_PULSE);
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun exit_superio:
431*4882a593Smuzhiyun 	superio_exit(watchdog.sioaddr);
432*4882a593Smuzhiyun exit_unlock:
433*4882a593Smuzhiyun 	mutex_unlock(&watchdog.lock);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return err;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
watchdog_stop(void)438*4882a593Smuzhiyun static int watchdog_stop(void)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	int err = 0;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	mutex_lock(&watchdog.lock);
443*4882a593Smuzhiyun 	err = superio_enter(watchdog.sioaddr);
444*4882a593Smuzhiyun 	if (err)
445*4882a593Smuzhiyun 		goto exit_unlock;
446*4882a593Smuzhiyun 	superio_select(watchdog.sioaddr, SIO_F71808FG_LD_WDT);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	superio_clear_bit(watchdog.sioaddr, F71808FG_REG_WDT_CONF,
449*4882a593Smuzhiyun 			F71808FG_FLAG_WD_EN);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	superio_exit(watchdog.sioaddr);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun exit_unlock:
454*4882a593Smuzhiyun 	mutex_unlock(&watchdog.lock);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	return err;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
watchdog_get_status(void)459*4882a593Smuzhiyun static int watchdog_get_status(void)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	int status = 0;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	mutex_lock(&watchdog.lock);
464*4882a593Smuzhiyun 	status = (watchdog.caused_reboot) ? WDIOF_CARDRESET : 0;
465*4882a593Smuzhiyun 	mutex_unlock(&watchdog.lock);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	return status;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
watchdog_is_running(void)470*4882a593Smuzhiyun static bool watchdog_is_running(void)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	/*
473*4882a593Smuzhiyun 	 * if we fail to determine the watchdog's status assume it to be
474*4882a593Smuzhiyun 	 * running to be on the safe side
475*4882a593Smuzhiyun 	 */
476*4882a593Smuzhiyun 	bool is_running = true;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	mutex_lock(&watchdog.lock);
479*4882a593Smuzhiyun 	if (superio_enter(watchdog.sioaddr))
480*4882a593Smuzhiyun 		goto exit_unlock;
481*4882a593Smuzhiyun 	superio_select(watchdog.sioaddr, SIO_F71808FG_LD_WDT);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	is_running = (superio_inb(watchdog.sioaddr, SIO_REG_ENABLE) & BIT(0))
484*4882a593Smuzhiyun 		&& (superio_inb(watchdog.sioaddr, F71808FG_REG_WDT_CONF)
485*4882a593Smuzhiyun 			& BIT(F71808FG_FLAG_WD_EN));
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	superio_exit(watchdog.sioaddr);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun exit_unlock:
490*4882a593Smuzhiyun 	mutex_unlock(&watchdog.lock);
491*4882a593Smuzhiyun 	return is_running;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun /* /dev/watchdog api */
495*4882a593Smuzhiyun 
watchdog_open(struct inode * inode,struct file * file)496*4882a593Smuzhiyun static int watchdog_open(struct inode *inode, struct file *file)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	int err;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* If the watchdog is alive we don't need to start it again */
501*4882a593Smuzhiyun 	if (test_and_set_bit(0, &watchdog.opened))
502*4882a593Smuzhiyun 		return -EBUSY;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	err = watchdog_start();
505*4882a593Smuzhiyun 	if (err) {
506*4882a593Smuzhiyun 		clear_bit(0, &watchdog.opened);
507*4882a593Smuzhiyun 		return err;
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (nowayout)
511*4882a593Smuzhiyun 		__module_get(THIS_MODULE);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	watchdog.expect_close = 0;
514*4882a593Smuzhiyun 	return stream_open(inode, file);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
watchdog_release(struct inode * inode,struct file * file)517*4882a593Smuzhiyun static int watchdog_release(struct inode *inode, struct file *file)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	clear_bit(0, &watchdog.opened);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (!watchdog.expect_close) {
522*4882a593Smuzhiyun 		watchdog_keepalive();
523*4882a593Smuzhiyun 		pr_crit("Unexpected close, not stopping watchdog!\n");
524*4882a593Smuzhiyun 	} else if (!nowayout) {
525*4882a593Smuzhiyun 		watchdog_stop();
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 	return 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun /*
531*4882a593Smuzhiyun  *      watchdog_write:
532*4882a593Smuzhiyun  *      @file: file handle to the watchdog
533*4882a593Smuzhiyun  *      @buf: buffer to write
534*4882a593Smuzhiyun  *      @count: count of bytes
535*4882a593Smuzhiyun  *      @ppos: pointer to the position to write. No seeks allowed
536*4882a593Smuzhiyun  *
537*4882a593Smuzhiyun  *      A write to a watchdog device is defined as a keepalive signal. Any
538*4882a593Smuzhiyun  *      write of data will do, as we we don't define content meaning.
539*4882a593Smuzhiyun  */
540*4882a593Smuzhiyun 
watchdog_write(struct file * file,const char __user * buf,size_t count,loff_t * ppos)541*4882a593Smuzhiyun static ssize_t watchdog_write(struct file *file, const char __user *buf,
542*4882a593Smuzhiyun 			    size_t count, loff_t *ppos)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	if (count) {
545*4882a593Smuzhiyun 		if (!nowayout) {
546*4882a593Smuzhiyun 			size_t i;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 			/* In case it was set long ago */
549*4882a593Smuzhiyun 			bool expect_close = false;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 			for (i = 0; i != count; i++) {
552*4882a593Smuzhiyun 				char c;
553*4882a593Smuzhiyun 				if (get_user(c, buf + i))
554*4882a593Smuzhiyun 					return -EFAULT;
555*4882a593Smuzhiyun 				if (c == 'V')
556*4882a593Smuzhiyun 					expect_close = true;
557*4882a593Smuzhiyun 			}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 			/* Properly order writes across fork()ed processes */
560*4882a593Smuzhiyun 			mutex_lock(&watchdog.lock);
561*4882a593Smuzhiyun 			watchdog.expect_close = expect_close;
562*4882a593Smuzhiyun 			mutex_unlock(&watchdog.lock);
563*4882a593Smuzhiyun 		}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 		/* someone wrote to us, we should restart timer */
566*4882a593Smuzhiyun 		watchdog_keepalive();
567*4882a593Smuzhiyun 	}
568*4882a593Smuzhiyun 	return count;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun /*
572*4882a593Smuzhiyun  *      watchdog_ioctl:
573*4882a593Smuzhiyun  *      @inode: inode of the device
574*4882a593Smuzhiyun  *      @file: file handle to the device
575*4882a593Smuzhiyun  *      @cmd: watchdog command
576*4882a593Smuzhiyun  *      @arg: argument pointer
577*4882a593Smuzhiyun  *
578*4882a593Smuzhiyun  *      The watchdog API defines a common set of functions for all watchdogs
579*4882a593Smuzhiyun  *      according to their available features.
580*4882a593Smuzhiyun  */
watchdog_ioctl(struct file * file,unsigned int cmd,unsigned long arg)581*4882a593Smuzhiyun static long watchdog_ioctl(struct file *file, unsigned int cmd,
582*4882a593Smuzhiyun 	unsigned long arg)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	int status;
585*4882a593Smuzhiyun 	int new_options;
586*4882a593Smuzhiyun 	int new_timeout;
587*4882a593Smuzhiyun 	union {
588*4882a593Smuzhiyun 		struct watchdog_info __user *ident;
589*4882a593Smuzhiyun 		int __user *i;
590*4882a593Smuzhiyun 	} uarg;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	uarg.i = (int __user *)arg;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	switch (cmd) {
595*4882a593Smuzhiyun 	case WDIOC_GETSUPPORT:
596*4882a593Smuzhiyun 		return copy_to_user(uarg.ident, &watchdog.ident,
597*4882a593Smuzhiyun 			sizeof(watchdog.ident)) ? -EFAULT : 0;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	case WDIOC_GETSTATUS:
600*4882a593Smuzhiyun 		status = watchdog_get_status();
601*4882a593Smuzhiyun 		if (status < 0)
602*4882a593Smuzhiyun 			return status;
603*4882a593Smuzhiyun 		return put_user(status, uarg.i);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	case WDIOC_GETBOOTSTATUS:
606*4882a593Smuzhiyun 		return put_user(0, uarg.i);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	case WDIOC_SETOPTIONS:
609*4882a593Smuzhiyun 		if (get_user(new_options, uarg.i))
610*4882a593Smuzhiyun 			return -EFAULT;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		if (new_options & WDIOS_DISABLECARD)
613*4882a593Smuzhiyun 			watchdog_stop();
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		if (new_options & WDIOS_ENABLECARD)
616*4882a593Smuzhiyun 			return watchdog_start();
617*4882a593Smuzhiyun 		fallthrough;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	case WDIOC_KEEPALIVE:
620*4882a593Smuzhiyun 		watchdog_keepalive();
621*4882a593Smuzhiyun 		return 0;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	case WDIOC_SETTIMEOUT:
624*4882a593Smuzhiyun 		if (get_user(new_timeout, uarg.i))
625*4882a593Smuzhiyun 			return -EFAULT;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 		if (watchdog_set_timeout(new_timeout))
628*4882a593Smuzhiyun 			return -EINVAL;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		watchdog_keepalive();
631*4882a593Smuzhiyun 		fallthrough;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	case WDIOC_GETTIMEOUT:
634*4882a593Smuzhiyun 		return put_user(watchdog.timeout, uarg.i);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	default:
637*4882a593Smuzhiyun 		return -ENOTTY;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
watchdog_notify_sys(struct notifier_block * this,unsigned long code,void * unused)642*4882a593Smuzhiyun static int watchdog_notify_sys(struct notifier_block *this, unsigned long code,
643*4882a593Smuzhiyun 	void *unused)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	if (code == SYS_DOWN || code == SYS_HALT)
646*4882a593Smuzhiyun 		watchdog_stop();
647*4882a593Smuzhiyun 	return NOTIFY_DONE;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun static const struct file_operations watchdog_fops = {
651*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
652*4882a593Smuzhiyun 	.llseek		= no_llseek,
653*4882a593Smuzhiyun 	.open		= watchdog_open,
654*4882a593Smuzhiyun 	.release	= watchdog_release,
655*4882a593Smuzhiyun 	.write		= watchdog_write,
656*4882a593Smuzhiyun 	.unlocked_ioctl	= watchdog_ioctl,
657*4882a593Smuzhiyun 	.compat_ioctl	= compat_ptr_ioctl,
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static struct miscdevice watchdog_miscdev = {
661*4882a593Smuzhiyun 	.minor		= WATCHDOG_MINOR,
662*4882a593Smuzhiyun 	.name		= "watchdog",
663*4882a593Smuzhiyun 	.fops		= &watchdog_fops,
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun static struct notifier_block watchdog_notifier = {
667*4882a593Smuzhiyun 	.notifier_call = watchdog_notify_sys,
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun 
watchdog_init(int sioaddr)670*4882a593Smuzhiyun static int __init watchdog_init(int sioaddr)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	int wdt_conf, err = 0;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* No need to lock watchdog.lock here because no entry points
675*4882a593Smuzhiyun 	 * into the module have been registered yet.
676*4882a593Smuzhiyun 	 */
677*4882a593Smuzhiyun 	watchdog.sioaddr = sioaddr;
678*4882a593Smuzhiyun 	watchdog.ident.options = WDIOF_MAGICCLOSE
679*4882a593Smuzhiyun 				| WDIOF_KEEPALIVEPING
680*4882a593Smuzhiyun 				| WDIOF_CARDRESET;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	snprintf(watchdog.ident.identity,
683*4882a593Smuzhiyun 		sizeof(watchdog.ident.identity), "%s watchdog",
684*4882a593Smuzhiyun 		f71808e_names[watchdog.type]);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	err = superio_enter(sioaddr);
687*4882a593Smuzhiyun 	if (err)
688*4882a593Smuzhiyun 		return err;
689*4882a593Smuzhiyun 	superio_select(watchdog.sioaddr, SIO_F71808FG_LD_WDT);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	wdt_conf = superio_inb(sioaddr, F71808FG_REG_WDT_CONF);
692*4882a593Smuzhiyun 	watchdog.caused_reboot = wdt_conf & BIT(F71808FG_FLAG_WDTMOUT_STS);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/*
695*4882a593Smuzhiyun 	 * We don't want WDTMOUT_STS to stick around till regular reboot.
696*4882a593Smuzhiyun 	 * Write 1 to the bit to clear it to zero.
697*4882a593Smuzhiyun 	 */
698*4882a593Smuzhiyun 	superio_outb(sioaddr, F71808FG_REG_WDT_CONF,
699*4882a593Smuzhiyun 		     wdt_conf | BIT(F71808FG_FLAG_WDTMOUT_STS));
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	superio_exit(sioaddr);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	err = watchdog_set_timeout(timeout);
704*4882a593Smuzhiyun 	if (err)
705*4882a593Smuzhiyun 		return err;
706*4882a593Smuzhiyun 	err = watchdog_set_pulse_width(pulse_width);
707*4882a593Smuzhiyun 	if (err)
708*4882a593Smuzhiyun 		return err;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	err = register_reboot_notifier(&watchdog_notifier);
711*4882a593Smuzhiyun 	if (err)
712*4882a593Smuzhiyun 		return err;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	err = misc_register(&watchdog_miscdev);
715*4882a593Smuzhiyun 	if (err) {
716*4882a593Smuzhiyun 		pr_err("cannot register miscdev on minor=%d\n",
717*4882a593Smuzhiyun 		       watchdog_miscdev.minor);
718*4882a593Smuzhiyun 		goto exit_reboot;
719*4882a593Smuzhiyun 	}
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	if (start_withtimeout) {
722*4882a593Smuzhiyun 		if (start_withtimeout <= 0
723*4882a593Smuzhiyun 		 || start_withtimeout >  max_timeout) {
724*4882a593Smuzhiyun 			pr_err("starting timeout out of range\n");
725*4882a593Smuzhiyun 			err = -EINVAL;
726*4882a593Smuzhiyun 			goto exit_miscdev;
727*4882a593Smuzhiyun 		}
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 		err = watchdog_start();
730*4882a593Smuzhiyun 		if (err) {
731*4882a593Smuzhiyun 			pr_err("cannot start watchdog timer\n");
732*4882a593Smuzhiyun 			goto exit_miscdev;
733*4882a593Smuzhiyun 		}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		mutex_lock(&watchdog.lock);
736*4882a593Smuzhiyun 		err = superio_enter(sioaddr);
737*4882a593Smuzhiyun 		if (err)
738*4882a593Smuzhiyun 			goto exit_unlock;
739*4882a593Smuzhiyun 		superio_select(watchdog.sioaddr, SIO_F71808FG_LD_WDT);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		if (start_withtimeout > 0xff) {
742*4882a593Smuzhiyun 			/* select minutes for timer units */
743*4882a593Smuzhiyun 			superio_set_bit(sioaddr, F71808FG_REG_WDT_CONF,
744*4882a593Smuzhiyun 				F71808FG_FLAG_WD_UNIT);
745*4882a593Smuzhiyun 			superio_outb(sioaddr, F71808FG_REG_WD_TIME,
746*4882a593Smuzhiyun 				DIV_ROUND_UP(start_withtimeout, 60));
747*4882a593Smuzhiyun 		} else {
748*4882a593Smuzhiyun 			/* select seconds for timer units */
749*4882a593Smuzhiyun 			superio_clear_bit(sioaddr, F71808FG_REG_WDT_CONF,
750*4882a593Smuzhiyun 				F71808FG_FLAG_WD_UNIT);
751*4882a593Smuzhiyun 			superio_outb(sioaddr, F71808FG_REG_WD_TIME,
752*4882a593Smuzhiyun 				start_withtimeout);
753*4882a593Smuzhiyun 		}
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 		superio_exit(sioaddr);
756*4882a593Smuzhiyun 		mutex_unlock(&watchdog.lock);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 		if (nowayout)
759*4882a593Smuzhiyun 			__module_get(THIS_MODULE);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 		pr_info("watchdog started with initial timeout of %u sec\n",
762*4882a593Smuzhiyun 			start_withtimeout);
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	return 0;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun exit_unlock:
768*4882a593Smuzhiyun 	mutex_unlock(&watchdog.lock);
769*4882a593Smuzhiyun exit_miscdev:
770*4882a593Smuzhiyun 	misc_deregister(&watchdog_miscdev);
771*4882a593Smuzhiyun exit_reboot:
772*4882a593Smuzhiyun 	unregister_reboot_notifier(&watchdog_notifier);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	return err;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
f71808e_find(int sioaddr)777*4882a593Smuzhiyun static int __init f71808e_find(int sioaddr)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun 	u16 devid;
780*4882a593Smuzhiyun 	int err = superio_enter(sioaddr);
781*4882a593Smuzhiyun 	if (err)
782*4882a593Smuzhiyun 		return err;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	devid = superio_inw(sioaddr, SIO_REG_MANID);
785*4882a593Smuzhiyun 	if (devid != SIO_FINTEK_ID) {
786*4882a593Smuzhiyun 		pr_debug("Not a Fintek device\n");
787*4882a593Smuzhiyun 		err = -ENODEV;
788*4882a593Smuzhiyun 		goto exit;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	devid = force_id ? force_id : superio_inw(sioaddr, SIO_REG_DEVID);
792*4882a593Smuzhiyun 	switch (devid) {
793*4882a593Smuzhiyun 	case SIO_F71808_ID:
794*4882a593Smuzhiyun 		watchdog.type = f71808fg;
795*4882a593Smuzhiyun 		break;
796*4882a593Smuzhiyun 	case SIO_F71862_ID:
797*4882a593Smuzhiyun 		watchdog.type = f71862fg;
798*4882a593Smuzhiyun 		break;
799*4882a593Smuzhiyun 	case SIO_F71868_ID:
800*4882a593Smuzhiyun 		watchdog.type = f71868;
801*4882a593Smuzhiyun 		break;
802*4882a593Smuzhiyun 	case SIO_F71869_ID:
803*4882a593Smuzhiyun 	case SIO_F71869A_ID:
804*4882a593Smuzhiyun 		watchdog.type = f71869;
805*4882a593Smuzhiyun 		break;
806*4882a593Smuzhiyun 	case SIO_F71882_ID:
807*4882a593Smuzhiyun 		watchdog.type = f71882fg;
808*4882a593Smuzhiyun 		break;
809*4882a593Smuzhiyun 	case SIO_F71889_ID:
810*4882a593Smuzhiyun 		watchdog.type = f71889fg;
811*4882a593Smuzhiyun 		break;
812*4882a593Smuzhiyun 	case SIO_F71858_ID:
813*4882a593Smuzhiyun 		/* Confirmed (by datasheet) not to have a watchdog. */
814*4882a593Smuzhiyun 		err = -ENODEV;
815*4882a593Smuzhiyun 		goto exit;
816*4882a593Smuzhiyun 	case SIO_F81803_ID:
817*4882a593Smuzhiyun 		watchdog.type = f81803;
818*4882a593Smuzhiyun 		break;
819*4882a593Smuzhiyun 	case SIO_F81865_ID:
820*4882a593Smuzhiyun 		watchdog.type = f81865;
821*4882a593Smuzhiyun 		break;
822*4882a593Smuzhiyun 	case SIO_F81866_ID:
823*4882a593Smuzhiyun 		watchdog.type = f81866;
824*4882a593Smuzhiyun 		break;
825*4882a593Smuzhiyun 	default:
826*4882a593Smuzhiyun 		pr_info("Unrecognized Fintek device: %04x\n",
827*4882a593Smuzhiyun 			(unsigned int)devid);
828*4882a593Smuzhiyun 		err = -ENODEV;
829*4882a593Smuzhiyun 		goto exit;
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	pr_info("Found %s watchdog chip, revision %d\n",
833*4882a593Smuzhiyun 		f71808e_names[watchdog.type],
834*4882a593Smuzhiyun 		(int)superio_inb(sioaddr, SIO_REG_DEVREV));
835*4882a593Smuzhiyun exit:
836*4882a593Smuzhiyun 	superio_exit(sioaddr);
837*4882a593Smuzhiyun 	return err;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun 
f71808e_init(void)840*4882a593Smuzhiyun static int __init f71808e_init(void)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun 	static const unsigned short addrs[] = { 0x2e, 0x4e };
843*4882a593Smuzhiyun 	int err = -ENODEV;
844*4882a593Smuzhiyun 	int i;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	if (f71862fg_pin != 63 && f71862fg_pin != 56) {
847*4882a593Smuzhiyun 		pr_err("Invalid argument f71862fg_pin=%d\n", f71862fg_pin);
848*4882a593Smuzhiyun 		return -EINVAL;
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(addrs); i++) {
852*4882a593Smuzhiyun 		err = f71808e_find(addrs[i]);
853*4882a593Smuzhiyun 		if (err == 0)
854*4882a593Smuzhiyun 			break;
855*4882a593Smuzhiyun 	}
856*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(addrs))
857*4882a593Smuzhiyun 		return err;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	return watchdog_init(addrs[i]);
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun 
f71808e_exit(void)862*4882a593Smuzhiyun static void __exit f71808e_exit(void)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	if (watchdog_is_running()) {
865*4882a593Smuzhiyun 		pr_warn("Watchdog timer still running, stopping it\n");
866*4882a593Smuzhiyun 		watchdog_stop();
867*4882a593Smuzhiyun 	}
868*4882a593Smuzhiyun 	misc_deregister(&watchdog_miscdev);
869*4882a593Smuzhiyun 	unregister_reboot_notifier(&watchdog_notifier);
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun MODULE_DESCRIPTION("F71808E Watchdog Driver");
873*4882a593Smuzhiyun MODULE_AUTHOR("Giel van Schijndel <me@mortis.eu>");
874*4882a593Smuzhiyun MODULE_LICENSE("GPL");
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun module_init(f71808e_init);
877*4882a593Smuzhiyun module_exit(f71808e_exit);
878