1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * drivers/char/watchdog/davinci_wdt.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Watchdog driver for DaVinci DM644x/DM646x processors
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2006-2013 Texas Instruments.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * 2007 (c) MontaVista Software, Inc.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/moduleparam.h>
14*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/watchdog.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/device.h>
21*4882a593Smuzhiyun #include <linux/clk.h>
22*4882a593Smuzhiyun #include <linux/err.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define MODULE_NAME "DAVINCI-WDT: "
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define DEFAULT_HEARTBEAT 60
27*4882a593Smuzhiyun #define MAX_HEARTBEAT 600 /* really the max margin is 264/27MHz*/
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Timer register set definition */
30*4882a593Smuzhiyun #define PID12 (0x0)
31*4882a593Smuzhiyun #define EMUMGT (0x4)
32*4882a593Smuzhiyun #define TIM12 (0x10)
33*4882a593Smuzhiyun #define TIM34 (0x14)
34*4882a593Smuzhiyun #define PRD12 (0x18)
35*4882a593Smuzhiyun #define PRD34 (0x1C)
36*4882a593Smuzhiyun #define TCR (0x20)
37*4882a593Smuzhiyun #define TGCR (0x24)
38*4882a593Smuzhiyun #define WDTCR (0x28)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* TCR bit definitions */
41*4882a593Smuzhiyun #define ENAMODE12_DISABLED (0 << 6)
42*4882a593Smuzhiyun #define ENAMODE12_ONESHOT (1 << 6)
43*4882a593Smuzhiyun #define ENAMODE12_PERIODIC (2 << 6)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* TGCR bit definitions */
46*4882a593Smuzhiyun #define TIM12RS_UNRESET (1 << 0)
47*4882a593Smuzhiyun #define TIM34RS_UNRESET (1 << 1)
48*4882a593Smuzhiyun #define TIMMODE_64BIT_WDOG (2 << 2)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* WDTCR bit definitions */
51*4882a593Smuzhiyun #define WDEN (1 << 14)
52*4882a593Smuzhiyun #define WDFLAG (1 << 15)
53*4882a593Smuzhiyun #define WDKEY_SEQ0 (0xa5c6 << 16)
54*4882a593Smuzhiyun #define WDKEY_SEQ1 (0xda7e << 16)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static int heartbeat;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * struct to hold data for each WDT device
60*4882a593Smuzhiyun * @base - base io address of WD device
61*4882a593Smuzhiyun * @clk - source clock of WDT
62*4882a593Smuzhiyun * @wdd - hold watchdog device as is in WDT core
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun struct davinci_wdt_device {
65*4882a593Smuzhiyun void __iomem *base;
66*4882a593Smuzhiyun struct clk *clk;
67*4882a593Smuzhiyun struct watchdog_device wdd;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
davinci_wdt_start(struct watchdog_device * wdd)70*4882a593Smuzhiyun static int davinci_wdt_start(struct watchdog_device *wdd)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun u32 tgcr;
73*4882a593Smuzhiyun u32 timer_margin;
74*4882a593Smuzhiyun unsigned long wdt_freq;
75*4882a593Smuzhiyun struct davinci_wdt_device *davinci_wdt = watchdog_get_drvdata(wdd);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun wdt_freq = clk_get_rate(davinci_wdt->clk);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* disable, internal clock source */
80*4882a593Smuzhiyun iowrite32(0, davinci_wdt->base + TCR);
81*4882a593Smuzhiyun /* reset timer, set mode to 64-bit watchdog, and unreset */
82*4882a593Smuzhiyun iowrite32(0, davinci_wdt->base + TGCR);
83*4882a593Smuzhiyun tgcr = TIMMODE_64BIT_WDOG | TIM12RS_UNRESET | TIM34RS_UNRESET;
84*4882a593Smuzhiyun iowrite32(tgcr, davinci_wdt->base + TGCR);
85*4882a593Smuzhiyun /* clear counter regs */
86*4882a593Smuzhiyun iowrite32(0, davinci_wdt->base + TIM12);
87*4882a593Smuzhiyun iowrite32(0, davinci_wdt->base + TIM34);
88*4882a593Smuzhiyun /* set timeout period */
89*4882a593Smuzhiyun timer_margin = (((u64)wdd->timeout * wdt_freq) & 0xffffffff);
90*4882a593Smuzhiyun iowrite32(timer_margin, davinci_wdt->base + PRD12);
91*4882a593Smuzhiyun timer_margin = (((u64)wdd->timeout * wdt_freq) >> 32);
92*4882a593Smuzhiyun iowrite32(timer_margin, davinci_wdt->base + PRD34);
93*4882a593Smuzhiyun /* enable run continuously */
94*4882a593Smuzhiyun iowrite32(ENAMODE12_PERIODIC, davinci_wdt->base + TCR);
95*4882a593Smuzhiyun /* Once the WDT is in pre-active state write to
96*4882a593Smuzhiyun * TIM12, TIM34, PRD12, PRD34, TCR, TGCR, WDTCR are
97*4882a593Smuzhiyun * write protected (except for the WDKEY field)
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun /* put watchdog in pre-active state */
100*4882a593Smuzhiyun iowrite32(WDKEY_SEQ0 | WDEN, davinci_wdt->base + WDTCR);
101*4882a593Smuzhiyun /* put watchdog in active state */
102*4882a593Smuzhiyun iowrite32(WDKEY_SEQ1 | WDEN, davinci_wdt->base + WDTCR);
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
davinci_wdt_ping(struct watchdog_device * wdd)106*4882a593Smuzhiyun static int davinci_wdt_ping(struct watchdog_device *wdd)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun struct davinci_wdt_device *davinci_wdt = watchdog_get_drvdata(wdd);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* put watchdog in service state */
111*4882a593Smuzhiyun iowrite32(WDKEY_SEQ0, davinci_wdt->base + WDTCR);
112*4882a593Smuzhiyun /* put watchdog in active state */
113*4882a593Smuzhiyun iowrite32(WDKEY_SEQ1, davinci_wdt->base + WDTCR);
114*4882a593Smuzhiyun return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
davinci_wdt_get_timeleft(struct watchdog_device * wdd)117*4882a593Smuzhiyun static unsigned int davinci_wdt_get_timeleft(struct watchdog_device *wdd)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun u64 timer_counter;
120*4882a593Smuzhiyun unsigned long freq;
121*4882a593Smuzhiyun u32 val;
122*4882a593Smuzhiyun struct davinci_wdt_device *davinci_wdt = watchdog_get_drvdata(wdd);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* if timeout has occured then return 0 */
125*4882a593Smuzhiyun val = ioread32(davinci_wdt->base + WDTCR);
126*4882a593Smuzhiyun if (val & WDFLAG)
127*4882a593Smuzhiyun return 0;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun freq = clk_get_rate(davinci_wdt->clk);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun if (!freq)
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun timer_counter = ioread32(davinci_wdt->base + TIM12);
135*4882a593Smuzhiyun timer_counter |= ((u64)ioread32(davinci_wdt->base + TIM34) << 32);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun do_div(timer_counter, freq);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return wdd->timeout - timer_counter;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
davinci_wdt_restart(struct watchdog_device * wdd,unsigned long action,void * data)142*4882a593Smuzhiyun static int davinci_wdt_restart(struct watchdog_device *wdd,
143*4882a593Smuzhiyun unsigned long action, void *data)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct davinci_wdt_device *davinci_wdt = watchdog_get_drvdata(wdd);
146*4882a593Smuzhiyun u32 tgcr, wdtcr;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* disable, internal clock source */
149*4882a593Smuzhiyun iowrite32(0, davinci_wdt->base + TCR);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* reset timer, set mode to 64-bit watchdog, and unreset */
152*4882a593Smuzhiyun tgcr = 0;
153*4882a593Smuzhiyun iowrite32(tgcr, davinci_wdt->base + TGCR);
154*4882a593Smuzhiyun tgcr = TIMMODE_64BIT_WDOG | TIM12RS_UNRESET | TIM34RS_UNRESET;
155*4882a593Smuzhiyun iowrite32(tgcr, davinci_wdt->base + TGCR);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* clear counter and period regs */
158*4882a593Smuzhiyun iowrite32(0, davinci_wdt->base + TIM12);
159*4882a593Smuzhiyun iowrite32(0, davinci_wdt->base + TIM34);
160*4882a593Smuzhiyun iowrite32(0, davinci_wdt->base + PRD12);
161*4882a593Smuzhiyun iowrite32(0, davinci_wdt->base + PRD34);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* put watchdog in pre-active state */
164*4882a593Smuzhiyun wdtcr = WDKEY_SEQ0 | WDEN;
165*4882a593Smuzhiyun iowrite32(wdtcr, davinci_wdt->base + WDTCR);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* put watchdog in active state */
168*4882a593Smuzhiyun wdtcr = WDKEY_SEQ1 | WDEN;
169*4882a593Smuzhiyun iowrite32(wdtcr, davinci_wdt->base + WDTCR);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* write an invalid value to the WDKEY field to trigger a restart */
172*4882a593Smuzhiyun wdtcr = 0x00004000;
173*4882a593Smuzhiyun iowrite32(wdtcr, davinci_wdt->base + WDTCR);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const struct watchdog_info davinci_wdt_info = {
179*4882a593Smuzhiyun .options = WDIOF_KEEPALIVEPING,
180*4882a593Smuzhiyun .identity = "DaVinci/Keystone Watchdog",
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static const struct watchdog_ops davinci_wdt_ops = {
184*4882a593Smuzhiyun .owner = THIS_MODULE,
185*4882a593Smuzhiyun .start = davinci_wdt_start,
186*4882a593Smuzhiyun .stop = davinci_wdt_ping,
187*4882a593Smuzhiyun .ping = davinci_wdt_ping,
188*4882a593Smuzhiyun .get_timeleft = davinci_wdt_get_timeleft,
189*4882a593Smuzhiyun .restart = davinci_wdt_restart,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
davinci_clk_disable_unprepare(void * data)192*4882a593Smuzhiyun static void davinci_clk_disable_unprepare(void *data)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun clk_disable_unprepare(data);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
davinci_wdt_probe(struct platform_device * pdev)197*4882a593Smuzhiyun static int davinci_wdt_probe(struct platform_device *pdev)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun int ret = 0;
200*4882a593Smuzhiyun struct device *dev = &pdev->dev;
201*4882a593Smuzhiyun struct watchdog_device *wdd;
202*4882a593Smuzhiyun struct davinci_wdt_device *davinci_wdt;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun davinci_wdt = devm_kzalloc(dev, sizeof(*davinci_wdt), GFP_KERNEL);
205*4882a593Smuzhiyun if (!davinci_wdt)
206*4882a593Smuzhiyun return -ENOMEM;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun davinci_wdt->clk = devm_clk_get(dev, NULL);
209*4882a593Smuzhiyun if (IS_ERR(davinci_wdt->clk))
210*4882a593Smuzhiyun return dev_err_probe(dev, PTR_ERR(davinci_wdt->clk),
211*4882a593Smuzhiyun "failed to get clock node\n");
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ret = clk_prepare_enable(davinci_wdt->clk);
214*4882a593Smuzhiyun if (ret) {
215*4882a593Smuzhiyun dev_err(dev, "failed to prepare clock\n");
216*4882a593Smuzhiyun return ret;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, davinci_clk_disable_unprepare,
219*4882a593Smuzhiyun davinci_wdt->clk);
220*4882a593Smuzhiyun if (ret)
221*4882a593Smuzhiyun return ret;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun platform_set_drvdata(pdev, davinci_wdt);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun wdd = &davinci_wdt->wdd;
226*4882a593Smuzhiyun wdd->info = &davinci_wdt_info;
227*4882a593Smuzhiyun wdd->ops = &davinci_wdt_ops;
228*4882a593Smuzhiyun wdd->min_timeout = 1;
229*4882a593Smuzhiyun wdd->max_timeout = MAX_HEARTBEAT;
230*4882a593Smuzhiyun wdd->timeout = DEFAULT_HEARTBEAT;
231*4882a593Smuzhiyun wdd->parent = dev;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun watchdog_init_timeout(wdd, heartbeat, dev);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun dev_info(dev, "heartbeat %d sec\n", wdd->timeout);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun watchdog_set_drvdata(wdd, davinci_wdt);
238*4882a593Smuzhiyun watchdog_set_nowayout(wdd, 1);
239*4882a593Smuzhiyun watchdog_set_restart_priority(wdd, 128);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun davinci_wdt->base = devm_platform_ioremap_resource(pdev, 0);
242*4882a593Smuzhiyun if (IS_ERR(davinci_wdt->base))
243*4882a593Smuzhiyun return PTR_ERR(davinci_wdt->base);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return devm_watchdog_register_device(dev, wdd);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static const struct of_device_id davinci_wdt_of_match[] = {
249*4882a593Smuzhiyun { .compatible = "ti,davinci-wdt", },
250*4882a593Smuzhiyun {},
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, davinci_wdt_of_match);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static struct platform_driver platform_wdt_driver = {
255*4882a593Smuzhiyun .driver = {
256*4882a593Smuzhiyun .name = "davinci-wdt",
257*4882a593Smuzhiyun .of_match_table = davinci_wdt_of_match,
258*4882a593Smuzhiyun },
259*4882a593Smuzhiyun .probe = davinci_wdt_probe,
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun module_platform_driver(platform_wdt_driver);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments");
265*4882a593Smuzhiyun MODULE_DESCRIPTION("DaVinci Watchdog Driver");
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun module_param(heartbeat, int, 0);
268*4882a593Smuzhiyun MODULE_PARM_DESC(heartbeat,
269*4882a593Smuzhiyun "Watchdog heartbeat period in seconds from 1 to "
270*4882a593Smuzhiyun __MODULE_STRING(MAX_HEARTBEAT) ", default "
271*4882a593Smuzhiyun __MODULE_STRING(DEFAULT_HEARTBEAT));
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun MODULE_LICENSE("GPL");
274*4882a593Smuzhiyun MODULE_ALIAS("platform:davinci-wdt");
275