xref: /OK3568_Linux_fs/kernel/drivers/watchdog/cadence_wdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Cadence WDT driver - Used by Xilinx Zynq
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010 - 2014 Xilinx, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/watchdog.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define CDNS_WDT_DEFAULT_TIMEOUT	10
21*4882a593Smuzhiyun /* Supports 1 - 516 sec */
22*4882a593Smuzhiyun #define CDNS_WDT_MIN_TIMEOUT	1
23*4882a593Smuzhiyun #define CDNS_WDT_MAX_TIMEOUT	516
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Restart key */
26*4882a593Smuzhiyun #define CDNS_WDT_RESTART_KEY 0x00001999
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Counter register access key */
29*4882a593Smuzhiyun #define CDNS_WDT_REGISTER_ACCESS_KEY 0x00920000
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* Counter value divisor */
32*4882a593Smuzhiyun #define CDNS_WDT_COUNTER_VALUE_DIVISOR 0x1000
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Clock prescaler value and selection */
35*4882a593Smuzhiyun #define CDNS_WDT_PRESCALE_64	64
36*4882a593Smuzhiyun #define CDNS_WDT_PRESCALE_512	512
37*4882a593Smuzhiyun #define CDNS_WDT_PRESCALE_4096	4096
38*4882a593Smuzhiyun #define CDNS_WDT_PRESCALE_SELECT_64	1
39*4882a593Smuzhiyun #define CDNS_WDT_PRESCALE_SELECT_512	2
40*4882a593Smuzhiyun #define CDNS_WDT_PRESCALE_SELECT_4096	3
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* Input clock frequency */
43*4882a593Smuzhiyun #define CDNS_WDT_CLK_10MHZ	10000000
44*4882a593Smuzhiyun #define CDNS_WDT_CLK_75MHZ	75000000
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* Counter maximum value */
47*4882a593Smuzhiyun #define CDNS_WDT_COUNTER_MAX 0xFFF
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static int wdt_timeout;
50*4882a593Smuzhiyun static int nowayout = WATCHDOG_NOWAYOUT;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun module_param(wdt_timeout, int, 0644);
53*4882a593Smuzhiyun MODULE_PARM_DESC(wdt_timeout,
54*4882a593Smuzhiyun 		 "Watchdog time in seconds. (default="
55*4882a593Smuzhiyun 		 __MODULE_STRING(CDNS_WDT_DEFAULT_TIMEOUT) ")");
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun module_param(nowayout, int, 0644);
58*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout,
59*4882a593Smuzhiyun 		 "Watchdog cannot be stopped once started (default="
60*4882a593Smuzhiyun 		 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /**
63*4882a593Smuzhiyun  * struct cdns_wdt - Watchdog device structure
64*4882a593Smuzhiyun  * @regs: baseaddress of device
65*4882a593Smuzhiyun  * @rst: reset flag
66*4882a593Smuzhiyun  * @clk: struct clk * of a clock source
67*4882a593Smuzhiyun  * @prescaler: for saving prescaler value
68*4882a593Smuzhiyun  * @ctrl_clksel: counter clock prescaler selection
69*4882a593Smuzhiyun  * @io_lock: spinlock for IO register access
70*4882a593Smuzhiyun  * @cdns_wdt_device: watchdog device structure
71*4882a593Smuzhiyun  *
72*4882a593Smuzhiyun  * Structure containing parameters specific to cadence watchdog.
73*4882a593Smuzhiyun  */
74*4882a593Smuzhiyun struct cdns_wdt {
75*4882a593Smuzhiyun 	void __iomem		*regs;
76*4882a593Smuzhiyun 	bool			rst;
77*4882a593Smuzhiyun 	struct clk		*clk;
78*4882a593Smuzhiyun 	u32			prescaler;
79*4882a593Smuzhiyun 	u32			ctrl_clksel;
80*4882a593Smuzhiyun 	spinlock_t		io_lock;
81*4882a593Smuzhiyun 	struct watchdog_device	cdns_wdt_device;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* Write access to Registers */
cdns_wdt_writereg(struct cdns_wdt * wdt,u32 offset,u32 val)85*4882a593Smuzhiyun static inline void cdns_wdt_writereg(struct cdns_wdt *wdt, u32 offset, u32 val)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	writel_relaxed(val, wdt->regs + offset);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*************************Register Map**************************************/
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Register Offsets for the WDT */
93*4882a593Smuzhiyun #define CDNS_WDT_ZMR_OFFSET	0x0	/* Zero Mode Register */
94*4882a593Smuzhiyun #define CDNS_WDT_CCR_OFFSET	0x4	/* Counter Control Register */
95*4882a593Smuzhiyun #define CDNS_WDT_RESTART_OFFSET	0x8	/* Restart Register */
96*4882a593Smuzhiyun #define CDNS_WDT_SR_OFFSET	0xC	/* Status Register */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun  * Zero Mode Register - This register controls how the time out is indicated
100*4882a593Smuzhiyun  * and also contains the access code to allow writes to the register (0xABC).
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun #define CDNS_WDT_ZMR_WDEN_MASK	0x00000001 /* Enable the WDT */
103*4882a593Smuzhiyun #define CDNS_WDT_ZMR_RSTEN_MASK	0x00000002 /* Enable the reset output */
104*4882a593Smuzhiyun #define CDNS_WDT_ZMR_IRQEN_MASK	0x00000004 /* Enable IRQ output */
105*4882a593Smuzhiyun #define CDNS_WDT_ZMR_RSTLEN_16	0x00000030 /* Reset pulse of 16 pclk cycles */
106*4882a593Smuzhiyun #define CDNS_WDT_ZMR_ZKEY_VAL	0x00ABC000 /* Access key, 0xABC << 12 */
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * Counter Control register - This register controls how fast the timer runs
109*4882a593Smuzhiyun  * and the reset value and also contains the access code to allow writes to
110*4882a593Smuzhiyun  * the register.
111*4882a593Smuzhiyun  */
112*4882a593Smuzhiyun #define CDNS_WDT_CCR_CRV_MASK	0x00003FFC /* Counter reset value */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /**
115*4882a593Smuzhiyun  * cdns_wdt_stop - Stop the watchdog.
116*4882a593Smuzhiyun  *
117*4882a593Smuzhiyun  * @wdd: watchdog device
118*4882a593Smuzhiyun  *
119*4882a593Smuzhiyun  * Read the contents of the ZMR register, clear the WDEN bit
120*4882a593Smuzhiyun  * in the register and set the access key for successful write.
121*4882a593Smuzhiyun  *
122*4882a593Smuzhiyun  * Return: always 0
123*4882a593Smuzhiyun  */
cdns_wdt_stop(struct watchdog_device * wdd)124*4882a593Smuzhiyun static int cdns_wdt_stop(struct watchdog_device *wdd)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct cdns_wdt *wdt = watchdog_get_drvdata(wdd);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	spin_lock(&wdt->io_lock);
129*4882a593Smuzhiyun 	cdns_wdt_writereg(wdt, CDNS_WDT_ZMR_OFFSET,
130*4882a593Smuzhiyun 			  CDNS_WDT_ZMR_ZKEY_VAL & (~CDNS_WDT_ZMR_WDEN_MASK));
131*4882a593Smuzhiyun 	spin_unlock(&wdt->io_lock);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /**
137*4882a593Smuzhiyun  * cdns_wdt_reload - Reload the watchdog timer (i.e. pat the watchdog).
138*4882a593Smuzhiyun  *
139*4882a593Smuzhiyun  * @wdd: watchdog device
140*4882a593Smuzhiyun  *
141*4882a593Smuzhiyun  * Write the restart key value (0x00001999) to the restart register.
142*4882a593Smuzhiyun  *
143*4882a593Smuzhiyun  * Return: always 0
144*4882a593Smuzhiyun  */
cdns_wdt_reload(struct watchdog_device * wdd)145*4882a593Smuzhiyun static int cdns_wdt_reload(struct watchdog_device *wdd)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct cdns_wdt *wdt = watchdog_get_drvdata(wdd);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	spin_lock(&wdt->io_lock);
150*4882a593Smuzhiyun 	cdns_wdt_writereg(wdt, CDNS_WDT_RESTART_OFFSET,
151*4882a593Smuzhiyun 			  CDNS_WDT_RESTART_KEY);
152*4882a593Smuzhiyun 	spin_unlock(&wdt->io_lock);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /**
158*4882a593Smuzhiyun  * cdns_wdt_start - Enable and start the watchdog.
159*4882a593Smuzhiyun  *
160*4882a593Smuzhiyun  * @wdd: watchdog device
161*4882a593Smuzhiyun  *
162*4882a593Smuzhiyun  * The counter value is calculated according to the formula:
163*4882a593Smuzhiyun  *		calculated count = (timeout * clock) / prescaler + 1.
164*4882a593Smuzhiyun  * The calculated count is divided by 0x1000 to obtain the field value
165*4882a593Smuzhiyun  * to write to counter control register.
166*4882a593Smuzhiyun  * Clears the contents of prescaler and counter reset value. Sets the
167*4882a593Smuzhiyun  * prescaler to 4096 and the calculated count and access key
168*4882a593Smuzhiyun  * to write to CCR Register.
169*4882a593Smuzhiyun  * Sets the WDT (WDEN bit) and either the Reset signal(RSTEN bit)
170*4882a593Smuzhiyun  * or Interrupt signal(IRQEN) with a specified cycles and the access
171*4882a593Smuzhiyun  * key to write to ZMR Register.
172*4882a593Smuzhiyun  *
173*4882a593Smuzhiyun  * Return: always 0
174*4882a593Smuzhiyun  */
cdns_wdt_start(struct watchdog_device * wdd)175*4882a593Smuzhiyun static int cdns_wdt_start(struct watchdog_device *wdd)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct cdns_wdt *wdt = watchdog_get_drvdata(wdd);
178*4882a593Smuzhiyun 	unsigned int data = 0;
179*4882a593Smuzhiyun 	unsigned short count;
180*4882a593Smuzhiyun 	unsigned long clock_f = clk_get_rate(wdt->clk);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/*
183*4882a593Smuzhiyun 	 * Counter value divisor to obtain the value of
184*4882a593Smuzhiyun 	 * counter reset to be written to control register.
185*4882a593Smuzhiyun 	 */
186*4882a593Smuzhiyun 	count = (wdd->timeout * (clock_f / wdt->prescaler)) /
187*4882a593Smuzhiyun 		 CDNS_WDT_COUNTER_VALUE_DIVISOR + 1;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (count > CDNS_WDT_COUNTER_MAX)
190*4882a593Smuzhiyun 		count = CDNS_WDT_COUNTER_MAX;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	spin_lock(&wdt->io_lock);
193*4882a593Smuzhiyun 	cdns_wdt_writereg(wdt, CDNS_WDT_ZMR_OFFSET,
194*4882a593Smuzhiyun 			  CDNS_WDT_ZMR_ZKEY_VAL);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	count = (count << 2) & CDNS_WDT_CCR_CRV_MASK;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Write counter access key first to be able write to register */
199*4882a593Smuzhiyun 	data = count | CDNS_WDT_REGISTER_ACCESS_KEY | wdt->ctrl_clksel;
200*4882a593Smuzhiyun 	cdns_wdt_writereg(wdt, CDNS_WDT_CCR_OFFSET, data);
201*4882a593Smuzhiyun 	data = CDNS_WDT_ZMR_WDEN_MASK | CDNS_WDT_ZMR_RSTLEN_16 |
202*4882a593Smuzhiyun 	       CDNS_WDT_ZMR_ZKEY_VAL;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* Reset on timeout if specified in device tree. */
205*4882a593Smuzhiyun 	if (wdt->rst) {
206*4882a593Smuzhiyun 		data |= CDNS_WDT_ZMR_RSTEN_MASK;
207*4882a593Smuzhiyun 		data &= ~CDNS_WDT_ZMR_IRQEN_MASK;
208*4882a593Smuzhiyun 	} else {
209*4882a593Smuzhiyun 		data &= ~CDNS_WDT_ZMR_RSTEN_MASK;
210*4882a593Smuzhiyun 		data |= CDNS_WDT_ZMR_IRQEN_MASK;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 	cdns_wdt_writereg(wdt, CDNS_WDT_ZMR_OFFSET, data);
213*4882a593Smuzhiyun 	cdns_wdt_writereg(wdt, CDNS_WDT_RESTART_OFFSET,
214*4882a593Smuzhiyun 			  CDNS_WDT_RESTART_KEY);
215*4882a593Smuzhiyun 	spin_unlock(&wdt->io_lock);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /**
221*4882a593Smuzhiyun  * cdns_wdt_settimeout - Set a new timeout value for the watchdog device.
222*4882a593Smuzhiyun  *
223*4882a593Smuzhiyun  * @wdd: watchdog device
224*4882a593Smuzhiyun  * @new_time: new timeout value that needs to be set
225*4882a593Smuzhiyun  * Return: 0 on success
226*4882a593Smuzhiyun  *
227*4882a593Smuzhiyun  * Update the watchdog_device timeout with new value which is used when
228*4882a593Smuzhiyun  * cdns_wdt_start is called.
229*4882a593Smuzhiyun  */
cdns_wdt_settimeout(struct watchdog_device * wdd,unsigned int new_time)230*4882a593Smuzhiyun static int cdns_wdt_settimeout(struct watchdog_device *wdd,
231*4882a593Smuzhiyun 			       unsigned int new_time)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	wdd->timeout = new_time;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return cdns_wdt_start(wdd);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /**
239*4882a593Smuzhiyun  * cdns_wdt_irq_handler - Notifies of watchdog timeout.
240*4882a593Smuzhiyun  *
241*4882a593Smuzhiyun  * @irq: interrupt number
242*4882a593Smuzhiyun  * @dev_id: pointer to a platform device structure
243*4882a593Smuzhiyun  * Return: IRQ_HANDLED
244*4882a593Smuzhiyun  *
245*4882a593Smuzhiyun  * The handler is invoked when the watchdog times out and a
246*4882a593Smuzhiyun  * reset on timeout has not been enabled.
247*4882a593Smuzhiyun  */
cdns_wdt_irq_handler(int irq,void * dev_id)248*4882a593Smuzhiyun static irqreturn_t cdns_wdt_irq_handler(int irq, void *dev_id)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct platform_device *pdev = dev_id;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	dev_info(&pdev->dev,
253*4882a593Smuzhiyun 		 "Watchdog timed out. Internal reset not enabled\n");
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return IRQ_HANDLED;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun  * Info structure used to indicate the features supported by the device
260*4882a593Smuzhiyun  * to the upper layers. This is defined in watchdog.h header file.
261*4882a593Smuzhiyun  */
262*4882a593Smuzhiyun static const struct watchdog_info cdns_wdt_info = {
263*4882a593Smuzhiyun 	.identity	= "cdns_wdt watchdog",
264*4882a593Smuzhiyun 	.options	= WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING |
265*4882a593Smuzhiyun 			  WDIOF_MAGICCLOSE,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /* Watchdog Core Ops */
269*4882a593Smuzhiyun static const struct watchdog_ops cdns_wdt_ops = {
270*4882a593Smuzhiyun 	.owner = THIS_MODULE,
271*4882a593Smuzhiyun 	.start = cdns_wdt_start,
272*4882a593Smuzhiyun 	.stop = cdns_wdt_stop,
273*4882a593Smuzhiyun 	.ping = cdns_wdt_reload,
274*4882a593Smuzhiyun 	.set_timeout = cdns_wdt_settimeout,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
cdns_clk_disable_unprepare(void * data)277*4882a593Smuzhiyun static void cdns_clk_disable_unprepare(void *data)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	clk_disable_unprepare(data);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /************************Platform Operations*****************************/
283*4882a593Smuzhiyun /**
284*4882a593Smuzhiyun  * cdns_wdt_probe - Probe call for the device.
285*4882a593Smuzhiyun  *
286*4882a593Smuzhiyun  * @pdev: handle to the platform device structure.
287*4882a593Smuzhiyun  * Return: 0 on success, negative error otherwise.
288*4882a593Smuzhiyun  *
289*4882a593Smuzhiyun  * It does all the memory allocation and registration for the device.
290*4882a593Smuzhiyun  */
cdns_wdt_probe(struct platform_device * pdev)291*4882a593Smuzhiyun static int cdns_wdt_probe(struct platform_device *pdev)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
294*4882a593Smuzhiyun 	int ret, irq;
295*4882a593Smuzhiyun 	unsigned long clock_f;
296*4882a593Smuzhiyun 	struct cdns_wdt *wdt;
297*4882a593Smuzhiyun 	struct watchdog_device *cdns_wdt_device;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
300*4882a593Smuzhiyun 	if (!wdt)
301*4882a593Smuzhiyun 		return -ENOMEM;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	cdns_wdt_device = &wdt->cdns_wdt_device;
304*4882a593Smuzhiyun 	cdns_wdt_device->info = &cdns_wdt_info;
305*4882a593Smuzhiyun 	cdns_wdt_device->ops = &cdns_wdt_ops;
306*4882a593Smuzhiyun 	cdns_wdt_device->timeout = CDNS_WDT_DEFAULT_TIMEOUT;
307*4882a593Smuzhiyun 	cdns_wdt_device->min_timeout = CDNS_WDT_MIN_TIMEOUT;
308*4882a593Smuzhiyun 	cdns_wdt_device->max_timeout = CDNS_WDT_MAX_TIMEOUT;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	wdt->regs = devm_platform_ioremap_resource(pdev, 0);
311*4882a593Smuzhiyun 	if (IS_ERR(wdt->regs))
312*4882a593Smuzhiyun 		return PTR_ERR(wdt->regs);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Register the interrupt */
315*4882a593Smuzhiyun 	wdt->rst = of_property_read_bool(dev->of_node, "reset-on-timeout");
316*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
317*4882a593Smuzhiyun 	if (!wdt->rst && irq >= 0) {
318*4882a593Smuzhiyun 		ret = devm_request_irq(dev, irq, cdns_wdt_irq_handler, 0,
319*4882a593Smuzhiyun 				       pdev->name, pdev);
320*4882a593Smuzhiyun 		if (ret) {
321*4882a593Smuzhiyun 			dev_err(dev,
322*4882a593Smuzhiyun 				"cannot register interrupt handler err=%d\n",
323*4882a593Smuzhiyun 				ret);
324*4882a593Smuzhiyun 			return ret;
325*4882a593Smuzhiyun 		}
326*4882a593Smuzhiyun 	}
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	/* Initialize the members of cdns_wdt structure */
329*4882a593Smuzhiyun 	cdns_wdt_device->parent = dev;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	watchdog_init_timeout(cdns_wdt_device, wdt_timeout, dev);
332*4882a593Smuzhiyun 	watchdog_set_nowayout(cdns_wdt_device, nowayout);
333*4882a593Smuzhiyun 	watchdog_stop_on_reboot(cdns_wdt_device);
334*4882a593Smuzhiyun 	watchdog_set_drvdata(cdns_wdt_device, wdt);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	wdt->clk = devm_clk_get(dev, NULL);
337*4882a593Smuzhiyun 	if (IS_ERR(wdt->clk))
338*4882a593Smuzhiyun 		return dev_err_probe(dev, PTR_ERR(wdt->clk),
339*4882a593Smuzhiyun 				     "input clock not found\n");
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	ret = clk_prepare_enable(wdt->clk);
342*4882a593Smuzhiyun 	if (ret) {
343*4882a593Smuzhiyun 		dev_err(dev, "unable to enable clock\n");
344*4882a593Smuzhiyun 		return ret;
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 	ret = devm_add_action_or_reset(dev, cdns_clk_disable_unprepare,
347*4882a593Smuzhiyun 				       wdt->clk);
348*4882a593Smuzhiyun 	if (ret)
349*4882a593Smuzhiyun 		return ret;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	clock_f = clk_get_rate(wdt->clk);
352*4882a593Smuzhiyun 	if (clock_f <= CDNS_WDT_CLK_75MHZ) {
353*4882a593Smuzhiyun 		wdt->prescaler = CDNS_WDT_PRESCALE_512;
354*4882a593Smuzhiyun 		wdt->ctrl_clksel = CDNS_WDT_PRESCALE_SELECT_512;
355*4882a593Smuzhiyun 	} else {
356*4882a593Smuzhiyun 		wdt->prescaler = CDNS_WDT_PRESCALE_4096;
357*4882a593Smuzhiyun 		wdt->ctrl_clksel = CDNS_WDT_PRESCALE_SELECT_4096;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	spin_lock_init(&wdt->io_lock);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	watchdog_stop_on_reboot(cdns_wdt_device);
363*4882a593Smuzhiyun 	watchdog_stop_on_unregister(cdns_wdt_device);
364*4882a593Smuzhiyun 	ret = devm_watchdog_register_device(dev, cdns_wdt_device);
365*4882a593Smuzhiyun 	if (ret)
366*4882a593Smuzhiyun 		return ret;
367*4882a593Smuzhiyun 	platform_set_drvdata(pdev, wdt);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	dev_info(dev, "Xilinx Watchdog Timer with timeout %ds%s\n",
370*4882a593Smuzhiyun 		 cdns_wdt_device->timeout, nowayout ? ", nowayout" : "");
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun /**
376*4882a593Smuzhiyun  * cdns_wdt_suspend - Stop the device.
377*4882a593Smuzhiyun  *
378*4882a593Smuzhiyun  * @dev: handle to the device structure.
379*4882a593Smuzhiyun  * Return: 0 always.
380*4882a593Smuzhiyun  */
cdns_wdt_suspend(struct device * dev)381*4882a593Smuzhiyun static int __maybe_unused cdns_wdt_suspend(struct device *dev)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	struct cdns_wdt *wdt = dev_get_drvdata(dev);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	if (watchdog_active(&wdt->cdns_wdt_device)) {
386*4882a593Smuzhiyun 		cdns_wdt_stop(&wdt->cdns_wdt_device);
387*4882a593Smuzhiyun 		clk_disable_unprepare(wdt->clk);
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun /**
394*4882a593Smuzhiyun  * cdns_wdt_resume - Resume the device.
395*4882a593Smuzhiyun  *
396*4882a593Smuzhiyun  * @dev: handle to the device structure.
397*4882a593Smuzhiyun  * Return: 0 on success, errno otherwise.
398*4882a593Smuzhiyun  */
cdns_wdt_resume(struct device * dev)399*4882a593Smuzhiyun static int __maybe_unused cdns_wdt_resume(struct device *dev)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	int ret;
402*4882a593Smuzhiyun 	struct cdns_wdt *wdt = dev_get_drvdata(dev);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	if (watchdog_active(&wdt->cdns_wdt_device)) {
405*4882a593Smuzhiyun 		ret = clk_prepare_enable(wdt->clk);
406*4882a593Smuzhiyun 		if (ret) {
407*4882a593Smuzhiyun 			dev_err(dev, "unable to enable clock\n");
408*4882a593Smuzhiyun 			return ret;
409*4882a593Smuzhiyun 		}
410*4882a593Smuzhiyun 		cdns_wdt_start(&wdt->cdns_wdt_device);
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(cdns_wdt_pm_ops, cdns_wdt_suspend, cdns_wdt_resume);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun static const struct of_device_id cdns_wdt_of_match[] = {
419*4882a593Smuzhiyun 	{ .compatible = "cdns,wdt-r1p2", },
420*4882a593Smuzhiyun 	{ /* end of table */ }
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cdns_wdt_of_match);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun /* Driver Structure */
425*4882a593Smuzhiyun static struct platform_driver cdns_wdt_driver = {
426*4882a593Smuzhiyun 	.probe		= cdns_wdt_probe,
427*4882a593Smuzhiyun 	.driver		= {
428*4882a593Smuzhiyun 		.name	= "cdns-wdt",
429*4882a593Smuzhiyun 		.of_match_table = cdns_wdt_of_match,
430*4882a593Smuzhiyun 		.pm	= &cdns_wdt_pm_ops,
431*4882a593Smuzhiyun 	},
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun module_platform_driver(cdns_wdt_driver);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun MODULE_AUTHOR("Xilinx, Inc.");
437*4882a593Smuzhiyun MODULE_DESCRIPTION("Watchdog driver for Cadence WDT");
438*4882a593Smuzhiyun MODULE_LICENSE("GPL");
439