1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Watchdog timer for PowerPC Book-E systems
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Matthew McClintock
6*4882a593Smuzhiyun * Maintainer: Kumar Gala <galak@kernel.crashing.org>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright 2005, 2008, 2010-2011 Freescale Semiconductor Inc.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/smp.h>
15*4882a593Smuzhiyun #include <linux/watchdog.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/reg_booke.h>
18*4882a593Smuzhiyun #include <asm/time.h>
19*4882a593Smuzhiyun #include <asm/div64.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* If the kernel parameter wdt=1, the watchdog will be enabled at boot.
22*4882a593Smuzhiyun * Also, the wdt_period sets the watchdog timer period timeout.
23*4882a593Smuzhiyun * For E500 cpus the wdt_period sets which bit changing from 0->1 will
24*4882a593Smuzhiyun * trigger a watchdog timeout. This watchdog timeout will occur 3 times, the
25*4882a593Smuzhiyun * first time nothing will happen, the second time a watchdog exception will
26*4882a593Smuzhiyun * occur, and the final time the board will reset.
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #ifdef CONFIG_PPC_FSL_BOOK3E
31*4882a593Smuzhiyun #define WDTP(x) ((((x)&0x3)<<30)|(((x)&0x3c)<<15))
32*4882a593Smuzhiyun #define WDTP_MASK (WDTP(0x3f))
33*4882a593Smuzhiyun #else
34*4882a593Smuzhiyun #define WDTP(x) (TCR_WP(x))
35*4882a593Smuzhiyun #define WDTP_MASK (TCR_WP_MASK)
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static bool booke_wdt_enabled;
39*4882a593Smuzhiyun module_param(booke_wdt_enabled, bool, 0);
40*4882a593Smuzhiyun static int booke_wdt_period = CONFIG_BOOKE_WDT_DEFAULT_TIMEOUT;
41*4882a593Smuzhiyun module_param(booke_wdt_period, int, 0);
42*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
43*4882a593Smuzhiyun module_param(nowayout, bool, 0);
44*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout,
45*4882a593Smuzhiyun "Watchdog cannot be stopped once started (default="
46*4882a593Smuzhiyun __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #ifdef CONFIG_PPC_FSL_BOOK3E
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* For the specified period, determine the number of seconds
51*4882a593Smuzhiyun * corresponding to the reset time. There will be a watchdog
52*4882a593Smuzhiyun * exception at approximately 3/5 of this time.
53*4882a593Smuzhiyun *
54*4882a593Smuzhiyun * The formula to calculate this is given by:
55*4882a593Smuzhiyun * 2.5 * (2^(63-period+1)) / timebase_freq
56*4882a593Smuzhiyun *
57*4882a593Smuzhiyun * In order to simplify things, we assume that period is
58*4882a593Smuzhiyun * at least 1. This will still result in a very long timeout.
59*4882a593Smuzhiyun */
period_to_sec(unsigned int period)60*4882a593Smuzhiyun static unsigned long long period_to_sec(unsigned int period)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun unsigned long long tmp = 1ULL << (64 - period);
63*4882a593Smuzhiyun unsigned long tmp2 = ppc_tb_freq;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* tmp may be a very large number and we don't want to overflow,
66*4882a593Smuzhiyun * so divide the timebase freq instead of multiplying tmp
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun tmp2 = tmp2 / 5 * 2;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun do_div(tmp, tmp2);
71*4882a593Smuzhiyun return tmp;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun * This procedure will find the highest period which will give a timeout
76*4882a593Smuzhiyun * greater than the one required. e.g. for a bus speed of 66666666 and
77*4882a593Smuzhiyun * and a parameter of 2 secs, then this procedure will return a value of 38.
78*4882a593Smuzhiyun */
sec_to_period(unsigned int secs)79*4882a593Smuzhiyun static unsigned int sec_to_period(unsigned int secs)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun unsigned int period;
82*4882a593Smuzhiyun for (period = 63; period > 0; period--) {
83*4882a593Smuzhiyun if (period_to_sec(period) >= secs)
84*4882a593Smuzhiyun return period;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define MAX_WDT_TIMEOUT period_to_sec(1)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #else /* CONFIG_PPC_FSL_BOOK3E */
92*4882a593Smuzhiyun
period_to_sec(unsigned int period)93*4882a593Smuzhiyun static unsigned long long period_to_sec(unsigned int period)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun return period;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
sec_to_period(unsigned int secs)98*4882a593Smuzhiyun static unsigned int sec_to_period(unsigned int secs)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun return secs;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define MAX_WDT_TIMEOUT 3 /* from Kconfig */
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #endif /* !CONFIG_PPC_FSL_BOOK3E */
106*4882a593Smuzhiyun
__booke_wdt_set(void * data)107*4882a593Smuzhiyun static void __booke_wdt_set(void *data)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun u32 val;
110*4882a593Smuzhiyun struct watchdog_device *wdog = data;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun val = mfspr(SPRN_TCR);
113*4882a593Smuzhiyun val &= ~WDTP_MASK;
114*4882a593Smuzhiyun val |= WDTP(sec_to_period(wdog->timeout));
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun mtspr(SPRN_TCR, val);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
booke_wdt_set(void * data)119*4882a593Smuzhiyun static void booke_wdt_set(void *data)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun on_each_cpu(__booke_wdt_set, data, 0);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
__booke_wdt_ping(void * data)124*4882a593Smuzhiyun static void __booke_wdt_ping(void *data)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun mtspr(SPRN_TSR, TSR_ENW|TSR_WIS);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
booke_wdt_ping(struct watchdog_device * wdog)129*4882a593Smuzhiyun static int booke_wdt_ping(struct watchdog_device *wdog)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun on_each_cpu(__booke_wdt_ping, NULL, 0);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
__booke_wdt_enable(void * data)136*4882a593Smuzhiyun static void __booke_wdt_enable(void *data)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun u32 val;
139*4882a593Smuzhiyun struct watchdog_device *wdog = data;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* clear status before enabling watchdog */
142*4882a593Smuzhiyun __booke_wdt_ping(NULL);
143*4882a593Smuzhiyun val = mfspr(SPRN_TCR);
144*4882a593Smuzhiyun val &= ~WDTP_MASK;
145*4882a593Smuzhiyun val |= (TCR_WIE|TCR_WRC(WRC_CHIP)|WDTP(sec_to_period(wdog->timeout)));
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun mtspr(SPRN_TCR, val);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /**
151*4882a593Smuzhiyun * booke_wdt_disable - disable the watchdog on the given CPU
152*4882a593Smuzhiyun *
153*4882a593Smuzhiyun * This function is called on each CPU. It disables the watchdog on that CPU.
154*4882a593Smuzhiyun *
155*4882a593Smuzhiyun * TCR[WRC] cannot be changed once it has been set to non-zero, but we can
156*4882a593Smuzhiyun * effectively disable the watchdog by setting its period to the maximum value.
157*4882a593Smuzhiyun */
__booke_wdt_disable(void * data)158*4882a593Smuzhiyun static void __booke_wdt_disable(void *data)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun u32 val;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun val = mfspr(SPRN_TCR);
163*4882a593Smuzhiyun val &= ~(TCR_WIE | WDTP_MASK);
164*4882a593Smuzhiyun mtspr(SPRN_TCR, val);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* clear status to make sure nothing is pending */
167*4882a593Smuzhiyun __booke_wdt_ping(NULL);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
booke_wdt_start(struct watchdog_device * wdog)171*4882a593Smuzhiyun static int booke_wdt_start(struct watchdog_device *wdog)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun on_each_cpu(__booke_wdt_enable, wdog, 0);
174*4882a593Smuzhiyun pr_debug("watchdog enabled (timeout = %u sec)\n", wdog->timeout);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
booke_wdt_stop(struct watchdog_device * wdog)179*4882a593Smuzhiyun static int booke_wdt_stop(struct watchdog_device *wdog)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun on_each_cpu(__booke_wdt_disable, NULL, 0);
182*4882a593Smuzhiyun pr_debug("watchdog disabled\n");
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
booke_wdt_set_timeout(struct watchdog_device * wdt_dev,unsigned int timeout)187*4882a593Smuzhiyun static int booke_wdt_set_timeout(struct watchdog_device *wdt_dev,
188*4882a593Smuzhiyun unsigned int timeout)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun wdt_dev->timeout = timeout;
191*4882a593Smuzhiyun booke_wdt_set(wdt_dev);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static struct watchdog_info booke_wdt_info __ro_after_init = {
197*4882a593Smuzhiyun .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
198*4882a593Smuzhiyun .identity = "PowerPC Book-E Watchdog",
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static const struct watchdog_ops booke_wdt_ops = {
202*4882a593Smuzhiyun .owner = THIS_MODULE,
203*4882a593Smuzhiyun .start = booke_wdt_start,
204*4882a593Smuzhiyun .stop = booke_wdt_stop,
205*4882a593Smuzhiyun .ping = booke_wdt_ping,
206*4882a593Smuzhiyun .set_timeout = booke_wdt_set_timeout,
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static struct watchdog_device booke_wdt_dev = {
210*4882a593Smuzhiyun .info = &booke_wdt_info,
211*4882a593Smuzhiyun .ops = &booke_wdt_ops,
212*4882a593Smuzhiyun .min_timeout = 1,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
booke_wdt_exit(void)215*4882a593Smuzhiyun static void __exit booke_wdt_exit(void)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun watchdog_unregister_device(&booke_wdt_dev);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
booke_wdt_init(void)220*4882a593Smuzhiyun static int __init booke_wdt_init(void)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun int ret = 0;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun pr_info("powerpc book-e watchdog driver loaded\n");
225*4882a593Smuzhiyun booke_wdt_info.firmware_version = cur_cpu_spec->pvr_value;
226*4882a593Smuzhiyun booke_wdt_set_timeout(&booke_wdt_dev,
227*4882a593Smuzhiyun period_to_sec(booke_wdt_period));
228*4882a593Smuzhiyun watchdog_set_nowayout(&booke_wdt_dev, nowayout);
229*4882a593Smuzhiyun booke_wdt_dev.max_timeout = MAX_WDT_TIMEOUT;
230*4882a593Smuzhiyun if (booke_wdt_enabled)
231*4882a593Smuzhiyun booke_wdt_start(&booke_wdt_dev);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun ret = watchdog_register_device(&booke_wdt_dev);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return ret;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun module_init(booke_wdt_init);
239*4882a593Smuzhiyun module_exit(booke_wdt_exit);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun MODULE_ALIAS("booke_wdt");
242*4882a593Smuzhiyun MODULE_DESCRIPTION("PowerPC Book-E watchdog driver");
243*4882a593Smuzhiyun MODULE_LICENSE("GPL");
244