1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Watchdog driver for Marvell Armada 37xx SoCs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Marek Behun <marek.behun@nic.cz>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/moduleparam.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun #include <linux/watchdog.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun * There are four counters that can be used for watchdog on Armada 37xx.
25*4882a593Smuzhiyun * The addresses for counter control registers are register base plus ID*0x10,
26*4882a593Smuzhiyun * where ID is 0, 1, 2 or 3.
27*4882a593Smuzhiyun *
28*4882a593Smuzhiyun * In this driver we use IDs 0 and 1. Counter ID 1 is used as watchdog counter,
29*4882a593Smuzhiyun * while counter ID 0 is used to implement pinging the watchdog: counter ID 1 is
30*4882a593Smuzhiyun * set to restart counting from initial value on counter ID 0 end count event.
31*4882a593Smuzhiyun * Pinging is done by forcing immediate end count event on counter ID 0.
32*4882a593Smuzhiyun * If only one counter was used, pinging would have to be implemented by
33*4882a593Smuzhiyun * disabling and enabling the counter, leaving the system in a vulnerable state
34*4882a593Smuzhiyun * for a (really) short period of time.
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * Counters ID 2 and 3 are enabled by default even before U-Boot loads,
37*4882a593Smuzhiyun * therefore this driver does not provide a way to use them, eg. by setting a
38*4882a593Smuzhiyun * property in device tree.
39*4882a593Smuzhiyun */
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define CNTR_ID_RETRIGGER 0
42*4882a593Smuzhiyun #define CNTR_ID_WDOG 1
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* relative to cpu_misc */
45*4882a593Smuzhiyun #define WDT_TIMER_SELECT 0x64
46*4882a593Smuzhiyun #define WDT_TIMER_SELECT_MASK 0xf
47*4882a593Smuzhiyun #define WDT_TIMER_SELECT_VAL BIT(CNTR_ID_WDOG)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* relative to reg */
50*4882a593Smuzhiyun #define CNTR_CTRL(id) ((id) * 0x10)
51*4882a593Smuzhiyun #define CNTR_CTRL_ENABLE 0x0001
52*4882a593Smuzhiyun #define CNTR_CTRL_ACTIVE 0x0002
53*4882a593Smuzhiyun #define CNTR_CTRL_MODE_MASK 0x000c
54*4882a593Smuzhiyun #define CNTR_CTRL_MODE_ONESHOT 0x0000
55*4882a593Smuzhiyun #define CNTR_CTRL_MODE_HWSIG 0x000c
56*4882a593Smuzhiyun #define CNTR_CTRL_TRIG_SRC_MASK 0x00f0
57*4882a593Smuzhiyun #define CNTR_CTRL_TRIG_SRC_PREV_CNTR 0x0050
58*4882a593Smuzhiyun #define CNTR_CTRL_PRESCALE_MASK 0xff00
59*4882a593Smuzhiyun #define CNTR_CTRL_PRESCALE_MIN 2
60*4882a593Smuzhiyun #define CNTR_CTRL_PRESCALE_SHIFT 8
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define CNTR_COUNT_LOW(id) (CNTR_CTRL(id) + 0x4)
63*4882a593Smuzhiyun #define CNTR_COUNT_HIGH(id) (CNTR_CTRL(id) + 0x8)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define WATCHDOG_TIMEOUT 120
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static unsigned int timeout;
68*4882a593Smuzhiyun module_param(timeout, int, 0);
69*4882a593Smuzhiyun MODULE_PARM_DESC(timeout, "Watchdog timeout in seconds");
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
72*4882a593Smuzhiyun module_param(nowayout, bool, 0);
73*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
74*4882a593Smuzhiyun __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct armada_37xx_watchdog {
77*4882a593Smuzhiyun struct watchdog_device wdt;
78*4882a593Smuzhiyun struct regmap *cpu_misc;
79*4882a593Smuzhiyun void __iomem *reg;
80*4882a593Smuzhiyun u64 timeout; /* in clock ticks */
81*4882a593Smuzhiyun unsigned long clk_rate;
82*4882a593Smuzhiyun struct clk *clk;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
get_counter_value(struct armada_37xx_watchdog * dev,int id)85*4882a593Smuzhiyun static u64 get_counter_value(struct armada_37xx_watchdog *dev, int id)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun u64 val;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun * when low is read, high is latched into flip-flops so that it can be
91*4882a593Smuzhiyun * read consistently without using software debouncing
92*4882a593Smuzhiyun */
93*4882a593Smuzhiyun val = readl(dev->reg + CNTR_COUNT_LOW(id));
94*4882a593Smuzhiyun val |= ((u64)readl(dev->reg + CNTR_COUNT_HIGH(id))) << 32;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return val;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
set_counter_value(struct armada_37xx_watchdog * dev,int id,u64 val)99*4882a593Smuzhiyun static void set_counter_value(struct armada_37xx_watchdog *dev, int id, u64 val)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun writel(val & 0xffffffff, dev->reg + CNTR_COUNT_LOW(id));
102*4882a593Smuzhiyun writel(val >> 32, dev->reg + CNTR_COUNT_HIGH(id));
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
counter_enable(struct armada_37xx_watchdog * dev,int id)105*4882a593Smuzhiyun static void counter_enable(struct armada_37xx_watchdog *dev, int id)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun u32 reg;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun reg = readl(dev->reg + CNTR_CTRL(id));
110*4882a593Smuzhiyun reg |= CNTR_CTRL_ENABLE;
111*4882a593Smuzhiyun writel(reg, dev->reg + CNTR_CTRL(id));
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
counter_disable(struct armada_37xx_watchdog * dev,int id)114*4882a593Smuzhiyun static void counter_disable(struct armada_37xx_watchdog *dev, int id)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun u32 reg;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun reg = readl(dev->reg + CNTR_CTRL(id));
119*4882a593Smuzhiyun reg &= ~CNTR_CTRL_ENABLE;
120*4882a593Smuzhiyun writel(reg, dev->reg + CNTR_CTRL(id));
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
init_counter(struct armada_37xx_watchdog * dev,int id,u32 mode,u32 trig_src)123*4882a593Smuzhiyun static void init_counter(struct armada_37xx_watchdog *dev, int id, u32 mode,
124*4882a593Smuzhiyun u32 trig_src)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun u32 reg;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun reg = readl(dev->reg + CNTR_CTRL(id));
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun reg &= ~(CNTR_CTRL_MODE_MASK | CNTR_CTRL_PRESCALE_MASK |
131*4882a593Smuzhiyun CNTR_CTRL_TRIG_SRC_MASK);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* set mode */
134*4882a593Smuzhiyun reg |= mode & CNTR_CTRL_MODE_MASK;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* set prescaler to the min value */
137*4882a593Smuzhiyun reg |= CNTR_CTRL_PRESCALE_MIN << CNTR_CTRL_PRESCALE_SHIFT;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* set trigger source */
140*4882a593Smuzhiyun reg |= trig_src & CNTR_CTRL_TRIG_SRC_MASK;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun writel(reg, dev->reg + CNTR_CTRL(id));
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
armada_37xx_wdt_ping(struct watchdog_device * wdt)145*4882a593Smuzhiyun static int armada_37xx_wdt_ping(struct watchdog_device *wdt)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct armada_37xx_watchdog *dev = watchdog_get_drvdata(wdt);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* counter 1 is retriggered by forcing end count on counter 0 */
150*4882a593Smuzhiyun counter_disable(dev, CNTR_ID_RETRIGGER);
151*4882a593Smuzhiyun counter_enable(dev, CNTR_ID_RETRIGGER);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
armada_37xx_wdt_get_timeleft(struct watchdog_device * wdt)156*4882a593Smuzhiyun static unsigned int armada_37xx_wdt_get_timeleft(struct watchdog_device *wdt)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct armada_37xx_watchdog *dev = watchdog_get_drvdata(wdt);
159*4882a593Smuzhiyun u64 res;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun res = get_counter_value(dev, CNTR_ID_WDOG) * CNTR_CTRL_PRESCALE_MIN;
162*4882a593Smuzhiyun do_div(res, dev->clk_rate);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return res;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
armada_37xx_wdt_set_timeout(struct watchdog_device * wdt,unsigned int timeout)167*4882a593Smuzhiyun static int armada_37xx_wdt_set_timeout(struct watchdog_device *wdt,
168*4882a593Smuzhiyun unsigned int timeout)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct armada_37xx_watchdog *dev = watchdog_get_drvdata(wdt);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun wdt->timeout = timeout;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun * Compute the timeout in clock rate. We use smallest possible
176*4882a593Smuzhiyun * prescaler, which divides the clock rate by 2
177*4882a593Smuzhiyun * (CNTR_CTRL_PRESCALE_MIN).
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun dev->timeout = (u64)dev->clk_rate * timeout;
180*4882a593Smuzhiyun do_div(dev->timeout, CNTR_CTRL_PRESCALE_MIN);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
armada_37xx_wdt_is_running(struct armada_37xx_watchdog * dev)185*4882a593Smuzhiyun static bool armada_37xx_wdt_is_running(struct armada_37xx_watchdog *dev)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun u32 reg;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun regmap_read(dev->cpu_misc, WDT_TIMER_SELECT, ®);
190*4882a593Smuzhiyun if ((reg & WDT_TIMER_SELECT_MASK) != WDT_TIMER_SELECT_VAL)
191*4882a593Smuzhiyun return false;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun reg = readl(dev->reg + CNTR_CTRL(CNTR_ID_WDOG));
194*4882a593Smuzhiyun return !!(reg & CNTR_CTRL_ACTIVE);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
armada_37xx_wdt_start(struct watchdog_device * wdt)197*4882a593Smuzhiyun static int armada_37xx_wdt_start(struct watchdog_device *wdt)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct armada_37xx_watchdog *dev = watchdog_get_drvdata(wdt);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* select counter 1 as watchdog counter */
202*4882a593Smuzhiyun regmap_write(dev->cpu_misc, WDT_TIMER_SELECT, WDT_TIMER_SELECT_VAL);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* init counter 0 as retrigger counter for counter 1 */
205*4882a593Smuzhiyun init_counter(dev, CNTR_ID_RETRIGGER, CNTR_CTRL_MODE_ONESHOT, 0);
206*4882a593Smuzhiyun set_counter_value(dev, CNTR_ID_RETRIGGER, 0);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* init counter 1 to be retriggerable by counter 0 end count */
209*4882a593Smuzhiyun init_counter(dev, CNTR_ID_WDOG, CNTR_CTRL_MODE_HWSIG,
210*4882a593Smuzhiyun CNTR_CTRL_TRIG_SRC_PREV_CNTR);
211*4882a593Smuzhiyun set_counter_value(dev, CNTR_ID_WDOG, dev->timeout);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* enable counter 1 */
214*4882a593Smuzhiyun counter_enable(dev, CNTR_ID_WDOG);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* start counter 1 by forcing immediate end count on counter 0 */
217*4882a593Smuzhiyun counter_enable(dev, CNTR_ID_RETRIGGER);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
armada_37xx_wdt_stop(struct watchdog_device * wdt)222*4882a593Smuzhiyun static int armada_37xx_wdt_stop(struct watchdog_device *wdt)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun struct armada_37xx_watchdog *dev = watchdog_get_drvdata(wdt);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun counter_disable(dev, CNTR_ID_WDOG);
227*4882a593Smuzhiyun counter_disable(dev, CNTR_ID_RETRIGGER);
228*4882a593Smuzhiyun regmap_write(dev->cpu_misc, WDT_TIMER_SELECT, 0);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static const struct watchdog_info armada_37xx_wdt_info = {
234*4882a593Smuzhiyun .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
235*4882a593Smuzhiyun .identity = "Armada 37xx Watchdog",
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static const struct watchdog_ops armada_37xx_wdt_ops = {
239*4882a593Smuzhiyun .owner = THIS_MODULE,
240*4882a593Smuzhiyun .start = armada_37xx_wdt_start,
241*4882a593Smuzhiyun .stop = armada_37xx_wdt_stop,
242*4882a593Smuzhiyun .ping = armada_37xx_wdt_ping,
243*4882a593Smuzhiyun .set_timeout = armada_37xx_wdt_set_timeout,
244*4882a593Smuzhiyun .get_timeleft = armada_37xx_wdt_get_timeleft,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
armada_clk_disable_unprepare(void * data)247*4882a593Smuzhiyun static void armada_clk_disable_unprepare(void *data)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun clk_disable_unprepare(data);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
armada_37xx_wdt_probe(struct platform_device * pdev)252*4882a593Smuzhiyun static int armada_37xx_wdt_probe(struct platform_device *pdev)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct armada_37xx_watchdog *dev;
255*4882a593Smuzhiyun struct resource *res;
256*4882a593Smuzhiyun struct regmap *regmap;
257*4882a593Smuzhiyun int ret;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun dev = devm_kzalloc(&pdev->dev, sizeof(struct armada_37xx_watchdog),
260*4882a593Smuzhiyun GFP_KERNEL);
261*4882a593Smuzhiyun if (!dev)
262*4882a593Smuzhiyun return -ENOMEM;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun dev->wdt.info = &armada_37xx_wdt_info;
265*4882a593Smuzhiyun dev->wdt.ops = &armada_37xx_wdt_ops;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun regmap = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
268*4882a593Smuzhiyun "marvell,system-controller");
269*4882a593Smuzhiyun if (IS_ERR(regmap))
270*4882a593Smuzhiyun return PTR_ERR(regmap);
271*4882a593Smuzhiyun dev->cpu_misc = regmap;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
274*4882a593Smuzhiyun if (!res)
275*4882a593Smuzhiyun return -ENODEV;
276*4882a593Smuzhiyun dev->reg = devm_ioremap(&pdev->dev, res->start, resource_size(res));
277*4882a593Smuzhiyun if (!dev->reg)
278*4882a593Smuzhiyun return -ENOMEM;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* init clock */
281*4882a593Smuzhiyun dev->clk = devm_clk_get(&pdev->dev, NULL);
282*4882a593Smuzhiyun if (IS_ERR(dev->clk))
283*4882a593Smuzhiyun return PTR_ERR(dev->clk);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun ret = clk_prepare_enable(dev->clk);
286*4882a593Smuzhiyun if (ret)
287*4882a593Smuzhiyun return ret;
288*4882a593Smuzhiyun ret = devm_add_action_or_reset(&pdev->dev,
289*4882a593Smuzhiyun armada_clk_disable_unprepare, dev->clk);
290*4882a593Smuzhiyun if (ret)
291*4882a593Smuzhiyun return ret;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun dev->clk_rate = clk_get_rate(dev->clk);
294*4882a593Smuzhiyun if (!dev->clk_rate)
295*4882a593Smuzhiyun return -EINVAL;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun * Since the timeout in seconds is given as 32 bit unsigned int, and
299*4882a593Smuzhiyun * the counters hold 64 bit values, even after multiplication by clock
300*4882a593Smuzhiyun * rate the counter can hold timeout of UINT_MAX seconds.
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun dev->wdt.min_timeout = 1;
303*4882a593Smuzhiyun dev->wdt.max_timeout = UINT_MAX;
304*4882a593Smuzhiyun dev->wdt.parent = &pdev->dev;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* default value, possibly override by module parameter or dtb */
307*4882a593Smuzhiyun dev->wdt.timeout = WATCHDOG_TIMEOUT;
308*4882a593Smuzhiyun watchdog_init_timeout(&dev->wdt, timeout, &pdev->dev);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun platform_set_drvdata(pdev, &dev->wdt);
311*4882a593Smuzhiyun watchdog_set_drvdata(&dev->wdt, dev);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun armada_37xx_wdt_set_timeout(&dev->wdt, dev->wdt.timeout);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (armada_37xx_wdt_is_running(dev))
316*4882a593Smuzhiyun set_bit(WDOG_HW_RUNNING, &dev->wdt.status);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun watchdog_set_nowayout(&dev->wdt, nowayout);
319*4882a593Smuzhiyun watchdog_stop_on_reboot(&dev->wdt);
320*4882a593Smuzhiyun ret = devm_watchdog_register_device(&pdev->dev, &dev->wdt);
321*4882a593Smuzhiyun if (ret)
322*4882a593Smuzhiyun return ret;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun dev_info(&pdev->dev, "Initial timeout %d sec%s\n",
325*4882a593Smuzhiyun dev->wdt.timeout, nowayout ? ", nowayout" : "");
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
armada_37xx_wdt_suspend(struct device * dev)330*4882a593Smuzhiyun static int __maybe_unused armada_37xx_wdt_suspend(struct device *dev)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct watchdog_device *wdt = dev_get_drvdata(dev);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return armada_37xx_wdt_stop(wdt);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
armada_37xx_wdt_resume(struct device * dev)337*4882a593Smuzhiyun static int __maybe_unused armada_37xx_wdt_resume(struct device *dev)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct watchdog_device *wdt = dev_get_drvdata(dev);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (watchdog_active(wdt))
342*4882a593Smuzhiyun return armada_37xx_wdt_start(wdt);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static const struct dev_pm_ops armada_37xx_wdt_dev_pm_ops = {
348*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(armada_37xx_wdt_suspend,
349*4882a593Smuzhiyun armada_37xx_wdt_resume)
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun #ifdef CONFIG_OF
353*4882a593Smuzhiyun static const struct of_device_id armada_37xx_wdt_match[] = {
354*4882a593Smuzhiyun { .compatible = "marvell,armada-3700-wdt", },
355*4882a593Smuzhiyun {},
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, armada_37xx_wdt_match);
358*4882a593Smuzhiyun #endif
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static struct platform_driver armada_37xx_wdt_driver = {
361*4882a593Smuzhiyun .probe = armada_37xx_wdt_probe,
362*4882a593Smuzhiyun .driver = {
363*4882a593Smuzhiyun .name = "armada_37xx_wdt",
364*4882a593Smuzhiyun .of_match_table = of_match_ptr(armada_37xx_wdt_match),
365*4882a593Smuzhiyun .pm = &armada_37xx_wdt_dev_pm_ops,
366*4882a593Smuzhiyun },
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun module_platform_driver(armada_37xx_wdt_driver);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun MODULE_AUTHOR("Marek Behun <marek.behun@nic.cz>");
372*4882a593Smuzhiyun MODULE_DESCRIPTION("Armada 37xx CPU Watchdog");
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
375*4882a593Smuzhiyun MODULE_ALIAS("platform:armada_37xx_wdt");
376