1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * drivers/w1/masters/omap_hdq.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2007,2012 Texas Instruments, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License
7*4882a593Smuzhiyun * version 2. This program is licensed "as is" without any warranty of any
8*4882a593Smuzhiyun * kind, whether express or implied.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/sched.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/w1.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define MOD_NAME "OMAP_HDQ:"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define OMAP_HDQ_REVISION 0x00
27*4882a593Smuzhiyun #define OMAP_HDQ_TX_DATA 0x04
28*4882a593Smuzhiyun #define OMAP_HDQ_RX_DATA 0x08
29*4882a593Smuzhiyun #define OMAP_HDQ_CTRL_STATUS 0x0c
30*4882a593Smuzhiyun #define OMAP_HDQ_CTRL_STATUS_SINGLE BIT(7)
31*4882a593Smuzhiyun #define OMAP_HDQ_CTRL_STATUS_INTERRUPTMASK BIT(6)
32*4882a593Smuzhiyun #define OMAP_HDQ_CTRL_STATUS_CLOCKENABLE BIT(5)
33*4882a593Smuzhiyun #define OMAP_HDQ_CTRL_STATUS_GO BIT(4)
34*4882a593Smuzhiyun #define OMAP_HDQ_CTRL_STATUS_PRESENCE BIT(3)
35*4882a593Smuzhiyun #define OMAP_HDQ_CTRL_STATUS_INITIALIZATION BIT(2)
36*4882a593Smuzhiyun #define OMAP_HDQ_CTRL_STATUS_DIR BIT(1)
37*4882a593Smuzhiyun #define OMAP_HDQ_INT_STATUS 0x10
38*4882a593Smuzhiyun #define OMAP_HDQ_INT_STATUS_TXCOMPLETE BIT(2)
39*4882a593Smuzhiyun #define OMAP_HDQ_INT_STATUS_RXCOMPLETE BIT(1)
40*4882a593Smuzhiyun #define OMAP_HDQ_INT_STATUS_TIMEOUT BIT(0)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define OMAP_HDQ_FLAG_CLEAR 0
43*4882a593Smuzhiyun #define OMAP_HDQ_FLAG_SET 1
44*4882a593Smuzhiyun #define OMAP_HDQ_TIMEOUT (HZ/5)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define OMAP_HDQ_MAX_USER 4
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static DECLARE_WAIT_QUEUE_HEAD(hdq_wait_queue);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static int w1_id;
51*4882a593Smuzhiyun module_param(w1_id, int, S_IRUSR);
52*4882a593Smuzhiyun MODULE_PARM_DESC(w1_id, "1-wire id for the slave detection in HDQ mode");
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct hdq_data {
55*4882a593Smuzhiyun struct device *dev;
56*4882a593Smuzhiyun void __iomem *hdq_base;
57*4882a593Smuzhiyun /* lock read/write/break operations */
58*4882a593Smuzhiyun struct mutex hdq_mutex;
59*4882a593Smuzhiyun /* interrupt status and a lock for it */
60*4882a593Smuzhiyun u8 hdq_irqstatus;
61*4882a593Smuzhiyun spinlock_t hdq_spinlock;
62*4882a593Smuzhiyun /* mode: 0-HDQ 1-W1 */
63*4882a593Smuzhiyun int mode;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* HDQ register I/O routines */
hdq_reg_in(struct hdq_data * hdq_data,u32 offset)68*4882a593Smuzhiyun static inline u8 hdq_reg_in(struct hdq_data *hdq_data, u32 offset)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun return __raw_readl(hdq_data->hdq_base + offset);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
hdq_reg_out(struct hdq_data * hdq_data,u32 offset,u8 val)73*4882a593Smuzhiyun static inline void hdq_reg_out(struct hdq_data *hdq_data, u32 offset, u8 val)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun __raw_writel(val, hdq_data->hdq_base + offset);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
hdq_reg_merge(struct hdq_data * hdq_data,u32 offset,u8 val,u8 mask)78*4882a593Smuzhiyun static inline u8 hdq_reg_merge(struct hdq_data *hdq_data, u32 offset,
79*4882a593Smuzhiyun u8 val, u8 mask)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun u8 new_val = (__raw_readl(hdq_data->hdq_base + offset) & ~mask)
82*4882a593Smuzhiyun | (val & mask);
83*4882a593Smuzhiyun __raw_writel(new_val, hdq_data->hdq_base + offset);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return new_val;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun * Wait for one or more bits in flag change.
90*4882a593Smuzhiyun * HDQ_FLAG_SET: wait until any bit in the flag is set.
91*4882a593Smuzhiyun * HDQ_FLAG_CLEAR: wait until all bits in the flag are cleared.
92*4882a593Smuzhiyun * return 0 on success and -ETIMEDOUT in the case of timeout.
93*4882a593Smuzhiyun */
hdq_wait_for_flag(struct hdq_data * hdq_data,u32 offset,u8 flag,u8 flag_set,u8 * status)94*4882a593Smuzhiyun static int hdq_wait_for_flag(struct hdq_data *hdq_data, u32 offset,
95*4882a593Smuzhiyun u8 flag, u8 flag_set, u8 *status)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun int ret = 0;
98*4882a593Smuzhiyun unsigned long timeout = jiffies + OMAP_HDQ_TIMEOUT;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (flag_set == OMAP_HDQ_FLAG_CLEAR) {
101*4882a593Smuzhiyun /* wait for the flag clear */
102*4882a593Smuzhiyun while (((*status = hdq_reg_in(hdq_data, offset)) & flag)
103*4882a593Smuzhiyun && time_before(jiffies, timeout)) {
104*4882a593Smuzhiyun schedule_timeout_uninterruptible(1);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun if (*status & flag)
107*4882a593Smuzhiyun ret = -ETIMEDOUT;
108*4882a593Smuzhiyun } else if (flag_set == OMAP_HDQ_FLAG_SET) {
109*4882a593Smuzhiyun /* wait for the flag set */
110*4882a593Smuzhiyun while (!((*status = hdq_reg_in(hdq_data, offset)) & flag)
111*4882a593Smuzhiyun && time_before(jiffies, timeout)) {
112*4882a593Smuzhiyun schedule_timeout_uninterruptible(1);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun if (!(*status & flag))
115*4882a593Smuzhiyun ret = -ETIMEDOUT;
116*4882a593Smuzhiyun } else
117*4882a593Smuzhiyun return -EINVAL;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return ret;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Clear saved irqstatus after using an interrupt */
hdq_reset_irqstatus(struct hdq_data * hdq_data,u8 bits)123*4882a593Smuzhiyun static u8 hdq_reset_irqstatus(struct hdq_data *hdq_data, u8 bits)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun unsigned long irqflags;
126*4882a593Smuzhiyun u8 status;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun spin_lock_irqsave(&hdq_data->hdq_spinlock, irqflags);
129*4882a593Smuzhiyun status = hdq_data->hdq_irqstatus;
130*4882a593Smuzhiyun /* this is a read-modify-write */
131*4882a593Smuzhiyun hdq_data->hdq_irqstatus &= ~bits;
132*4882a593Smuzhiyun spin_unlock_irqrestore(&hdq_data->hdq_spinlock, irqflags);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun return status;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* write out a byte and fill *status with HDQ_INT_STATUS */
hdq_write_byte(struct hdq_data * hdq_data,u8 val,u8 * status)138*4882a593Smuzhiyun static int hdq_write_byte(struct hdq_data *hdq_data, u8 val, u8 *status)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun int ret;
141*4882a593Smuzhiyun u8 tmp_status;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun ret = mutex_lock_interruptible(&hdq_data->hdq_mutex);
144*4882a593Smuzhiyun if (ret < 0) {
145*4882a593Smuzhiyun ret = -EINTR;
146*4882a593Smuzhiyun goto rtn;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (hdq_data->hdq_irqstatus)
150*4882a593Smuzhiyun dev_err(hdq_data->dev, "TX irqstatus not cleared (%02x)\n",
151*4882a593Smuzhiyun hdq_data->hdq_irqstatus);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun *status = 0;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun hdq_reg_out(hdq_data, OMAP_HDQ_TX_DATA, val);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* set the GO bit */
158*4882a593Smuzhiyun hdq_reg_merge(hdq_data, OMAP_HDQ_CTRL_STATUS, OMAP_HDQ_CTRL_STATUS_GO,
159*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_DIR | OMAP_HDQ_CTRL_STATUS_GO);
160*4882a593Smuzhiyun /* wait for the TXCOMPLETE bit */
161*4882a593Smuzhiyun ret = wait_event_timeout(hdq_wait_queue,
162*4882a593Smuzhiyun (hdq_data->hdq_irqstatus & OMAP_HDQ_INT_STATUS_TXCOMPLETE),
163*4882a593Smuzhiyun OMAP_HDQ_TIMEOUT);
164*4882a593Smuzhiyun *status = hdq_reset_irqstatus(hdq_data, OMAP_HDQ_INT_STATUS_TXCOMPLETE);
165*4882a593Smuzhiyun if (ret == 0) {
166*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "TX wait elapsed\n");
167*4882a593Smuzhiyun ret = -ETIMEDOUT;
168*4882a593Smuzhiyun goto out;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* check irqstatus */
172*4882a593Smuzhiyun if (!(*status & OMAP_HDQ_INT_STATUS_TXCOMPLETE)) {
173*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "timeout waiting for"
174*4882a593Smuzhiyun " TXCOMPLETE/RXCOMPLETE, %x\n", *status);
175*4882a593Smuzhiyun ret = -ETIMEDOUT;
176*4882a593Smuzhiyun goto out;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* wait for the GO bit return to zero */
180*4882a593Smuzhiyun ret = hdq_wait_for_flag(hdq_data, OMAP_HDQ_CTRL_STATUS,
181*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_GO,
182*4882a593Smuzhiyun OMAP_HDQ_FLAG_CLEAR, &tmp_status);
183*4882a593Smuzhiyun if (ret) {
184*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "timeout waiting GO bit"
185*4882a593Smuzhiyun " return to zero, %x\n", tmp_status);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun out:
189*4882a593Smuzhiyun mutex_unlock(&hdq_data->hdq_mutex);
190*4882a593Smuzhiyun rtn:
191*4882a593Smuzhiyun return ret;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* HDQ Interrupt service routine */
hdq_isr(int irq,void * _hdq)195*4882a593Smuzhiyun static irqreturn_t hdq_isr(int irq, void *_hdq)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct hdq_data *hdq_data = _hdq;
198*4882a593Smuzhiyun unsigned long irqflags;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun spin_lock_irqsave(&hdq_data->hdq_spinlock, irqflags);
201*4882a593Smuzhiyun hdq_data->hdq_irqstatus |= hdq_reg_in(hdq_data, OMAP_HDQ_INT_STATUS);
202*4882a593Smuzhiyun spin_unlock_irqrestore(&hdq_data->hdq_spinlock, irqflags);
203*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "hdq_isr: %x\n", hdq_data->hdq_irqstatus);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (hdq_data->hdq_irqstatus &
206*4882a593Smuzhiyun (OMAP_HDQ_INT_STATUS_TXCOMPLETE | OMAP_HDQ_INT_STATUS_RXCOMPLETE
207*4882a593Smuzhiyun | OMAP_HDQ_INT_STATUS_TIMEOUT)) {
208*4882a593Smuzhiyun /* wake up sleeping process */
209*4882a593Smuzhiyun wake_up(&hdq_wait_queue);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return IRQ_HANDLED;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* W1 search callback function in HDQ mode */
omap_w1_search_bus(void * _hdq,struct w1_master * master_dev,u8 search_type,w1_slave_found_callback slave_found)216*4882a593Smuzhiyun static void omap_w1_search_bus(void *_hdq, struct w1_master *master_dev,
217*4882a593Smuzhiyun u8 search_type, w1_slave_found_callback slave_found)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun u64 module_id, rn_le, cs, id;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (w1_id)
222*4882a593Smuzhiyun module_id = w1_id;
223*4882a593Smuzhiyun else
224*4882a593Smuzhiyun module_id = 0x1;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun rn_le = cpu_to_le64(module_id);
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * HDQ might not obey truly the 1-wire spec.
229*4882a593Smuzhiyun * So calculate CRC based on module parameter.
230*4882a593Smuzhiyun */
231*4882a593Smuzhiyun cs = w1_calc_crc8((u8 *)&rn_le, 7);
232*4882a593Smuzhiyun id = (cs << 56) | module_id;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun slave_found(master_dev, id);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Issue break pulse to the device */
omap_hdq_break(struct hdq_data * hdq_data)238*4882a593Smuzhiyun static int omap_hdq_break(struct hdq_data *hdq_data)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun int ret = 0;
241*4882a593Smuzhiyun u8 tmp_status;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun ret = mutex_lock_interruptible(&hdq_data->hdq_mutex);
244*4882a593Smuzhiyun if (ret < 0) {
245*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "Could not acquire mutex\n");
246*4882a593Smuzhiyun ret = -EINTR;
247*4882a593Smuzhiyun goto rtn;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (hdq_data->hdq_irqstatus)
251*4882a593Smuzhiyun dev_err(hdq_data->dev, "break irqstatus not cleared (%02x)\n",
252*4882a593Smuzhiyun hdq_data->hdq_irqstatus);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* set the INIT and GO bit */
255*4882a593Smuzhiyun hdq_reg_merge(hdq_data, OMAP_HDQ_CTRL_STATUS,
256*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_INITIALIZATION | OMAP_HDQ_CTRL_STATUS_GO,
257*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_DIR | OMAP_HDQ_CTRL_STATUS_INITIALIZATION |
258*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_GO);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* wait for the TIMEOUT bit */
261*4882a593Smuzhiyun ret = wait_event_timeout(hdq_wait_queue,
262*4882a593Smuzhiyun (hdq_data->hdq_irqstatus & OMAP_HDQ_INT_STATUS_TIMEOUT),
263*4882a593Smuzhiyun OMAP_HDQ_TIMEOUT);
264*4882a593Smuzhiyun tmp_status = hdq_reset_irqstatus(hdq_data, OMAP_HDQ_INT_STATUS_TIMEOUT);
265*4882a593Smuzhiyun if (ret == 0) {
266*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "break wait elapsed\n");
267*4882a593Smuzhiyun ret = -EINTR;
268*4882a593Smuzhiyun goto out;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* check irqstatus */
272*4882a593Smuzhiyun if (!(tmp_status & OMAP_HDQ_INT_STATUS_TIMEOUT)) {
273*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "timeout waiting for TIMEOUT, %x\n",
274*4882a593Smuzhiyun tmp_status);
275*4882a593Smuzhiyun ret = -ETIMEDOUT;
276*4882a593Smuzhiyun goto out;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun * check for the presence detect bit to get
281*4882a593Smuzhiyun * set to show that the slave is responding
282*4882a593Smuzhiyun */
283*4882a593Smuzhiyun if (!(hdq_reg_in(hdq_data, OMAP_HDQ_CTRL_STATUS) &
284*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_PRESENCE)) {
285*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "Presence bit not set\n");
286*4882a593Smuzhiyun ret = -ETIMEDOUT;
287*4882a593Smuzhiyun goto out;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun * wait for both INIT and GO bits rerurn to zero.
292*4882a593Smuzhiyun * zero wait time expected for interrupt mode.
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun ret = hdq_wait_for_flag(hdq_data, OMAP_HDQ_CTRL_STATUS,
295*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_INITIALIZATION |
296*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_GO, OMAP_HDQ_FLAG_CLEAR,
297*4882a593Smuzhiyun &tmp_status);
298*4882a593Smuzhiyun if (ret)
299*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "timeout waiting INIT&GO bits"
300*4882a593Smuzhiyun " return to zero, %x\n", tmp_status);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun out:
303*4882a593Smuzhiyun mutex_unlock(&hdq_data->hdq_mutex);
304*4882a593Smuzhiyun rtn:
305*4882a593Smuzhiyun return ret;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
hdq_read_byte(struct hdq_data * hdq_data,u8 * val)308*4882a593Smuzhiyun static int hdq_read_byte(struct hdq_data *hdq_data, u8 *val)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun int ret = 0;
311*4882a593Smuzhiyun u8 status;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun ret = mutex_lock_interruptible(&hdq_data->hdq_mutex);
314*4882a593Smuzhiyun if (ret < 0) {
315*4882a593Smuzhiyun ret = -EINTR;
316*4882a593Smuzhiyun goto rtn;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (pm_runtime_suspended(hdq_data->dev)) {
320*4882a593Smuzhiyun ret = -EINVAL;
321*4882a593Smuzhiyun goto out;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (!(hdq_data->hdq_irqstatus & OMAP_HDQ_INT_STATUS_RXCOMPLETE)) {
325*4882a593Smuzhiyun hdq_reg_merge(hdq_data, OMAP_HDQ_CTRL_STATUS,
326*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_DIR | OMAP_HDQ_CTRL_STATUS_GO,
327*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_DIR | OMAP_HDQ_CTRL_STATUS_GO);
328*4882a593Smuzhiyun /*
329*4882a593Smuzhiyun * The RX comes immediately after TX.
330*4882a593Smuzhiyun */
331*4882a593Smuzhiyun wait_event_timeout(hdq_wait_queue,
332*4882a593Smuzhiyun (hdq_data->hdq_irqstatus
333*4882a593Smuzhiyun & (OMAP_HDQ_INT_STATUS_RXCOMPLETE |
334*4882a593Smuzhiyun OMAP_HDQ_INT_STATUS_TIMEOUT)),
335*4882a593Smuzhiyun OMAP_HDQ_TIMEOUT);
336*4882a593Smuzhiyun status = hdq_reset_irqstatus(hdq_data,
337*4882a593Smuzhiyun OMAP_HDQ_INT_STATUS_RXCOMPLETE |
338*4882a593Smuzhiyun OMAP_HDQ_INT_STATUS_TIMEOUT);
339*4882a593Smuzhiyun hdq_reg_merge(hdq_data, OMAP_HDQ_CTRL_STATUS, 0,
340*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_DIR);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* check irqstatus */
343*4882a593Smuzhiyun if (!(status & OMAP_HDQ_INT_STATUS_RXCOMPLETE)) {
344*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "timeout waiting for"
345*4882a593Smuzhiyun " RXCOMPLETE, %x", status);
346*4882a593Smuzhiyun ret = -ETIMEDOUT;
347*4882a593Smuzhiyun goto out;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun } else { /* interrupt had occurred before hdq_read_byte was called */
350*4882a593Smuzhiyun hdq_reset_irqstatus(hdq_data, OMAP_HDQ_INT_STATUS_RXCOMPLETE);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun /* the data is ready. Read it in! */
353*4882a593Smuzhiyun *val = hdq_reg_in(hdq_data, OMAP_HDQ_RX_DATA);
354*4882a593Smuzhiyun out:
355*4882a593Smuzhiyun mutex_unlock(&hdq_data->hdq_mutex);
356*4882a593Smuzhiyun rtn:
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun * W1 triplet callback function - used for searching ROM addresses.
363*4882a593Smuzhiyun * Registered only when controller is in 1-wire mode.
364*4882a593Smuzhiyun */
omap_w1_triplet(void * _hdq,u8 bdir)365*4882a593Smuzhiyun static u8 omap_w1_triplet(void *_hdq, u8 bdir)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun u8 id_bit, comp_bit;
368*4882a593Smuzhiyun int err;
369*4882a593Smuzhiyun u8 ret = 0x3; /* no slaves responded */
370*4882a593Smuzhiyun struct hdq_data *hdq_data = _hdq;
371*4882a593Smuzhiyun u8 ctrl = OMAP_HDQ_CTRL_STATUS_SINGLE | OMAP_HDQ_CTRL_STATUS_GO |
372*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_INTERRUPTMASK;
373*4882a593Smuzhiyun u8 mask = ctrl | OMAP_HDQ_CTRL_STATUS_DIR;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun err = pm_runtime_get_sync(hdq_data->dev);
376*4882a593Smuzhiyun if (err < 0) {
377*4882a593Smuzhiyun pm_runtime_put_noidle(hdq_data->dev);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return err;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun err = mutex_lock_interruptible(&hdq_data->hdq_mutex);
383*4882a593Smuzhiyun if (err < 0) {
384*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "Could not acquire mutex\n");
385*4882a593Smuzhiyun goto rtn;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* read id_bit */
389*4882a593Smuzhiyun hdq_reg_merge(_hdq, OMAP_HDQ_CTRL_STATUS,
390*4882a593Smuzhiyun ctrl | OMAP_HDQ_CTRL_STATUS_DIR, mask);
391*4882a593Smuzhiyun err = wait_event_timeout(hdq_wait_queue,
392*4882a593Smuzhiyun (hdq_data->hdq_irqstatus
393*4882a593Smuzhiyun & OMAP_HDQ_INT_STATUS_RXCOMPLETE),
394*4882a593Smuzhiyun OMAP_HDQ_TIMEOUT);
395*4882a593Smuzhiyun /* Must clear irqstatus for another RXCOMPLETE interrupt */
396*4882a593Smuzhiyun hdq_reset_irqstatus(hdq_data, OMAP_HDQ_INT_STATUS_RXCOMPLETE);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (err == 0) {
399*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "RX wait elapsed\n");
400*4882a593Smuzhiyun goto out;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun id_bit = (hdq_reg_in(_hdq, OMAP_HDQ_RX_DATA) & 0x01);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* read comp_bit */
405*4882a593Smuzhiyun hdq_reg_merge(_hdq, OMAP_HDQ_CTRL_STATUS,
406*4882a593Smuzhiyun ctrl | OMAP_HDQ_CTRL_STATUS_DIR, mask);
407*4882a593Smuzhiyun err = wait_event_timeout(hdq_wait_queue,
408*4882a593Smuzhiyun (hdq_data->hdq_irqstatus
409*4882a593Smuzhiyun & OMAP_HDQ_INT_STATUS_RXCOMPLETE),
410*4882a593Smuzhiyun OMAP_HDQ_TIMEOUT);
411*4882a593Smuzhiyun /* Must clear irqstatus for another RXCOMPLETE interrupt */
412*4882a593Smuzhiyun hdq_reset_irqstatus(hdq_data, OMAP_HDQ_INT_STATUS_RXCOMPLETE);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (err == 0) {
415*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "RX wait elapsed\n");
416*4882a593Smuzhiyun goto out;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun comp_bit = (hdq_reg_in(_hdq, OMAP_HDQ_RX_DATA) & 0x01);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if (id_bit && comp_bit) {
421*4882a593Smuzhiyun ret = 0x03; /* no slaves responded */
422*4882a593Smuzhiyun goto out;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun if (!id_bit && !comp_bit) {
425*4882a593Smuzhiyun /* Both bits are valid, take the direction given */
426*4882a593Smuzhiyun ret = bdir ? 0x04 : 0;
427*4882a593Smuzhiyun } else {
428*4882a593Smuzhiyun /* Only one bit is valid, take that direction */
429*4882a593Smuzhiyun bdir = id_bit;
430*4882a593Smuzhiyun ret = id_bit ? 0x05 : 0x02;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* write bdir bit */
434*4882a593Smuzhiyun hdq_reg_out(_hdq, OMAP_HDQ_TX_DATA, bdir);
435*4882a593Smuzhiyun hdq_reg_merge(_hdq, OMAP_HDQ_CTRL_STATUS, ctrl, mask);
436*4882a593Smuzhiyun err = wait_event_timeout(hdq_wait_queue,
437*4882a593Smuzhiyun (hdq_data->hdq_irqstatus
438*4882a593Smuzhiyun & OMAP_HDQ_INT_STATUS_TXCOMPLETE),
439*4882a593Smuzhiyun OMAP_HDQ_TIMEOUT);
440*4882a593Smuzhiyun /* Must clear irqstatus for another TXCOMPLETE interrupt */
441*4882a593Smuzhiyun hdq_reset_irqstatus(hdq_data, OMAP_HDQ_INT_STATUS_TXCOMPLETE);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (err == 0) {
444*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "TX wait elapsed\n");
445*4882a593Smuzhiyun goto out;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun hdq_reg_merge(_hdq, OMAP_HDQ_CTRL_STATUS, 0,
449*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_SINGLE);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun out:
452*4882a593Smuzhiyun mutex_unlock(&hdq_data->hdq_mutex);
453*4882a593Smuzhiyun rtn:
454*4882a593Smuzhiyun pm_runtime_mark_last_busy(hdq_data->dev);
455*4882a593Smuzhiyun pm_runtime_put_autosuspend(hdq_data->dev);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return ret;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* reset callback */
omap_w1_reset_bus(void * _hdq)461*4882a593Smuzhiyun static u8 omap_w1_reset_bus(void *_hdq)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct hdq_data *hdq_data = _hdq;
464*4882a593Smuzhiyun int err;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun err = pm_runtime_get_sync(hdq_data->dev);
467*4882a593Smuzhiyun if (err < 0) {
468*4882a593Smuzhiyun pm_runtime_put_noidle(hdq_data->dev);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return err;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun omap_hdq_break(hdq_data);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun pm_runtime_mark_last_busy(hdq_data->dev);
476*4882a593Smuzhiyun pm_runtime_put_autosuspend(hdq_data->dev);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* Read a byte of data from the device */
omap_w1_read_byte(void * _hdq)482*4882a593Smuzhiyun static u8 omap_w1_read_byte(void *_hdq)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun struct hdq_data *hdq_data = _hdq;
485*4882a593Smuzhiyun u8 val = 0;
486*4882a593Smuzhiyun int ret;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ret = pm_runtime_get_sync(hdq_data->dev);
489*4882a593Smuzhiyun if (ret < 0) {
490*4882a593Smuzhiyun pm_runtime_put_noidle(hdq_data->dev);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return -1;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun ret = hdq_read_byte(hdq_data, &val);
496*4882a593Smuzhiyun if (ret)
497*4882a593Smuzhiyun val = -1;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun pm_runtime_mark_last_busy(hdq_data->dev);
500*4882a593Smuzhiyun pm_runtime_put_autosuspend(hdq_data->dev);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun return val;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* Write a byte of data to the device */
omap_w1_write_byte(void * _hdq,u8 byte)506*4882a593Smuzhiyun static void omap_w1_write_byte(void *_hdq, u8 byte)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun struct hdq_data *hdq_data = _hdq;
509*4882a593Smuzhiyun int ret;
510*4882a593Smuzhiyun u8 status;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun ret = pm_runtime_get_sync(hdq_data->dev);
513*4882a593Smuzhiyun if (ret < 0) {
514*4882a593Smuzhiyun pm_runtime_put_noidle(hdq_data->dev);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /*
520*4882a593Smuzhiyun * We need to reset the slave before
521*4882a593Smuzhiyun * issuing the SKIP ROM command, else
522*4882a593Smuzhiyun * the slave will not work.
523*4882a593Smuzhiyun */
524*4882a593Smuzhiyun if (byte == W1_SKIP_ROM)
525*4882a593Smuzhiyun omap_hdq_break(hdq_data);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun ret = hdq_write_byte(hdq_data, byte, &status);
528*4882a593Smuzhiyun if (ret < 0) {
529*4882a593Smuzhiyun dev_dbg(hdq_data->dev, "TX failure:Ctrl status %x\n", status);
530*4882a593Smuzhiyun goto out_err;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun out_err:
534*4882a593Smuzhiyun pm_runtime_mark_last_busy(hdq_data->dev);
535*4882a593Smuzhiyun pm_runtime_put_autosuspend(hdq_data->dev);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun static struct w1_bus_master omap_w1_master = {
539*4882a593Smuzhiyun .read_byte = omap_w1_read_byte,
540*4882a593Smuzhiyun .write_byte = omap_w1_write_byte,
541*4882a593Smuzhiyun .reset_bus = omap_w1_reset_bus,
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
omap_hdq_runtime_suspend(struct device * dev)544*4882a593Smuzhiyun static int __maybe_unused omap_hdq_runtime_suspend(struct device *dev)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct hdq_data *hdq_data = dev_get_drvdata(dev);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun hdq_reg_out(hdq_data, 0, hdq_data->mode);
549*4882a593Smuzhiyun hdq_reg_in(hdq_data, OMAP_HDQ_INT_STATUS);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun return 0;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
omap_hdq_runtime_resume(struct device * dev)554*4882a593Smuzhiyun static int __maybe_unused omap_hdq_runtime_resume(struct device *dev)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun struct hdq_data *hdq_data = dev_get_drvdata(dev);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* select HDQ/1W mode & enable clocks */
559*4882a593Smuzhiyun hdq_reg_out(hdq_data, OMAP_HDQ_CTRL_STATUS,
560*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_CLOCKENABLE |
561*4882a593Smuzhiyun OMAP_HDQ_CTRL_STATUS_INTERRUPTMASK |
562*4882a593Smuzhiyun hdq_data->mode);
563*4882a593Smuzhiyun hdq_reg_in(hdq_data, OMAP_HDQ_INT_STATUS);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun static const struct dev_pm_ops omap_hdq_pm_ops = {
569*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(omap_hdq_runtime_suspend,
570*4882a593Smuzhiyun omap_hdq_runtime_resume, NULL)
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun
omap_hdq_probe(struct platform_device * pdev)573*4882a593Smuzhiyun static int omap_hdq_probe(struct platform_device *pdev)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun struct device *dev = &pdev->dev;
576*4882a593Smuzhiyun struct hdq_data *hdq_data;
577*4882a593Smuzhiyun int ret, irq;
578*4882a593Smuzhiyun u8 rev;
579*4882a593Smuzhiyun const char *mode;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun hdq_data = devm_kzalloc(dev, sizeof(*hdq_data), GFP_KERNEL);
582*4882a593Smuzhiyun if (!hdq_data) {
583*4882a593Smuzhiyun dev_dbg(&pdev->dev, "unable to allocate memory\n");
584*4882a593Smuzhiyun return -ENOMEM;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun hdq_data->dev = dev;
588*4882a593Smuzhiyun platform_set_drvdata(pdev, hdq_data);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun hdq_data->hdq_base = devm_platform_ioremap_resource(pdev, 0);
591*4882a593Smuzhiyun if (IS_ERR(hdq_data->hdq_base))
592*4882a593Smuzhiyun return PTR_ERR(hdq_data->hdq_base);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun mutex_init(&hdq_data->hdq_mutex);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun ret = of_property_read_string(pdev->dev.of_node, "ti,mode", &mode);
597*4882a593Smuzhiyun if (ret < 0 || !strcmp(mode, "hdq")) {
598*4882a593Smuzhiyun hdq_data->mode = 0;
599*4882a593Smuzhiyun omap_w1_master.search = omap_w1_search_bus;
600*4882a593Smuzhiyun } else {
601*4882a593Smuzhiyun hdq_data->mode = 1;
602*4882a593Smuzhiyun omap_w1_master.triplet = omap_w1_triplet;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
606*4882a593Smuzhiyun pm_runtime_use_autosuspend(&pdev->dev);
607*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&pdev->dev, 300);
608*4882a593Smuzhiyun ret = pm_runtime_get_sync(&pdev->dev);
609*4882a593Smuzhiyun if (ret < 0) {
610*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
611*4882a593Smuzhiyun dev_dbg(&pdev->dev, "pm_runtime_get_sync failed\n");
612*4882a593Smuzhiyun goto err_w1;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun rev = hdq_reg_in(hdq_data, OMAP_HDQ_REVISION);
616*4882a593Smuzhiyun dev_info(&pdev->dev, "OMAP HDQ Hardware Rev %c.%c. Driver in %s mode\n",
617*4882a593Smuzhiyun (rev >> 4) + '0', (rev & 0x0f) + '0', "Interrupt");
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun spin_lock_init(&hdq_data->hdq_spinlock);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
622*4882a593Smuzhiyun if (irq < 0) {
623*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Failed to get IRQ: %d\n", irq);
624*4882a593Smuzhiyun ret = irq;
625*4882a593Smuzhiyun goto err_irq;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, hdq_isr, 0, "omap_hdq", hdq_data);
629*4882a593Smuzhiyun if (ret < 0) {
630*4882a593Smuzhiyun dev_dbg(&pdev->dev, "could not request irq\n");
631*4882a593Smuzhiyun goto err_irq;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun omap_hdq_break(hdq_data);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun pm_runtime_mark_last_busy(&pdev->dev);
637*4882a593Smuzhiyun pm_runtime_put_autosuspend(&pdev->dev);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun omap_w1_master.data = hdq_data;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun ret = w1_add_master_device(&omap_w1_master);
642*4882a593Smuzhiyun if (ret) {
643*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Failure in registering w1 master\n");
644*4882a593Smuzhiyun goto err_w1;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return 0;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun err_irq:
650*4882a593Smuzhiyun pm_runtime_put_sync(&pdev->dev);
651*4882a593Smuzhiyun err_w1:
652*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(&pdev->dev);
653*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun return ret;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
omap_hdq_remove(struct platform_device * pdev)658*4882a593Smuzhiyun static int omap_hdq_remove(struct platform_device *pdev)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun int active;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun active = pm_runtime_get_sync(&pdev->dev);
663*4882a593Smuzhiyun if (active < 0)
664*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun w1_remove_master_device(&omap_w1_master);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(&pdev->dev);
669*4882a593Smuzhiyun if (active >= 0)
670*4882a593Smuzhiyun pm_runtime_put_sync(&pdev->dev);
671*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun return 0;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun static const struct of_device_id omap_hdq_dt_ids[] = {
677*4882a593Smuzhiyun { .compatible = "ti,omap3-1w" },
678*4882a593Smuzhiyun { .compatible = "ti,am4372-hdq" },
679*4882a593Smuzhiyun {}
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, omap_hdq_dt_ids);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun static struct platform_driver omap_hdq_driver = {
684*4882a593Smuzhiyun .probe = omap_hdq_probe,
685*4882a593Smuzhiyun .remove = omap_hdq_remove,
686*4882a593Smuzhiyun .driver = {
687*4882a593Smuzhiyun .name = "omap_hdq",
688*4882a593Smuzhiyun .of_match_table = omap_hdq_dt_ids,
689*4882a593Smuzhiyun .pm = &omap_hdq_pm_ops,
690*4882a593Smuzhiyun },
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun module_platform_driver(omap_hdq_driver);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments");
695*4882a593Smuzhiyun MODULE_DESCRIPTION("HDQ-1W driver Library");
696*4882a593Smuzhiyun MODULE_LICENSE("GPL");
697