1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * 1-wire busmaster driver for DS1WM and ASICs with embedded DS1WMs
3*4882a593Smuzhiyun * such as HP iPAQs (including h5xxx, h2200, and devices with ASIC3
4*4882a593Smuzhiyun * like hx4700).
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2004-2005, Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>
7*4882a593Smuzhiyun * Copyright (c) 2004-2007, Matt Reimer <mreimer@vpop.net>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Use consistent with the GNU GPL is permitted,
10*4882a593Smuzhiyun * provided that this copyright notice is
11*4882a593Smuzhiyun * preserved in its entirety in all copies and derived works.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/pm.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/mfd/core.h>
23*4882a593Smuzhiyun #include <linux/mfd/ds1wm.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <asm/io.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <linux/w1.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define DS1WM_CMD 0x00 /* R/W 4 bits command */
32*4882a593Smuzhiyun #define DS1WM_DATA 0x01 /* R/W 8 bits, transmit/receive buffer */
33*4882a593Smuzhiyun #define DS1WM_INT 0x02 /* R/W interrupt status */
34*4882a593Smuzhiyun #define DS1WM_INT_EN 0x03 /* R/W interrupt enable */
35*4882a593Smuzhiyun #define DS1WM_CLKDIV 0x04 /* R/W 5 bits of divisor and pre-scale */
36*4882a593Smuzhiyun #define DS1WM_CNTRL 0x05 /* R/W master control register (not used yet) */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define DS1WM_CMD_1W_RESET (1 << 0) /* force reset on 1-wire bus */
39*4882a593Smuzhiyun #define DS1WM_CMD_SRA (1 << 1) /* enable Search ROM accelerator mode */
40*4882a593Smuzhiyun #define DS1WM_CMD_DQ_OUTPUT (1 << 2) /* write only - forces bus low */
41*4882a593Smuzhiyun #define DS1WM_CMD_DQ_INPUT (1 << 3) /* read only - reflects state of bus */
42*4882a593Smuzhiyun #define DS1WM_CMD_RST (1 << 5) /* software reset */
43*4882a593Smuzhiyun #define DS1WM_CMD_OD (1 << 7) /* overdrive */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define DS1WM_INT_PD (1 << 0) /* presence detect */
46*4882a593Smuzhiyun #define DS1WM_INT_PDR (1 << 1) /* presence detect result */
47*4882a593Smuzhiyun #define DS1WM_INT_TBE (1 << 2) /* tx buffer empty */
48*4882a593Smuzhiyun #define DS1WM_INT_TSRE (1 << 3) /* tx shift register empty */
49*4882a593Smuzhiyun #define DS1WM_INT_RBF (1 << 4) /* rx buffer full */
50*4882a593Smuzhiyun #define DS1WM_INT_RSRF (1 << 5) /* rx shift register full */
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define DS1WM_INTEN_EPD (1 << 0) /* enable presence detect int */
53*4882a593Smuzhiyun #define DS1WM_INTEN_IAS (1 << 1) /* INTR active state */
54*4882a593Smuzhiyun #define DS1WM_INTEN_ETBE (1 << 2) /* enable tx buffer empty int */
55*4882a593Smuzhiyun #define DS1WM_INTEN_ETMT (1 << 3) /* enable tx shift register empty int */
56*4882a593Smuzhiyun #define DS1WM_INTEN_ERBF (1 << 4) /* enable rx buffer full int */
57*4882a593Smuzhiyun #define DS1WM_INTEN_ERSRF (1 << 5) /* enable rx shift register full int */
58*4882a593Smuzhiyun #define DS1WM_INTEN_DQO (1 << 6) /* enable direct bus driving ops */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define DS1WM_INTEN_NOT_IAS (~DS1WM_INTEN_IAS) /* all but INTR active state */
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define DS1WM_TIMEOUT (HZ * 5)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct {
65*4882a593Smuzhiyun unsigned long freq;
66*4882a593Smuzhiyun unsigned long divisor;
67*4882a593Smuzhiyun } freq[] = {
68*4882a593Smuzhiyun { 1000000, 0x80 },
69*4882a593Smuzhiyun { 2000000, 0x84 },
70*4882a593Smuzhiyun { 3000000, 0x81 },
71*4882a593Smuzhiyun { 4000000, 0x88 },
72*4882a593Smuzhiyun { 5000000, 0x82 },
73*4882a593Smuzhiyun { 6000000, 0x85 },
74*4882a593Smuzhiyun { 7000000, 0x83 },
75*4882a593Smuzhiyun { 8000000, 0x8c },
76*4882a593Smuzhiyun { 10000000, 0x86 },
77*4882a593Smuzhiyun { 12000000, 0x89 },
78*4882a593Smuzhiyun { 14000000, 0x87 },
79*4882a593Smuzhiyun { 16000000, 0x90 },
80*4882a593Smuzhiyun { 20000000, 0x8a },
81*4882a593Smuzhiyun { 24000000, 0x8d },
82*4882a593Smuzhiyun { 28000000, 0x8b },
83*4882a593Smuzhiyun { 32000000, 0x94 },
84*4882a593Smuzhiyun { 40000000, 0x8e },
85*4882a593Smuzhiyun { 48000000, 0x91 },
86*4882a593Smuzhiyun { 56000000, 0x8f },
87*4882a593Smuzhiyun { 64000000, 0x98 },
88*4882a593Smuzhiyun { 80000000, 0x92 },
89*4882a593Smuzhiyun { 96000000, 0x95 },
90*4882a593Smuzhiyun { 112000000, 0x93 },
91*4882a593Smuzhiyun { 128000000, 0x9c },
92*4882a593Smuzhiyun /* you can continue this table, consult the OPERATION - CLOCK DIVISOR
93*4882a593Smuzhiyun section of the ds1wm spec sheet. */
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct ds1wm_data {
97*4882a593Smuzhiyun void __iomem *map;
98*4882a593Smuzhiyun unsigned int bus_shift; /* # of shifts to calc register offsets */
99*4882a593Smuzhiyun bool is_hw_big_endian;
100*4882a593Smuzhiyun struct platform_device *pdev;
101*4882a593Smuzhiyun const struct mfd_cell *cell;
102*4882a593Smuzhiyun int irq;
103*4882a593Smuzhiyun int slave_present;
104*4882a593Smuzhiyun void *reset_complete;
105*4882a593Smuzhiyun void *read_complete;
106*4882a593Smuzhiyun void *write_complete;
107*4882a593Smuzhiyun int read_error;
108*4882a593Smuzhiyun /* last byte received */
109*4882a593Smuzhiyun u8 read_byte;
110*4882a593Smuzhiyun /* byte to write that makes all intr disabled, */
111*4882a593Smuzhiyun /* considering active_state (IAS) (optimization) */
112*4882a593Smuzhiyun u8 int_en_reg_none;
113*4882a593Smuzhiyun unsigned int reset_recover_delay; /* see ds1wm.h */
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
ds1wm_write_register(struct ds1wm_data * ds1wm_data,u32 reg,u8 val)116*4882a593Smuzhiyun static inline void ds1wm_write_register(struct ds1wm_data *ds1wm_data, u32 reg,
117*4882a593Smuzhiyun u8 val)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun if (ds1wm_data->is_hw_big_endian) {
120*4882a593Smuzhiyun switch (ds1wm_data->bus_shift) {
121*4882a593Smuzhiyun case 0:
122*4882a593Smuzhiyun iowrite8(val, ds1wm_data->map + (reg << 0));
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun case 1:
125*4882a593Smuzhiyun iowrite16be((u16)val, ds1wm_data->map + (reg << 1));
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun case 2:
128*4882a593Smuzhiyun iowrite32be((u32)val, ds1wm_data->map + (reg << 2));
129*4882a593Smuzhiyun break;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun } else {
132*4882a593Smuzhiyun switch (ds1wm_data->bus_shift) {
133*4882a593Smuzhiyun case 0:
134*4882a593Smuzhiyun iowrite8(val, ds1wm_data->map + (reg << 0));
135*4882a593Smuzhiyun break;
136*4882a593Smuzhiyun case 1:
137*4882a593Smuzhiyun iowrite16((u16)val, ds1wm_data->map + (reg << 1));
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun case 2:
140*4882a593Smuzhiyun iowrite32((u32)val, ds1wm_data->map + (reg << 2));
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
ds1wm_read_register(struct ds1wm_data * ds1wm_data,u32 reg)146*4882a593Smuzhiyun static inline u8 ds1wm_read_register(struct ds1wm_data *ds1wm_data, u32 reg)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun u32 val = 0;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (ds1wm_data->is_hw_big_endian) {
151*4882a593Smuzhiyun switch (ds1wm_data->bus_shift) {
152*4882a593Smuzhiyun case 0:
153*4882a593Smuzhiyun val = ioread8(ds1wm_data->map + (reg << 0));
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun case 1:
156*4882a593Smuzhiyun val = ioread16be(ds1wm_data->map + (reg << 1));
157*4882a593Smuzhiyun break;
158*4882a593Smuzhiyun case 2:
159*4882a593Smuzhiyun val = ioread32be(ds1wm_data->map + (reg << 2));
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun } else {
163*4882a593Smuzhiyun switch (ds1wm_data->bus_shift) {
164*4882a593Smuzhiyun case 0:
165*4882a593Smuzhiyun val = ioread8(ds1wm_data->map + (reg << 0));
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun case 1:
168*4882a593Smuzhiyun val = ioread16(ds1wm_data->map + (reg << 1));
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun case 2:
171*4882a593Smuzhiyun val = ioread32(ds1wm_data->map + (reg << 2));
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
176*4882a593Smuzhiyun "ds1wm_read_register reg: %d, 32 bit val:%x\n", reg, val);
177*4882a593Smuzhiyun return (u8)val;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun
ds1wm_isr(int isr,void * data)181*4882a593Smuzhiyun static irqreturn_t ds1wm_isr(int isr, void *data)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct ds1wm_data *ds1wm_data = data;
184*4882a593Smuzhiyun u8 intr;
185*4882a593Smuzhiyun u8 inten = ds1wm_read_register(ds1wm_data, DS1WM_INT_EN);
186*4882a593Smuzhiyun /* if no bits are set in int enable register (except the IAS)
187*4882a593Smuzhiyun than go no further, reading the regs below has side effects */
188*4882a593Smuzhiyun if (!(inten & DS1WM_INTEN_NOT_IAS))
189*4882a593Smuzhiyun return IRQ_NONE;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data,
192*4882a593Smuzhiyun DS1WM_INT_EN, ds1wm_data->int_en_reg_none);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* this read action clears the INTR and certain flags in ds1wm */
195*4882a593Smuzhiyun intr = ds1wm_read_register(ds1wm_data, DS1WM_INT);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun ds1wm_data->slave_present = (intr & DS1WM_INT_PDR) ? 0 : 1;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if ((intr & DS1WM_INT_TSRE) && ds1wm_data->write_complete) {
200*4882a593Smuzhiyun inten &= ~DS1WM_INTEN_ETMT;
201*4882a593Smuzhiyun complete(ds1wm_data->write_complete);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun if (intr & DS1WM_INT_RBF) {
204*4882a593Smuzhiyun /* this read clears the RBF flag */
205*4882a593Smuzhiyun ds1wm_data->read_byte = ds1wm_read_register(ds1wm_data,
206*4882a593Smuzhiyun DS1WM_DATA);
207*4882a593Smuzhiyun inten &= ~DS1WM_INTEN_ERBF;
208*4882a593Smuzhiyun if (ds1wm_data->read_complete)
209*4882a593Smuzhiyun complete(ds1wm_data->read_complete);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun if ((intr & DS1WM_INT_PD) && ds1wm_data->reset_complete) {
212*4882a593Smuzhiyun inten &= ~DS1WM_INTEN_EPD;
213*4882a593Smuzhiyun complete(ds1wm_data->reset_complete);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data, DS1WM_INT_EN, inten);
217*4882a593Smuzhiyun return IRQ_HANDLED;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
ds1wm_reset(struct ds1wm_data * ds1wm_data)220*4882a593Smuzhiyun static int ds1wm_reset(struct ds1wm_data *ds1wm_data)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun unsigned long timeleft;
223*4882a593Smuzhiyun DECLARE_COMPLETION_ONSTACK(reset_done);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ds1wm_data->reset_complete = &reset_done;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* enable Presence detect only */
228*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data, DS1WM_INT_EN, DS1WM_INTEN_EPD |
229*4882a593Smuzhiyun ds1wm_data->int_en_reg_none);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data, DS1WM_CMD, DS1WM_CMD_1W_RESET);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun timeleft = wait_for_completion_timeout(&reset_done, DS1WM_TIMEOUT);
234*4882a593Smuzhiyun ds1wm_data->reset_complete = NULL;
235*4882a593Smuzhiyun if (!timeleft) {
236*4882a593Smuzhiyun dev_err(&ds1wm_data->pdev->dev, "reset failed, timed out\n");
237*4882a593Smuzhiyun return 1;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (!ds1wm_data->slave_present) {
241*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev, "reset: no devices found\n");
242*4882a593Smuzhiyun return 1;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (ds1wm_data->reset_recover_delay)
246*4882a593Smuzhiyun msleep(ds1wm_data->reset_recover_delay);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
ds1wm_write(struct ds1wm_data * ds1wm_data,u8 data)251*4882a593Smuzhiyun static int ds1wm_write(struct ds1wm_data *ds1wm_data, u8 data)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun unsigned long timeleft;
254*4882a593Smuzhiyun DECLARE_COMPLETION_ONSTACK(write_done);
255*4882a593Smuzhiyun ds1wm_data->write_complete = &write_done;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data, DS1WM_INT_EN,
258*4882a593Smuzhiyun ds1wm_data->int_en_reg_none | DS1WM_INTEN_ETMT);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data, DS1WM_DATA, data);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun timeleft = wait_for_completion_timeout(&write_done, DS1WM_TIMEOUT);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun ds1wm_data->write_complete = NULL;
265*4882a593Smuzhiyun if (!timeleft) {
266*4882a593Smuzhiyun dev_err(&ds1wm_data->pdev->dev, "write failed, timed out\n");
267*4882a593Smuzhiyun return -ETIMEDOUT;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return 0;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
ds1wm_read(struct ds1wm_data * ds1wm_data,unsigned char write_data)273*4882a593Smuzhiyun static u8 ds1wm_read(struct ds1wm_data *ds1wm_data, unsigned char write_data)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun unsigned long timeleft;
276*4882a593Smuzhiyun u8 intEnable = DS1WM_INTEN_ERBF | ds1wm_data->int_en_reg_none;
277*4882a593Smuzhiyun DECLARE_COMPLETION_ONSTACK(read_done);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun ds1wm_read_register(ds1wm_data, DS1WM_DATA);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ds1wm_data->read_complete = &read_done;
282*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data, DS1WM_INT_EN, intEnable);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data, DS1WM_DATA, write_data);
285*4882a593Smuzhiyun timeleft = wait_for_completion_timeout(&read_done, DS1WM_TIMEOUT);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ds1wm_data->read_complete = NULL;
288*4882a593Smuzhiyun if (!timeleft) {
289*4882a593Smuzhiyun dev_err(&ds1wm_data->pdev->dev, "read failed, timed out\n");
290*4882a593Smuzhiyun ds1wm_data->read_error = -ETIMEDOUT;
291*4882a593Smuzhiyun return 0xFF;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun ds1wm_data->read_error = 0;
294*4882a593Smuzhiyun return ds1wm_data->read_byte;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
ds1wm_find_divisor(int gclk)297*4882a593Smuzhiyun static int ds1wm_find_divisor(int gclk)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun int i;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun for (i = ARRAY_SIZE(freq)-1; i >= 0; --i)
302*4882a593Smuzhiyun if (gclk >= freq[i].freq)
303*4882a593Smuzhiyun return freq[i].divisor;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
ds1wm_up(struct ds1wm_data * ds1wm_data)308*4882a593Smuzhiyun static void ds1wm_up(struct ds1wm_data *ds1wm_data)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun int divisor;
311*4882a593Smuzhiyun struct device *dev = &ds1wm_data->pdev->dev;
312*4882a593Smuzhiyun struct ds1wm_driver_data *plat = dev_get_platdata(dev);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (ds1wm_data->cell->enable)
315*4882a593Smuzhiyun ds1wm_data->cell->enable(ds1wm_data->pdev);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun divisor = ds1wm_find_divisor(plat->clock_rate);
318*4882a593Smuzhiyun dev_dbg(dev, "found divisor 0x%x for clock %d\n",
319*4882a593Smuzhiyun divisor, plat->clock_rate);
320*4882a593Smuzhiyun if (divisor == 0) {
321*4882a593Smuzhiyun dev_err(dev, "no suitable divisor for %dHz clock\n",
322*4882a593Smuzhiyun plat->clock_rate);
323*4882a593Smuzhiyun return;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data, DS1WM_CLKDIV, divisor);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* Let the w1 clock stabilize. */
328*4882a593Smuzhiyun msleep(1);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun ds1wm_reset(ds1wm_data);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
ds1wm_down(struct ds1wm_data * ds1wm_data)333*4882a593Smuzhiyun static void ds1wm_down(struct ds1wm_data *ds1wm_data)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun ds1wm_reset(ds1wm_data);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Disable interrupts. */
338*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data, DS1WM_INT_EN,
339*4882a593Smuzhiyun ds1wm_data->int_en_reg_none);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (ds1wm_data->cell->disable)
342*4882a593Smuzhiyun ds1wm_data->cell->disable(ds1wm_data->pdev);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* --------------------------------------------------------------------- */
346*4882a593Smuzhiyun /* w1 methods */
347*4882a593Smuzhiyun
ds1wm_read_byte(void * data)348*4882a593Smuzhiyun static u8 ds1wm_read_byte(void *data)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct ds1wm_data *ds1wm_data = data;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun return ds1wm_read(ds1wm_data, 0xff);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
ds1wm_write_byte(void * data,u8 byte)355*4882a593Smuzhiyun static void ds1wm_write_byte(void *data, u8 byte)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct ds1wm_data *ds1wm_data = data;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun ds1wm_write(ds1wm_data, byte);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
ds1wm_reset_bus(void * data)362*4882a593Smuzhiyun static u8 ds1wm_reset_bus(void *data)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct ds1wm_data *ds1wm_data = data;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun ds1wm_reset(ds1wm_data);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
ds1wm_search(void * data,struct w1_master * master_dev,u8 search_type,w1_slave_found_callback slave_found)371*4882a593Smuzhiyun static void ds1wm_search(void *data, struct w1_master *master_dev,
372*4882a593Smuzhiyun u8 search_type, w1_slave_found_callback slave_found)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun struct ds1wm_data *ds1wm_data = data;
375*4882a593Smuzhiyun int i;
376*4882a593Smuzhiyun int ms_discrep_bit = -1;
377*4882a593Smuzhiyun u64 r = 0; /* holds the progress of the search */
378*4882a593Smuzhiyun u64 r_prime, d;
379*4882a593Smuzhiyun unsigned slaves_found = 0;
380*4882a593Smuzhiyun unsigned int pass = 0;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev, "search begin\n");
383*4882a593Smuzhiyun while (true) {
384*4882a593Smuzhiyun ++pass;
385*4882a593Smuzhiyun if (pass > 100) {
386*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
387*4882a593Smuzhiyun "too many attempts (100), search aborted\n");
388*4882a593Smuzhiyun return;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun mutex_lock(&master_dev->bus_mutex);
392*4882a593Smuzhiyun if (ds1wm_reset(ds1wm_data)) {
393*4882a593Smuzhiyun mutex_unlock(&master_dev->bus_mutex);
394*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
395*4882a593Smuzhiyun "pass: %d reset error (or no slaves)\n", pass);
396*4882a593Smuzhiyun break;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
400*4882a593Smuzhiyun "pass: %d r : %0#18llx writing SEARCH_ROM\n", pass, r);
401*4882a593Smuzhiyun ds1wm_write(ds1wm_data, search_type);
402*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
403*4882a593Smuzhiyun "pass: %d entering ASM\n", pass);
404*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data, DS1WM_CMD, DS1WM_CMD_SRA);
405*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
406*4882a593Smuzhiyun "pass: %d beginning nibble loop\n", pass);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun r_prime = 0;
409*4882a593Smuzhiyun d = 0;
410*4882a593Smuzhiyun /* we work one nibble at a time */
411*4882a593Smuzhiyun /* each nibble is interleaved to form a byte */
412*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun unsigned char resp, _r, _r_prime, _d;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun _r = (r >> (4*i)) & 0xf;
417*4882a593Smuzhiyun _r = ((_r & 0x1) << 1) |
418*4882a593Smuzhiyun ((_r & 0x2) << 2) |
419*4882a593Smuzhiyun ((_r & 0x4) << 3) |
420*4882a593Smuzhiyun ((_r & 0x8) << 4);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* writes _r, then reads back: */
423*4882a593Smuzhiyun resp = ds1wm_read(ds1wm_data, _r);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (ds1wm_data->read_error) {
426*4882a593Smuzhiyun dev_err(&ds1wm_data->pdev->dev,
427*4882a593Smuzhiyun "pass: %d nibble: %d read error\n", pass, i);
428*4882a593Smuzhiyun break;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun _r_prime = ((resp & 0x02) >> 1) |
432*4882a593Smuzhiyun ((resp & 0x08) >> 2) |
433*4882a593Smuzhiyun ((resp & 0x20) >> 3) |
434*4882a593Smuzhiyun ((resp & 0x80) >> 4);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun _d = ((resp & 0x01) >> 0) |
437*4882a593Smuzhiyun ((resp & 0x04) >> 1) |
438*4882a593Smuzhiyun ((resp & 0x10) >> 2) |
439*4882a593Smuzhiyun ((resp & 0x40) >> 3);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun r_prime |= (unsigned long long) _r_prime << (i * 4);
442*4882a593Smuzhiyun d |= (unsigned long long) _d << (i * 4);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun if (ds1wm_data->read_error) {
446*4882a593Smuzhiyun mutex_unlock(&master_dev->bus_mutex);
447*4882a593Smuzhiyun dev_err(&ds1wm_data->pdev->dev,
448*4882a593Smuzhiyun "pass: %d read error, retrying\n", pass);
449*4882a593Smuzhiyun break;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
452*4882a593Smuzhiyun "pass: %d r\': %0#18llx d:%0#18llx\n",
453*4882a593Smuzhiyun pass, r_prime, d);
454*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
455*4882a593Smuzhiyun "pass: %d nibble loop complete, exiting ASM\n", pass);
456*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data, DS1WM_CMD, ~DS1WM_CMD_SRA);
457*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
458*4882a593Smuzhiyun "pass: %d resetting bus\n", pass);
459*4882a593Smuzhiyun ds1wm_reset(ds1wm_data);
460*4882a593Smuzhiyun mutex_unlock(&master_dev->bus_mutex);
461*4882a593Smuzhiyun if ((r_prime & ((u64)1 << 63)) && (d & ((u64)1 << 63))) {
462*4882a593Smuzhiyun dev_err(&ds1wm_data->pdev->dev,
463*4882a593Smuzhiyun "pass: %d bus error, retrying\n", pass);
464*4882a593Smuzhiyun continue; /* start over */
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
469*4882a593Smuzhiyun "pass: %d found %0#18llx\n", pass, r_prime);
470*4882a593Smuzhiyun slave_found(master_dev, r_prime);
471*4882a593Smuzhiyun ++slaves_found;
472*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
473*4882a593Smuzhiyun "pass: %d complete, preparing next pass\n", pass);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* any discrepency found which we already choose the
476*4882a593Smuzhiyun '1' branch is now is now irrelevant we reveal the
477*4882a593Smuzhiyun next branch with this: */
478*4882a593Smuzhiyun d &= ~r;
479*4882a593Smuzhiyun /* find last bit set, i.e. the most signif. bit set */
480*4882a593Smuzhiyun ms_discrep_bit = fls64(d) - 1;
481*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
482*4882a593Smuzhiyun "pass: %d new d:%0#18llx MS discrep bit:%d\n",
483*4882a593Smuzhiyun pass, d, ms_discrep_bit);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* prev_ms_discrep_bit = ms_discrep_bit;
486*4882a593Smuzhiyun prepare for next ROM search: */
487*4882a593Smuzhiyun if (ms_discrep_bit == -1)
488*4882a593Smuzhiyun break;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun r = (r & ~(~0ull << (ms_discrep_bit))) | 1 << ms_discrep_bit;
491*4882a593Smuzhiyun } /* end while true */
492*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
493*4882a593Smuzhiyun "pass: %d total: %d search done ms d bit pos: %d\n", pass,
494*4882a593Smuzhiyun slaves_found, ms_discrep_bit);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* --------------------------------------------------------------------- */
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun static struct w1_bus_master ds1wm_master = {
500*4882a593Smuzhiyun .read_byte = ds1wm_read_byte,
501*4882a593Smuzhiyun .write_byte = ds1wm_write_byte,
502*4882a593Smuzhiyun .reset_bus = ds1wm_reset_bus,
503*4882a593Smuzhiyun .search = ds1wm_search,
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
ds1wm_probe(struct platform_device * pdev)506*4882a593Smuzhiyun static int ds1wm_probe(struct platform_device *pdev)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun struct ds1wm_data *ds1wm_data;
509*4882a593Smuzhiyun struct ds1wm_driver_data *plat;
510*4882a593Smuzhiyun struct resource *res;
511*4882a593Smuzhiyun int ret;
512*4882a593Smuzhiyun u8 inten;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (!pdev)
515*4882a593Smuzhiyun return -ENODEV;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun ds1wm_data = devm_kzalloc(&pdev->dev, sizeof(*ds1wm_data), GFP_KERNEL);
518*4882a593Smuzhiyun if (!ds1wm_data)
519*4882a593Smuzhiyun return -ENOMEM;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun platform_set_drvdata(pdev, ds1wm_data);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
524*4882a593Smuzhiyun if (!res)
525*4882a593Smuzhiyun return -ENXIO;
526*4882a593Smuzhiyun ds1wm_data->map = devm_ioremap(&pdev->dev, res->start,
527*4882a593Smuzhiyun resource_size(res));
528*4882a593Smuzhiyun if (!ds1wm_data->map)
529*4882a593Smuzhiyun return -ENOMEM;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun ds1wm_data->pdev = pdev;
532*4882a593Smuzhiyun ds1wm_data->cell = mfd_get_cell(pdev);
533*4882a593Smuzhiyun if (!ds1wm_data->cell)
534*4882a593Smuzhiyun return -ENODEV;
535*4882a593Smuzhiyun plat = dev_get_platdata(&pdev->dev);
536*4882a593Smuzhiyun if (!plat)
537*4882a593Smuzhiyun return -ENODEV;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* how many bits to shift register number to get register offset */
540*4882a593Smuzhiyun if (plat->bus_shift > 2) {
541*4882a593Smuzhiyun dev_err(&ds1wm_data->pdev->dev,
542*4882a593Smuzhiyun "illegal bus shift %d, not written",
543*4882a593Smuzhiyun ds1wm_data->bus_shift);
544*4882a593Smuzhiyun return -EINVAL;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun ds1wm_data->bus_shift = plat->bus_shift;
548*4882a593Smuzhiyun /* make sure resource has space for 8 registers */
549*4882a593Smuzhiyun if ((8 << ds1wm_data->bus_shift) > resource_size(res)) {
550*4882a593Smuzhiyun dev_err(&ds1wm_data->pdev->dev,
551*4882a593Smuzhiyun "memory resource size %d to small, should be %d\n",
552*4882a593Smuzhiyun (int)resource_size(res),
553*4882a593Smuzhiyun 8 << ds1wm_data->bus_shift);
554*4882a593Smuzhiyun return -EINVAL;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun ds1wm_data->is_hw_big_endian = plat->is_hw_big_endian;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
560*4882a593Smuzhiyun if (!res)
561*4882a593Smuzhiyun return -ENXIO;
562*4882a593Smuzhiyun ds1wm_data->irq = res->start;
563*4882a593Smuzhiyun ds1wm_data->int_en_reg_none = (plat->active_high ? DS1WM_INTEN_IAS : 0);
564*4882a593Smuzhiyun ds1wm_data->reset_recover_delay = plat->reset_recover_delay;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* Mask interrupts, set IAS before claiming interrupt */
567*4882a593Smuzhiyun inten = ds1wm_read_register(ds1wm_data, DS1WM_INT_EN);
568*4882a593Smuzhiyun ds1wm_write_register(ds1wm_data,
569*4882a593Smuzhiyun DS1WM_INT_EN, ds1wm_data->int_en_reg_none);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (res->flags & IORESOURCE_IRQ_HIGHEDGE)
572*4882a593Smuzhiyun irq_set_irq_type(ds1wm_data->irq, IRQ_TYPE_EDGE_RISING);
573*4882a593Smuzhiyun if (res->flags & IORESOURCE_IRQ_LOWEDGE)
574*4882a593Smuzhiyun irq_set_irq_type(ds1wm_data->irq, IRQ_TYPE_EDGE_FALLING);
575*4882a593Smuzhiyun if (res->flags & IORESOURCE_IRQ_HIGHLEVEL)
576*4882a593Smuzhiyun irq_set_irq_type(ds1wm_data->irq, IRQ_TYPE_LEVEL_HIGH);
577*4882a593Smuzhiyun if (res->flags & IORESOURCE_IRQ_LOWLEVEL)
578*4882a593Smuzhiyun irq_set_irq_type(ds1wm_data->irq, IRQ_TYPE_LEVEL_LOW);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, ds1wm_data->irq, ds1wm_isr,
581*4882a593Smuzhiyun IRQF_SHARED, "ds1wm", ds1wm_data);
582*4882a593Smuzhiyun if (ret) {
583*4882a593Smuzhiyun dev_err(&ds1wm_data->pdev->dev,
584*4882a593Smuzhiyun "devm_request_irq %d failed with errno %d\n",
585*4882a593Smuzhiyun ds1wm_data->irq,
586*4882a593Smuzhiyun ret);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun return ret;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun ds1wm_up(ds1wm_data);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun ds1wm_master.data = (void *)ds1wm_data;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun ret = w1_add_master_device(&ds1wm_master);
596*4882a593Smuzhiyun if (ret)
597*4882a593Smuzhiyun goto err;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun dev_dbg(&ds1wm_data->pdev->dev,
600*4882a593Smuzhiyun "ds1wm: probe successful, IAS: %d, rec.delay: %d, clockrate: %d, bus-shift: %d, is Hw Big Endian: %d\n",
601*4882a593Smuzhiyun plat->active_high,
602*4882a593Smuzhiyun plat->reset_recover_delay,
603*4882a593Smuzhiyun plat->clock_rate,
604*4882a593Smuzhiyun ds1wm_data->bus_shift,
605*4882a593Smuzhiyun ds1wm_data->is_hw_big_endian);
606*4882a593Smuzhiyun return 0;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun err:
609*4882a593Smuzhiyun ds1wm_down(ds1wm_data);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun return ret;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun #ifdef CONFIG_PM
ds1wm_suspend(struct platform_device * pdev,pm_message_t state)615*4882a593Smuzhiyun static int ds1wm_suspend(struct platform_device *pdev, pm_message_t state)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun ds1wm_down(ds1wm_data);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
ds1wm_resume(struct platform_device * pdev)624*4882a593Smuzhiyun static int ds1wm_resume(struct platform_device *pdev)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun ds1wm_up(ds1wm_data);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun #else
633*4882a593Smuzhiyun #define ds1wm_suspend NULL
634*4882a593Smuzhiyun #define ds1wm_resume NULL
635*4882a593Smuzhiyun #endif
636*4882a593Smuzhiyun
ds1wm_remove(struct platform_device * pdev)637*4882a593Smuzhiyun static int ds1wm_remove(struct platform_device *pdev)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun w1_remove_master_device(&ds1wm_master);
642*4882a593Smuzhiyun ds1wm_down(ds1wm_data);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun return 0;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static struct platform_driver ds1wm_driver = {
648*4882a593Smuzhiyun .driver = {
649*4882a593Smuzhiyun .name = "ds1wm",
650*4882a593Smuzhiyun },
651*4882a593Smuzhiyun .probe = ds1wm_probe,
652*4882a593Smuzhiyun .remove = ds1wm_remove,
653*4882a593Smuzhiyun .suspend = ds1wm_suspend,
654*4882a593Smuzhiyun .resume = ds1wm_resume
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun
ds1wm_init(void)657*4882a593Smuzhiyun static int __init ds1wm_init(void)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun pr_info("DS1WM w1 busmaster driver - (c) 2004 Szabolcs Gyurko\n");
660*4882a593Smuzhiyun return platform_driver_register(&ds1wm_driver);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
ds1wm_exit(void)663*4882a593Smuzhiyun static void __exit ds1wm_exit(void)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun platform_driver_unregister(&ds1wm_driver);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun module_init(ds1wm_init);
669*4882a593Smuzhiyun module_exit(ds1wm_exit);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun MODULE_LICENSE("GPL");
672*4882a593Smuzhiyun MODULE_AUTHOR("Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>, "
673*4882a593Smuzhiyun "Matt Reimer <mreimer@vpop.net>,"
674*4882a593Smuzhiyun "Jean-Francois Dagenais <dagenaisj@sonatest.com>");
675*4882a593Smuzhiyun MODULE_DESCRIPTION("DS1WM w1 busmaster driver");
676