xref: /OK3568_Linux_fs/kernel/drivers/vme/bridges/vme_tsi148.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * tsi148.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Support for the Tundra TSI148 VME Bridge chip
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Tom Armistead
8*4882a593Smuzhiyun  * Updated and maintained by Ajit Prem
9*4882a593Smuzhiyun  * Copyright 2004 Motorola Inc.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef TSI148_H
13*4882a593Smuzhiyun #define TSI148_H
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #ifndef	PCI_VENDOR_ID_TUNDRA
16*4882a593Smuzhiyun #define	PCI_VENDOR_ID_TUNDRA 0x10e3
17*4882a593Smuzhiyun #endif
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifndef	PCI_DEVICE_ID_TUNDRA_TSI148
20*4882a593Smuzhiyun #define	PCI_DEVICE_ID_TUNDRA_TSI148 0x148
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun  *  Define the number of each that the Tsi148 supports.
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun #define TSI148_MAX_MASTER		8	/* Max Master Windows */
27*4882a593Smuzhiyun #define TSI148_MAX_SLAVE		8	/* Max Slave Windows */
28*4882a593Smuzhiyun #define TSI148_MAX_DMA			2	/* Max DMA Controllers */
29*4882a593Smuzhiyun #define TSI148_MAX_MAILBOX		4	/* Max Mail Box registers */
30*4882a593Smuzhiyun #define TSI148_MAX_SEMAPHORE		8	/* Max Semaphores */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Structure used to hold driver specific information */
33*4882a593Smuzhiyun struct tsi148_driver {
34*4882a593Smuzhiyun 	void __iomem *base;	/* Base Address of device registers */
35*4882a593Smuzhiyun 	wait_queue_head_t dma_queue[2];
36*4882a593Smuzhiyun 	wait_queue_head_t iack_queue;
37*4882a593Smuzhiyun 	void (*lm_callback[4])(void *);	/* Called in interrupt handler */
38*4882a593Smuzhiyun 	void *lm_data[4];
39*4882a593Smuzhiyun 	void *crcsr_kernel;
40*4882a593Smuzhiyun 	dma_addr_t crcsr_bus;
41*4882a593Smuzhiyun 	struct vme_master_resource *flush_image;
42*4882a593Smuzhiyun 	struct mutex vme_rmw;		/* Only one RMW cycle at a time */
43*4882a593Smuzhiyun 	struct mutex vme_int;		/*
44*4882a593Smuzhiyun 					 * Only one VME interrupt can be
45*4882a593Smuzhiyun 					 * generated at a time, provide locking
46*4882a593Smuzhiyun 					 */
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * Layout of a DMAC Linked-List Descriptor
51*4882a593Smuzhiyun  *
52*4882a593Smuzhiyun  * Note: This structure is accessed via the chip and therefore must be
53*4882a593Smuzhiyun  *       correctly laid out - It must also be aligned on 64-bit boundaries.
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun struct tsi148_dma_descriptor {
56*4882a593Smuzhiyun 	__be32 dsau;      /* Source Address */
57*4882a593Smuzhiyun 	__be32 dsal;
58*4882a593Smuzhiyun 	__be32 ddau;      /* Destination Address */
59*4882a593Smuzhiyun 	__be32 ddal;
60*4882a593Smuzhiyun 	__be32 dsat;      /* Source attributes */
61*4882a593Smuzhiyun 	__be32 ddat;      /* Destination attributes */
62*4882a593Smuzhiyun 	__be32 dnlau;     /* Next link address */
63*4882a593Smuzhiyun 	__be32 dnlal;
64*4882a593Smuzhiyun 	__be32 dcnt;      /* Byte count */
65*4882a593Smuzhiyun 	__be32 ddbs;      /* 2eSST Broadcast select */
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun struct tsi148_dma_entry {
69*4882a593Smuzhiyun 	/*
70*4882a593Smuzhiyun 	 * The descriptor needs to be aligned on a 64-bit boundary, we increase
71*4882a593Smuzhiyun 	 * the chance of this by putting it first in the structure.
72*4882a593Smuzhiyun 	 */
73*4882a593Smuzhiyun 	struct tsi148_dma_descriptor descriptor;
74*4882a593Smuzhiyun 	struct list_head list;
75*4882a593Smuzhiyun 	dma_addr_t dma_handle;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  *  TSI148 ASIC register structure overlays and bit field definitions.
80*4882a593Smuzhiyun  *
81*4882a593Smuzhiyun  *      Note:   Tsi148 Register Group (CRG) consists of the following
82*4882a593Smuzhiyun  *              combination of registers:
83*4882a593Smuzhiyun  *                      PCFS    - PCI Configuration Space Registers
84*4882a593Smuzhiyun  *                      LCSR    - Local Control and Status Registers
85*4882a593Smuzhiyun  *                      GCSR    - Global Control and Status Registers
86*4882a593Smuzhiyun  *                      CR/CSR  - Subset of Configuration ROM /
87*4882a593Smuzhiyun  *                                Control and Status Registers
88*4882a593Smuzhiyun  */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  *  Command/Status Registers (CRG + $004)
93*4882a593Smuzhiyun  */
94*4882a593Smuzhiyun #define TSI148_PCFS_ID			0x0
95*4882a593Smuzhiyun #define TSI148_PCFS_CSR			0x4
96*4882a593Smuzhiyun #define TSI148_PCFS_CLASS		0x8
97*4882a593Smuzhiyun #define TSI148_PCFS_MISC0		0xC
98*4882a593Smuzhiyun #define TSI148_PCFS_MBARL		0x10
99*4882a593Smuzhiyun #define TSI148_PCFS_MBARU		0x14
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define TSI148_PCFS_SUBID		0x28
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define TSI148_PCFS_CAPP		0x34
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define TSI148_PCFS_MISC1		0x3C
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define TSI148_PCFS_XCAPP		0x40
108*4882a593Smuzhiyun #define TSI148_PCFS_XSTAT		0x44
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun  * LCSR definitions
112*4882a593Smuzhiyun  */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /*
115*4882a593Smuzhiyun  *    Outbound Translations
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun #define TSI148_LCSR_OT0_OTSAU		0x100
118*4882a593Smuzhiyun #define TSI148_LCSR_OT0_OTSAL		0x104
119*4882a593Smuzhiyun #define TSI148_LCSR_OT0_OTEAU		0x108
120*4882a593Smuzhiyun #define TSI148_LCSR_OT0_OTEAL		0x10C
121*4882a593Smuzhiyun #define TSI148_LCSR_OT0_OTOFU		0x110
122*4882a593Smuzhiyun #define TSI148_LCSR_OT0_OTOFL		0x114
123*4882a593Smuzhiyun #define TSI148_LCSR_OT0_OTBS		0x118
124*4882a593Smuzhiyun #define TSI148_LCSR_OT0_OTAT		0x11C
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define TSI148_LCSR_OT1_OTSAU		0x120
127*4882a593Smuzhiyun #define TSI148_LCSR_OT1_OTSAL		0x124
128*4882a593Smuzhiyun #define TSI148_LCSR_OT1_OTEAU		0x128
129*4882a593Smuzhiyun #define TSI148_LCSR_OT1_OTEAL		0x12C
130*4882a593Smuzhiyun #define TSI148_LCSR_OT1_OTOFU		0x130
131*4882a593Smuzhiyun #define TSI148_LCSR_OT1_OTOFL		0x134
132*4882a593Smuzhiyun #define TSI148_LCSR_OT1_OTBS		0x138
133*4882a593Smuzhiyun #define TSI148_LCSR_OT1_OTAT		0x13C
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define TSI148_LCSR_OT2_OTSAU		0x140
136*4882a593Smuzhiyun #define TSI148_LCSR_OT2_OTSAL		0x144
137*4882a593Smuzhiyun #define TSI148_LCSR_OT2_OTEAU		0x148
138*4882a593Smuzhiyun #define TSI148_LCSR_OT2_OTEAL		0x14C
139*4882a593Smuzhiyun #define TSI148_LCSR_OT2_OTOFU		0x150
140*4882a593Smuzhiyun #define TSI148_LCSR_OT2_OTOFL		0x154
141*4882a593Smuzhiyun #define TSI148_LCSR_OT2_OTBS		0x158
142*4882a593Smuzhiyun #define TSI148_LCSR_OT2_OTAT		0x15C
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define TSI148_LCSR_OT3_OTSAU		0x160
145*4882a593Smuzhiyun #define TSI148_LCSR_OT3_OTSAL		0x164
146*4882a593Smuzhiyun #define TSI148_LCSR_OT3_OTEAU		0x168
147*4882a593Smuzhiyun #define TSI148_LCSR_OT3_OTEAL		0x16C
148*4882a593Smuzhiyun #define TSI148_LCSR_OT3_OTOFU		0x170
149*4882a593Smuzhiyun #define TSI148_LCSR_OT3_OTOFL		0x174
150*4882a593Smuzhiyun #define TSI148_LCSR_OT3_OTBS		0x178
151*4882a593Smuzhiyun #define TSI148_LCSR_OT3_OTAT		0x17C
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define TSI148_LCSR_OT4_OTSAU		0x180
154*4882a593Smuzhiyun #define TSI148_LCSR_OT4_OTSAL		0x184
155*4882a593Smuzhiyun #define TSI148_LCSR_OT4_OTEAU		0x188
156*4882a593Smuzhiyun #define TSI148_LCSR_OT4_OTEAL		0x18C
157*4882a593Smuzhiyun #define TSI148_LCSR_OT4_OTOFU		0x190
158*4882a593Smuzhiyun #define TSI148_LCSR_OT4_OTOFL		0x194
159*4882a593Smuzhiyun #define TSI148_LCSR_OT4_OTBS		0x198
160*4882a593Smuzhiyun #define TSI148_LCSR_OT4_OTAT		0x19C
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define TSI148_LCSR_OT5_OTSAU		0x1A0
163*4882a593Smuzhiyun #define TSI148_LCSR_OT5_OTSAL		0x1A4
164*4882a593Smuzhiyun #define TSI148_LCSR_OT5_OTEAU		0x1A8
165*4882a593Smuzhiyun #define TSI148_LCSR_OT5_OTEAL		0x1AC
166*4882a593Smuzhiyun #define TSI148_LCSR_OT5_OTOFU		0x1B0
167*4882a593Smuzhiyun #define TSI148_LCSR_OT5_OTOFL		0x1B4
168*4882a593Smuzhiyun #define TSI148_LCSR_OT5_OTBS		0x1B8
169*4882a593Smuzhiyun #define TSI148_LCSR_OT5_OTAT		0x1BC
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define TSI148_LCSR_OT6_OTSAU		0x1C0
172*4882a593Smuzhiyun #define TSI148_LCSR_OT6_OTSAL		0x1C4
173*4882a593Smuzhiyun #define TSI148_LCSR_OT6_OTEAU		0x1C8
174*4882a593Smuzhiyun #define TSI148_LCSR_OT6_OTEAL		0x1CC
175*4882a593Smuzhiyun #define TSI148_LCSR_OT6_OTOFU		0x1D0
176*4882a593Smuzhiyun #define TSI148_LCSR_OT6_OTOFL		0x1D4
177*4882a593Smuzhiyun #define TSI148_LCSR_OT6_OTBS		0x1D8
178*4882a593Smuzhiyun #define TSI148_LCSR_OT6_OTAT		0x1DC
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define TSI148_LCSR_OT7_OTSAU		0x1E0
181*4882a593Smuzhiyun #define TSI148_LCSR_OT7_OTSAL		0x1E4
182*4882a593Smuzhiyun #define TSI148_LCSR_OT7_OTEAU		0x1E8
183*4882a593Smuzhiyun #define TSI148_LCSR_OT7_OTEAL		0x1EC
184*4882a593Smuzhiyun #define TSI148_LCSR_OT7_OTOFU		0x1F0
185*4882a593Smuzhiyun #define TSI148_LCSR_OT7_OTOFL		0x1F4
186*4882a593Smuzhiyun #define TSI148_LCSR_OT7_OTBS		0x1F8
187*4882a593Smuzhiyun #define TSI148_LCSR_OT7_OTAT		0x1FC
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define TSI148_LCSR_OT0		0x100
190*4882a593Smuzhiyun #define TSI148_LCSR_OT1		0x120
191*4882a593Smuzhiyun #define TSI148_LCSR_OT2		0x140
192*4882a593Smuzhiyun #define TSI148_LCSR_OT3		0x160
193*4882a593Smuzhiyun #define TSI148_LCSR_OT4		0x180
194*4882a593Smuzhiyun #define TSI148_LCSR_OT5		0x1A0
195*4882a593Smuzhiyun #define TSI148_LCSR_OT6		0x1C0
196*4882a593Smuzhiyun #define TSI148_LCSR_OT7		0x1E0
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static const int TSI148_LCSR_OT[8] = { TSI148_LCSR_OT0, TSI148_LCSR_OT1,
199*4882a593Smuzhiyun 					 TSI148_LCSR_OT2, TSI148_LCSR_OT3,
200*4882a593Smuzhiyun 					 TSI148_LCSR_OT4, TSI148_LCSR_OT5,
201*4882a593Smuzhiyun 					 TSI148_LCSR_OT6, TSI148_LCSR_OT7 };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_OTSAU	0x0
204*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_OTSAL	0x4
205*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_OTEAU	0x8
206*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_OTEAL	0xC
207*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_OTOFU	0x10
208*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_OTOFL	0x14
209*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_OTBS		0x18
210*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_OTAT		0x1C
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun  * VMEbus interrupt ack
214*4882a593Smuzhiyun  * offset  200
215*4882a593Smuzhiyun  */
216*4882a593Smuzhiyun #define TSI148_LCSR_VIACK1	0x204
217*4882a593Smuzhiyun #define TSI148_LCSR_VIACK2	0x208
218*4882a593Smuzhiyun #define TSI148_LCSR_VIACK3	0x20C
219*4882a593Smuzhiyun #define TSI148_LCSR_VIACK4	0x210
220*4882a593Smuzhiyun #define TSI148_LCSR_VIACK5	0x214
221*4882a593Smuzhiyun #define TSI148_LCSR_VIACK6	0x218
222*4882a593Smuzhiyun #define TSI148_LCSR_VIACK7	0x21C
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun static const int TSI148_LCSR_VIACK[8] = { 0, TSI148_LCSR_VIACK1,
225*4882a593Smuzhiyun 				TSI148_LCSR_VIACK2, TSI148_LCSR_VIACK3,
226*4882a593Smuzhiyun 				TSI148_LCSR_VIACK4, TSI148_LCSR_VIACK5,
227*4882a593Smuzhiyun 				TSI148_LCSR_VIACK6, TSI148_LCSR_VIACK7 };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun  * RMW
231*4882a593Smuzhiyun  * offset    220
232*4882a593Smuzhiyun  */
233*4882a593Smuzhiyun #define TSI148_LCSR_RMWAU	0x220
234*4882a593Smuzhiyun #define TSI148_LCSR_RMWAL	0x224
235*4882a593Smuzhiyun #define TSI148_LCSR_RMWEN	0x228
236*4882a593Smuzhiyun #define TSI148_LCSR_RMWC	0x22C
237*4882a593Smuzhiyun #define TSI148_LCSR_RMWS	0x230
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /*
240*4882a593Smuzhiyun  * VMEbus control
241*4882a593Smuzhiyun  * offset    234
242*4882a593Smuzhiyun  */
243*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL	0x234
244*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL	0x238
245*4882a593Smuzhiyun #define TSI148_LCSR_VSTAT	0x23C
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun  * PCI status
249*4882a593Smuzhiyun  * offset  240
250*4882a593Smuzhiyun  */
251*4882a593Smuzhiyun #define TSI148_LCSR_PSTAT	0x240
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /*
254*4882a593Smuzhiyun  * VME filter.
255*4882a593Smuzhiyun  * offset  250
256*4882a593Smuzhiyun  */
257*4882a593Smuzhiyun #define TSI148_LCSR_VMEFL	0x250
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/*
260*4882a593Smuzhiyun 	 * VME exception.
261*4882a593Smuzhiyun 	 * offset  260
262*4882a593Smuzhiyun  */
263*4882a593Smuzhiyun #define TSI148_LCSR_VEAU	0x260
264*4882a593Smuzhiyun #define TSI148_LCSR_VEAL	0x264
265*4882a593Smuzhiyun #define TSI148_LCSR_VEAT	0x268
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/*
268*4882a593Smuzhiyun 	 * PCI error
269*4882a593Smuzhiyun 	 * offset  270
270*4882a593Smuzhiyun 	 */
271*4882a593Smuzhiyun #define TSI148_LCSR_EDPAU	0x270
272*4882a593Smuzhiyun #define TSI148_LCSR_EDPAL	0x274
273*4882a593Smuzhiyun #define TSI148_LCSR_EDPXA	0x278
274*4882a593Smuzhiyun #define TSI148_LCSR_EDPXS	0x27C
275*4882a593Smuzhiyun #define TSI148_LCSR_EDPAT	0x280
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/*
278*4882a593Smuzhiyun 	 * Inbound Translations
279*4882a593Smuzhiyun 	 * offset  300
280*4882a593Smuzhiyun 	 */
281*4882a593Smuzhiyun #define TSI148_LCSR_IT0_ITSAU		0x300
282*4882a593Smuzhiyun #define TSI148_LCSR_IT0_ITSAL		0x304
283*4882a593Smuzhiyun #define TSI148_LCSR_IT0_ITEAU		0x308
284*4882a593Smuzhiyun #define TSI148_LCSR_IT0_ITEAL		0x30C
285*4882a593Smuzhiyun #define TSI148_LCSR_IT0_ITOFU		0x310
286*4882a593Smuzhiyun #define TSI148_LCSR_IT0_ITOFL		0x314
287*4882a593Smuzhiyun #define TSI148_LCSR_IT0_ITAT		0x318
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define TSI148_LCSR_IT1_ITSAU		0x320
290*4882a593Smuzhiyun #define TSI148_LCSR_IT1_ITSAL		0x324
291*4882a593Smuzhiyun #define TSI148_LCSR_IT1_ITEAU		0x328
292*4882a593Smuzhiyun #define TSI148_LCSR_IT1_ITEAL		0x32C
293*4882a593Smuzhiyun #define TSI148_LCSR_IT1_ITOFU		0x330
294*4882a593Smuzhiyun #define TSI148_LCSR_IT1_ITOFL		0x334
295*4882a593Smuzhiyun #define TSI148_LCSR_IT1_ITAT		0x338
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define TSI148_LCSR_IT2_ITSAU		0x340
298*4882a593Smuzhiyun #define TSI148_LCSR_IT2_ITSAL		0x344
299*4882a593Smuzhiyun #define TSI148_LCSR_IT2_ITEAU		0x348
300*4882a593Smuzhiyun #define TSI148_LCSR_IT2_ITEAL		0x34C
301*4882a593Smuzhiyun #define TSI148_LCSR_IT2_ITOFU		0x350
302*4882a593Smuzhiyun #define TSI148_LCSR_IT2_ITOFL		0x354
303*4882a593Smuzhiyun #define TSI148_LCSR_IT2_ITAT		0x358
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #define TSI148_LCSR_IT3_ITSAU		0x360
306*4882a593Smuzhiyun #define TSI148_LCSR_IT3_ITSAL		0x364
307*4882a593Smuzhiyun #define TSI148_LCSR_IT3_ITEAU		0x368
308*4882a593Smuzhiyun #define TSI148_LCSR_IT3_ITEAL		0x36C
309*4882a593Smuzhiyun #define TSI148_LCSR_IT3_ITOFU		0x370
310*4882a593Smuzhiyun #define TSI148_LCSR_IT3_ITOFL		0x374
311*4882a593Smuzhiyun #define TSI148_LCSR_IT3_ITAT		0x378
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define TSI148_LCSR_IT4_ITSAU		0x380
314*4882a593Smuzhiyun #define TSI148_LCSR_IT4_ITSAL		0x384
315*4882a593Smuzhiyun #define TSI148_LCSR_IT4_ITEAU		0x388
316*4882a593Smuzhiyun #define TSI148_LCSR_IT4_ITEAL		0x38C
317*4882a593Smuzhiyun #define TSI148_LCSR_IT4_ITOFU		0x390
318*4882a593Smuzhiyun #define TSI148_LCSR_IT4_ITOFL		0x394
319*4882a593Smuzhiyun #define TSI148_LCSR_IT4_ITAT		0x398
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun #define TSI148_LCSR_IT5_ITSAU		0x3A0
322*4882a593Smuzhiyun #define TSI148_LCSR_IT5_ITSAL		0x3A4
323*4882a593Smuzhiyun #define TSI148_LCSR_IT5_ITEAU		0x3A8
324*4882a593Smuzhiyun #define TSI148_LCSR_IT5_ITEAL		0x3AC
325*4882a593Smuzhiyun #define TSI148_LCSR_IT5_ITOFU		0x3B0
326*4882a593Smuzhiyun #define TSI148_LCSR_IT5_ITOFL		0x3B4
327*4882a593Smuzhiyun #define TSI148_LCSR_IT5_ITAT		0x3B8
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #define TSI148_LCSR_IT6_ITSAU		0x3C0
330*4882a593Smuzhiyun #define TSI148_LCSR_IT6_ITSAL		0x3C4
331*4882a593Smuzhiyun #define TSI148_LCSR_IT6_ITEAU		0x3C8
332*4882a593Smuzhiyun #define TSI148_LCSR_IT6_ITEAL		0x3CC
333*4882a593Smuzhiyun #define TSI148_LCSR_IT6_ITOFU		0x3D0
334*4882a593Smuzhiyun #define TSI148_LCSR_IT6_ITOFL		0x3D4
335*4882a593Smuzhiyun #define TSI148_LCSR_IT6_ITAT		0x3D8
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun #define TSI148_LCSR_IT7_ITSAU		0x3E0
338*4882a593Smuzhiyun #define TSI148_LCSR_IT7_ITSAL		0x3E4
339*4882a593Smuzhiyun #define TSI148_LCSR_IT7_ITEAU		0x3E8
340*4882a593Smuzhiyun #define TSI148_LCSR_IT7_ITEAL		0x3EC
341*4882a593Smuzhiyun #define TSI148_LCSR_IT7_ITOFU		0x3F0
342*4882a593Smuzhiyun #define TSI148_LCSR_IT7_ITOFL		0x3F4
343*4882a593Smuzhiyun #define TSI148_LCSR_IT7_ITAT		0x3F8
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun #define TSI148_LCSR_IT0		0x300
347*4882a593Smuzhiyun #define TSI148_LCSR_IT1		0x320
348*4882a593Smuzhiyun #define TSI148_LCSR_IT2		0x340
349*4882a593Smuzhiyun #define TSI148_LCSR_IT3		0x360
350*4882a593Smuzhiyun #define TSI148_LCSR_IT4		0x380
351*4882a593Smuzhiyun #define TSI148_LCSR_IT5		0x3A0
352*4882a593Smuzhiyun #define TSI148_LCSR_IT6		0x3C0
353*4882a593Smuzhiyun #define TSI148_LCSR_IT7		0x3E0
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static const int TSI148_LCSR_IT[8] = { TSI148_LCSR_IT0, TSI148_LCSR_IT1,
356*4882a593Smuzhiyun 					 TSI148_LCSR_IT2, TSI148_LCSR_IT3,
357*4882a593Smuzhiyun 					 TSI148_LCSR_IT4, TSI148_LCSR_IT5,
358*4882a593Smuzhiyun 					 TSI148_LCSR_IT6, TSI148_LCSR_IT7 };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_ITSAU	0x0
361*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_ITSAL	0x4
362*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_ITEAU	0x8
363*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_ITEAL	0xC
364*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_ITOFU	0x10
365*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_ITOFL	0x14
366*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_ITAT		0x18
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/*
369*4882a593Smuzhiyun 	 * Inbound Translation GCSR
370*4882a593Smuzhiyun 	 * offset  400
371*4882a593Smuzhiyun 	 */
372*4882a593Smuzhiyun #define TSI148_LCSR_GBAU	0x400
373*4882a593Smuzhiyun #define TSI148_LCSR_GBAL	0x404
374*4882a593Smuzhiyun #define TSI148_LCSR_GCSRAT	0x408
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/*
377*4882a593Smuzhiyun 	 * Inbound Translation CRG
378*4882a593Smuzhiyun 	 * offset  40C
379*4882a593Smuzhiyun 	 */
380*4882a593Smuzhiyun #define TSI148_LCSR_CBAU	0x40C
381*4882a593Smuzhiyun #define TSI148_LCSR_CBAL	0x410
382*4882a593Smuzhiyun #define TSI148_LCSR_CSRAT	0x414
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/*
385*4882a593Smuzhiyun 	 * Inbound Translation CR/CSR
386*4882a593Smuzhiyun 	 *         CRG
387*4882a593Smuzhiyun 	 * offset  418
388*4882a593Smuzhiyun 	 */
389*4882a593Smuzhiyun #define TSI148_LCSR_CROU	0x418
390*4882a593Smuzhiyun #define TSI148_LCSR_CROL	0x41C
391*4882a593Smuzhiyun #define TSI148_LCSR_CRAT	0x420
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/*
394*4882a593Smuzhiyun 	 * Inbound Translation Location Monitor
395*4882a593Smuzhiyun 	 * offset  424
396*4882a593Smuzhiyun 	 */
397*4882a593Smuzhiyun #define TSI148_LCSR_LMBAU	0x424
398*4882a593Smuzhiyun #define TSI148_LCSR_LMBAL	0x428
399*4882a593Smuzhiyun #define TSI148_LCSR_LMAT	0x42C
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/*
402*4882a593Smuzhiyun 	 * VMEbus Interrupt Control.
403*4882a593Smuzhiyun 	 * offset  430
404*4882a593Smuzhiyun 	 */
405*4882a593Smuzhiyun #define TSI148_LCSR_BCU		0x430
406*4882a593Smuzhiyun #define TSI148_LCSR_BCL		0x434
407*4882a593Smuzhiyun #define TSI148_LCSR_BPGTR	0x438
408*4882a593Smuzhiyun #define TSI148_LCSR_BPCTR	0x43C
409*4882a593Smuzhiyun #define TSI148_LCSR_VICR	0x440
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/*
412*4882a593Smuzhiyun 	 * Local Bus Interrupt Control.
413*4882a593Smuzhiyun 	 * offset  448
414*4882a593Smuzhiyun 	 */
415*4882a593Smuzhiyun #define TSI148_LCSR_INTEN	0x448
416*4882a593Smuzhiyun #define TSI148_LCSR_INTEO	0x44C
417*4882a593Smuzhiyun #define TSI148_LCSR_INTS	0x450
418*4882a593Smuzhiyun #define TSI148_LCSR_INTC	0x454
419*4882a593Smuzhiyun #define TSI148_LCSR_INTM1	0x458
420*4882a593Smuzhiyun #define TSI148_LCSR_INTM2	0x45C
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	/*
423*4882a593Smuzhiyun 	 * DMA Controllers
424*4882a593Smuzhiyun 	 * offset 500
425*4882a593Smuzhiyun 	 */
426*4882a593Smuzhiyun #define TSI148_LCSR_DCTL0	0x500
427*4882a593Smuzhiyun #define TSI148_LCSR_DSTA0	0x504
428*4882a593Smuzhiyun #define TSI148_LCSR_DCSAU0	0x508
429*4882a593Smuzhiyun #define TSI148_LCSR_DCSAL0	0x50C
430*4882a593Smuzhiyun #define TSI148_LCSR_DCDAU0	0x510
431*4882a593Smuzhiyun #define TSI148_LCSR_DCDAL0	0x514
432*4882a593Smuzhiyun #define TSI148_LCSR_DCLAU0	0x518
433*4882a593Smuzhiyun #define TSI148_LCSR_DCLAL0	0x51C
434*4882a593Smuzhiyun #define TSI148_LCSR_DSAU0	0x520
435*4882a593Smuzhiyun #define TSI148_LCSR_DSAL0	0x524
436*4882a593Smuzhiyun #define TSI148_LCSR_DDAU0	0x528
437*4882a593Smuzhiyun #define TSI148_LCSR_DDAL0	0x52C
438*4882a593Smuzhiyun #define TSI148_LCSR_DSAT0	0x530
439*4882a593Smuzhiyun #define TSI148_LCSR_DDAT0	0x534
440*4882a593Smuzhiyun #define TSI148_LCSR_DNLAU0	0x538
441*4882a593Smuzhiyun #define TSI148_LCSR_DNLAL0	0x53C
442*4882a593Smuzhiyun #define TSI148_LCSR_DCNT0	0x540
443*4882a593Smuzhiyun #define TSI148_LCSR_DDBS0	0x544
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun #define TSI148_LCSR_DCTL1	0x580
446*4882a593Smuzhiyun #define TSI148_LCSR_DSTA1	0x584
447*4882a593Smuzhiyun #define TSI148_LCSR_DCSAU1	0x588
448*4882a593Smuzhiyun #define TSI148_LCSR_DCSAL1	0x58C
449*4882a593Smuzhiyun #define TSI148_LCSR_DCDAU1	0x590
450*4882a593Smuzhiyun #define TSI148_LCSR_DCDAL1	0x594
451*4882a593Smuzhiyun #define TSI148_LCSR_DCLAU1	0x598
452*4882a593Smuzhiyun #define TSI148_LCSR_DCLAL1	0x59C
453*4882a593Smuzhiyun #define TSI148_LCSR_DSAU1	0x5A0
454*4882a593Smuzhiyun #define TSI148_LCSR_DSAL1	0x5A4
455*4882a593Smuzhiyun #define TSI148_LCSR_DDAU1	0x5A8
456*4882a593Smuzhiyun #define TSI148_LCSR_DDAL1	0x5AC
457*4882a593Smuzhiyun #define TSI148_LCSR_DSAT1	0x5B0
458*4882a593Smuzhiyun #define TSI148_LCSR_DDAT1	0x5B4
459*4882a593Smuzhiyun #define TSI148_LCSR_DNLAU1	0x5B8
460*4882a593Smuzhiyun #define TSI148_LCSR_DNLAL1	0x5BC
461*4882a593Smuzhiyun #define TSI148_LCSR_DCNT1	0x5C0
462*4882a593Smuzhiyun #define TSI148_LCSR_DDBS1	0x5C4
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun #define TSI148_LCSR_DMA0	0x500
465*4882a593Smuzhiyun #define TSI148_LCSR_DMA1	0x580
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static const int TSI148_LCSR_DMA[TSI148_MAX_DMA] = { TSI148_LCSR_DMA0,
469*4882a593Smuzhiyun 						TSI148_LCSR_DMA1 };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DCTL		0x0
472*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DSTA		0x4
473*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DCSAU	0x8
474*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DCSAL	0xC
475*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DCDAU	0x10
476*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DCDAL	0x14
477*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DCLAU	0x18
478*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DCLAL	0x1C
479*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DSAU		0x20
480*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DSAL		0x24
481*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DDAU		0x28
482*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DDAL		0x2C
483*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DSAT		0x30
484*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DDAT		0x34
485*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DNLAU	0x38
486*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DNLAL	0x3C
487*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DCNT		0x40
488*4882a593Smuzhiyun #define TSI148_LCSR_OFFSET_DDBS		0x44
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/*
491*4882a593Smuzhiyun 	 * GCSR Register Group
492*4882a593Smuzhiyun 	 */
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/*
495*4882a593Smuzhiyun 	 *         GCSR    CRG
496*4882a593Smuzhiyun 	 * offset   00     600 - DEVI/VENI
497*4882a593Smuzhiyun 	 * offset   04     604 - CTRL/GA/REVID
498*4882a593Smuzhiyun 	 * offset   08     608 - Semaphore3/2/1/0
499*4882a593Smuzhiyun 	 * offset   0C     60C - Seamphore7/6/5/4
500*4882a593Smuzhiyun 	 */
501*4882a593Smuzhiyun #define TSI148_GCSR_ID		0x600
502*4882a593Smuzhiyun #define TSI148_GCSR_CSR		0x604
503*4882a593Smuzhiyun #define TSI148_GCSR_SEMA0	0x608
504*4882a593Smuzhiyun #define TSI148_GCSR_SEMA1	0x60C
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	/*
507*4882a593Smuzhiyun 	 * Mail Box
508*4882a593Smuzhiyun 	 *         GCSR    CRG
509*4882a593Smuzhiyun 	 * offset   10     610 - Mailbox0
510*4882a593Smuzhiyun 	 */
511*4882a593Smuzhiyun #define TSI148_GCSR_MBOX0	0x610
512*4882a593Smuzhiyun #define TSI148_GCSR_MBOX1	0x614
513*4882a593Smuzhiyun #define TSI148_GCSR_MBOX2	0x618
514*4882a593Smuzhiyun #define TSI148_GCSR_MBOX3	0x61C
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static const int TSI148_GCSR_MBOX[4] = { TSI148_GCSR_MBOX0,
517*4882a593Smuzhiyun 					TSI148_GCSR_MBOX1,
518*4882a593Smuzhiyun 					TSI148_GCSR_MBOX2,
519*4882a593Smuzhiyun 					TSI148_GCSR_MBOX3 };
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/*
522*4882a593Smuzhiyun 	 * CR/CSR
523*4882a593Smuzhiyun 	 */
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	/*
526*4882a593Smuzhiyun 	 *        CR/CSR   CRG
527*4882a593Smuzhiyun 	 * offset  7FFF4   FF4 - CSRBCR
528*4882a593Smuzhiyun 	 * offset  7FFF8   FF8 - CSRBSR
529*4882a593Smuzhiyun 	 * offset  7FFFC   FFC - CBAR
530*4882a593Smuzhiyun 	 */
531*4882a593Smuzhiyun #define TSI148_CSRBCR	0xFF4
532*4882a593Smuzhiyun #define TSI148_CSRBSR	0xFF8
533*4882a593Smuzhiyun #define TSI148_CBAR	0xFFC
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/*
539*4882a593Smuzhiyun 	 *  TSI148 Register Bit Definitions
540*4882a593Smuzhiyun 	 */
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/*
543*4882a593Smuzhiyun 	 *  PFCS Register Set
544*4882a593Smuzhiyun 	 */
545*4882a593Smuzhiyun #define TSI148_PCFS_CMMD_SERR          (1<<8)	/* SERR_L out pin ssys err */
546*4882a593Smuzhiyun #define TSI148_PCFS_CMMD_PERR          (1<<6)	/* PERR_L out pin  parity */
547*4882a593Smuzhiyun #define TSI148_PCFS_CMMD_MSTR          (1<<2)	/* PCI bus master */
548*4882a593Smuzhiyun #define TSI148_PCFS_CMMD_MEMSP         (1<<1)	/* PCI mem space access  */
549*4882a593Smuzhiyun #define TSI148_PCFS_CMMD_IOSP          (1<<0)	/* PCI I/O space enable */
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun #define TSI148_PCFS_STAT_RCPVE         (1<<15)	/* Detected Parity Error */
552*4882a593Smuzhiyun #define TSI148_PCFS_STAT_SIGSE         (1<<14)	/* Signalled System Error */
553*4882a593Smuzhiyun #define TSI148_PCFS_STAT_RCVMA         (1<<13)	/* Received Master Abort */
554*4882a593Smuzhiyun #define TSI148_PCFS_STAT_RCVTA         (1<<12)	/* Received Target Abort */
555*4882a593Smuzhiyun #define TSI148_PCFS_STAT_SIGTA         (1<<11)	/* Signalled Target Abort */
556*4882a593Smuzhiyun #define TSI148_PCFS_STAT_SELTIM        (3<<9)	/* DELSEL Timing */
557*4882a593Smuzhiyun #define TSI148_PCFS_STAT_DPAR          (1<<8)	/* Data Parity Err Reported */
558*4882a593Smuzhiyun #define TSI148_PCFS_STAT_FAST          (1<<7)	/* Fast back-to-back Cap */
559*4882a593Smuzhiyun #define TSI148_PCFS_STAT_P66M          (1<<5)	/* 66 MHz Capable */
560*4882a593Smuzhiyun #define TSI148_PCFS_STAT_CAPL          (1<<4)	/* Capab List - address $34 */
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun /*
563*4882a593Smuzhiyun  *  Revision ID/Class Code Registers   (CRG +$008)
564*4882a593Smuzhiyun  */
565*4882a593Smuzhiyun #define TSI148_PCFS_CLAS_M             (0xFF<<24)	/* Class ID */
566*4882a593Smuzhiyun #define TSI148_PCFS_SUBCLAS_M          (0xFF<<16)	/* Sub-Class ID */
567*4882a593Smuzhiyun #define TSI148_PCFS_PROGIF_M           (0xFF<<8)	/* Sub-Class ID */
568*4882a593Smuzhiyun #define TSI148_PCFS_REVID_M            (0xFF<<0)	/* Rev ID */
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun /*
571*4882a593Smuzhiyun  * Cache Line Size/ Master Latency Timer/ Header Type Registers (CRG + $00C)
572*4882a593Smuzhiyun  */
573*4882a593Smuzhiyun #define TSI148_PCFS_HEAD_M             (0xFF<<16)	/* Master Lat Timer */
574*4882a593Smuzhiyun #define TSI148_PCFS_MLAT_M             (0xFF<<8)	/* Master Lat Timer */
575*4882a593Smuzhiyun #define TSI148_PCFS_CLSZ_M             (0xFF<<0)	/* Cache Line Size */
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /*
578*4882a593Smuzhiyun  *  Memory Base Address Lower Reg (CRG + $010)
579*4882a593Smuzhiyun  */
580*4882a593Smuzhiyun #define TSI148_PCFS_MBARL_BASEL_M      (0xFFFFF<<12) /* Base Addr Lower Mask */
581*4882a593Smuzhiyun #define TSI148_PCFS_MBARL_PRE          (1<<3)	/* Prefetch */
582*4882a593Smuzhiyun #define TSI148_PCFS_MBARL_MTYPE_M      (3<<1)	/* Memory Type Mask */
583*4882a593Smuzhiyun #define TSI148_PCFS_MBARL_IOMEM        (1<<0)	/* I/O Space Indicator */
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun /*
586*4882a593Smuzhiyun  *  Message Signaled Interrupt Capabilities Register (CRG + $040)
587*4882a593Smuzhiyun  */
588*4882a593Smuzhiyun #define TSI148_PCFS_MSICAP_64BAC       (1<<7)	/* 64-bit Address Capable */
589*4882a593Smuzhiyun #define TSI148_PCFS_MSICAP_MME_M       (7<<4)	/* Multiple Msg Enable Mask */
590*4882a593Smuzhiyun #define TSI148_PCFS_MSICAP_MMC_M       (7<<1)	/* Multiple Msg Capable Mask */
591*4882a593Smuzhiyun #define TSI148_PCFS_MSICAP_MSIEN       (1<<0)	/* Msg signaled INT Enable */
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun  *  Message Address Lower Register (CRG +$044)
595*4882a593Smuzhiyun  */
596*4882a593Smuzhiyun #define TSI148_PCFS_MSIAL_M            (0x3FFFFFFF<<2)	/* Mask */
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /*
599*4882a593Smuzhiyun  *  Message Data Register (CRG + 4C)
600*4882a593Smuzhiyun  */
601*4882a593Smuzhiyun #define TSI148_PCFS_MSIMD_M            (0xFFFF<<0)	/* Mask */
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun /*
604*4882a593Smuzhiyun  *  PCI-X Capabilities Register (CRG + $050)
605*4882a593Smuzhiyun  */
606*4882a593Smuzhiyun #define TSI148_PCFS_PCIXCAP_MOST_M     (7<<4)	/* Max outstanding Split Tran */
607*4882a593Smuzhiyun #define TSI148_PCFS_PCIXCAP_MMRBC_M    (3<<2)	/* Max Mem Read byte cnt */
608*4882a593Smuzhiyun #define TSI148_PCFS_PCIXCAP_ERO        (1<<1)	/* Enable Relaxed Ordering */
609*4882a593Smuzhiyun #define TSI148_PCFS_PCIXCAP_DPERE      (1<<0)	/* Data Parity Recover Enable */
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun /*
612*4882a593Smuzhiyun  *  PCI-X Status Register (CRG +$054)
613*4882a593Smuzhiyun  */
614*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_RSCEM     (1<<29)	/* Received Split Comp Error */
615*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_DMCRS_M   (7<<26)	/* max Cumulative Read Size */
616*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_DMOST_M   (7<<23)	/* max outstanding Split Trans
617*4882a593Smuzhiyun 						 */
618*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_DMMRC_M   (3<<21)	/* max mem read byte count */
619*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_DC        (1<<20)	/* Device Complexity */
620*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_USC       (1<<19)	/* Unexpected Split comp */
621*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_SCD       (1<<18)	/* Split completion discard */
622*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_133C      (1<<17)	/* 133MHz capable */
623*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_64D       (1<<16)	/* 64 bit device */
624*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_BN_M      (0xFF<<8)	/* Bus number */
625*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_DN_M      (0x1F<<3)	/* Device number */
626*4882a593Smuzhiyun #define TSI148_PCFS_PCIXSTAT_FN_M      (7<<0)	/* Function Number */
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun /*
629*4882a593Smuzhiyun  *  LCSR Registers
630*4882a593Smuzhiyun  */
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun /*
633*4882a593Smuzhiyun  *  Outbound Translation Starting Address Lower
634*4882a593Smuzhiyun  */
635*4882a593Smuzhiyun #define TSI148_LCSR_OTSAL_M            (0xFFFF<<16)	/* Mask */
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun /*
638*4882a593Smuzhiyun  *  Outbound Translation Ending Address Lower
639*4882a593Smuzhiyun  */
640*4882a593Smuzhiyun #define TSI148_LCSR_OTEAL_M            (0xFFFF<<16)	/* Mask */
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun /*
643*4882a593Smuzhiyun  *  Outbound Translation Offset Lower
644*4882a593Smuzhiyun  */
645*4882a593Smuzhiyun #define TSI148_LCSR_OTOFFL_M           (0xFFFF<<16)	/* Mask */
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun /*
648*4882a593Smuzhiyun  *  Outbound Translation 2eSST Broadcast Select
649*4882a593Smuzhiyun  */
650*4882a593Smuzhiyun #define TSI148_LCSR_OTBS_M             (0xFFFFF<<0)	/* Mask */
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun /*
653*4882a593Smuzhiyun  *  Outbound Translation Attribute
654*4882a593Smuzhiyun  */
655*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_EN            (1<<31)	/* Window Enable */
656*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_MRPFD         (1<<18)	/* Prefetch Disable */
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_PFS_M         (3<<16)	/* Prefetch Size Mask */
659*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_PFS_2         (0<<16)	/* 2 Cache Lines P Size */
660*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_PFS_4         (1<<16)	/* 4 Cache Lines P Size */
661*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_PFS_8         (2<<16)	/* 8 Cache Lines P Size */
662*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_PFS_16        (3<<16)	/* 16 Cache Lines P Size */
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_2eSSTM_M      (7<<11)	/* 2eSST Xfer Rate Mask */
665*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_2eSSTM_160    (0<<11)	/* 160MB/s 2eSST Xfer Rate */
666*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_2eSSTM_267    (1<<11)	/* 267MB/s 2eSST Xfer Rate */
667*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_2eSSTM_320    (2<<11)	/* 320MB/s 2eSST Xfer Rate */
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_TM_M          (7<<8)	/* Xfer Protocol Mask */
670*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_TM_SCT        (0<<8)	/* SCT Xfer Protocol */
671*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_TM_BLT        (1<<8)	/* BLT Xfer Protocol */
672*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_TM_MBLT       (2<<8)	/* MBLT Xfer Protocol */
673*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_TM_2eVME      (3<<8)	/* 2eVME Xfer Protocol */
674*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_TM_2eSST      (4<<8)	/* 2eSST Xfer Protocol */
675*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_TM_2eSSTB     (5<<8)	/* 2eSST Bcast Xfer Protocol */
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_DBW_M         (3<<6)	/* Max Data Width */
678*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_DBW_16        (0<<6)	/* 16-bit Data Width */
679*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_DBW_32        (1<<6)	/* 32-bit Data Width */
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_SUP           (1<<5)	/* Supervisory Access */
682*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_PGM           (1<<4)	/* Program Access */
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_AMODE_M       (0xf<<0)	/* Address Mode Mask */
685*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_AMODE_A16     (0<<0)	/* A16 Address Space */
686*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_AMODE_A24     (1<<0)	/* A24 Address Space */
687*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_AMODE_A32     (2<<0)	/* A32 Address Space */
688*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_AMODE_A64     (4<<0)	/* A32 Address Space */
689*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_AMODE_CRCSR   (5<<0)	/* CR/CSR Address Space */
690*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_AMODE_USER1   (8<<0)	/* User1 Address Space */
691*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_AMODE_USER2   (9<<0)	/* User2 Address Space */
692*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_AMODE_USER3   (10<<0)	/* User3 Address Space */
693*4882a593Smuzhiyun #define TSI148_LCSR_OTAT_AMODE_USER4   (11<<0)	/* User4 Address Space */
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun /*
696*4882a593Smuzhiyun  *  VME Master Control Register  CRG+$234
697*4882a593Smuzhiyun  */
698*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VSA         (1<<27)	/* VMEbus Stop Ack */
699*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VS          (1<<26)	/* VMEbus Stop */
700*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_DHB         (1<<25)	/* Device Has Bus */
701*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_DWB         (1<<24)	/* Device Wants Bus */
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_RMWEN       (1<<20)	/* RMW Enable */
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_ATO_M       (7<<16)	/* Master Access Time-out Mask
706*4882a593Smuzhiyun 						 */
707*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_ATO_32      (0<<16)	/* 32 us */
708*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_ATO_128     (1<<16)	/* 128 us */
709*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_ATO_512     (2<<16)	/* 512 us */
710*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_ATO_2M      (3<<16)	/* 2 ms */
711*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_ATO_8M      (4<<16)	/* 8 ms */
712*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_ATO_32M     (5<<16)	/* 32 ms */
713*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_ATO_128M    (6<<16)	/* 128 ms */
714*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_ATO_DIS     (7<<16)	/* Disabled */
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTOFF_M     (7<<12)	/* VMEbus Master Time off */
717*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTOFF_0     (0<<12)	/* 0us */
718*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTOFF_1     (1<<12)	/* 1us */
719*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTOFF_2     (2<<12)	/* 2us */
720*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTOFF_4     (3<<12)	/* 4us */
721*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTOFF_8     (4<<12)	/* 8us */
722*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTOFF_16    (5<<12)	/* 16us */
723*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTOFF_32    (6<<12)	/* 32us */
724*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTOFF_64    (7<<12)	/* 64us */
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTON_M      (7<<8)	/* VMEbus Master Time On */
727*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTON_4      (0<<8)	/* 8us */
728*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTON_8      (1<<8)	/* 8us */
729*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTON_16     (2<<8)	/* 16us */
730*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTON_32     (3<<8)	/* 32us */
731*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTON_64     (4<<8)	/* 64us */
732*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTON_128    (5<<8)	/* 128us */
733*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTON_256    (6<<8)	/* 256us */
734*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VTON_512    (7<<8)	/* 512us */
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VREL_M      (3<<3)	/* VMEbus Master Rel Mode Mask
737*4882a593Smuzhiyun 						 */
738*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VREL_T_D    (0<<3)	/* Time on or Done */
739*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VREL_T_R_D  (1<<3)	/* Time on and REQ or Done */
740*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VREL_T_B_D  (2<<3)	/* Time on and BCLR or Done */
741*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VREL_T_D_R  (3<<3)	/* Time on or Done and REQ */
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VFAIR       (1<<2)	/* VMEbus Master Fair Mode */
744*4882a593Smuzhiyun #define TSI148_LCSR_VMCTRL_VREQL_M     (3<<0)	/* VMEbus Master Req Level Mask
745*4882a593Smuzhiyun 						 */
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun /*
748*4882a593Smuzhiyun  *  VMEbus Control Register CRG+$238
749*4882a593Smuzhiyun  */
750*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_LRE          (1<<31)	/* Late Retry Enable */
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_M        (0xF<<24)	/* Deadlock Timer */
753*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_OFF      (0<<24)	/* Deadlock Timer Off */
754*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_16       (1<<24)	/* 16 VCLKS */
755*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_32       (2<<24)	/* 32 VCLKS */
756*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_64       (3<<24)	/* 64 VCLKS */
757*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_128      (4<<24)	/* 128 VCLKS */
758*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_256      (5<<24)	/* 256 VCLKS */
759*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_512      (6<<24)	/* 512 VCLKS */
760*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_1024     (7<<24)	/* 1024 VCLKS */
761*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_2048     (8<<24)	/* 2048 VCLKS */
762*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_4096     (9<<24)	/* 4096 VCLKS */
763*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_8192     (0xA<<24)	/* 8192 VCLKS */
764*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_16384    (0xB<<24)	/* 16384 VCLKS */
765*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_DLT_32768    (0xC<<24)	/* 32768 VCLKS */
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_NERBB        (1<<20)	/* No Early Release of Bus Busy
768*4882a593Smuzhiyun 						 */
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_SRESET       (1<<17)	/* System Reset */
771*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_LRESET       (1<<16)	/* Local Reset */
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_SFAILAI      (1<<15)	/* SYSFAIL Auto Slot ID */
774*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_BID_M        (0x1F<<8)	/* Broadcast ID Mask */
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_ATOEN        (1<<7)	/* Arbiter Time-out Enable */
777*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_ROBIN        (1<<6)	/* VMEbus Round Robin */
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_GTO_M        (7<<0)	/* VMEbus Global Time-out Mask
780*4882a593Smuzhiyun 						 */
781*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_GTO_8	      (0<<0)	/* 8 us */
782*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_GTO_16	      (1<<0)	/* 16 us */
783*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_GTO_32	      (2<<0)	/* 32 us */
784*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_GTO_64	      (3<<0)	/* 64 us */
785*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_GTO_128      (4<<0)	/* 128 us */
786*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_GTO_256      (5<<0)	/* 256 us */
787*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_GTO_512      (6<<0)	/* 512 us */
788*4882a593Smuzhiyun #define TSI148_LCSR_VCTRL_GTO_DIS      (7<<0)	/* Disabled */
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun /*
791*4882a593Smuzhiyun  *  VMEbus Status Register  CRG + $23C
792*4882a593Smuzhiyun  */
793*4882a593Smuzhiyun #define TSI148_LCSR_VSTAT_CPURST       (1<<15)	/* Clear power up reset */
794*4882a593Smuzhiyun #define TSI148_LCSR_VSTAT_BRDFL        (1<<14)	/* Board fail */
795*4882a593Smuzhiyun #define TSI148_LCSR_VSTAT_PURSTS       (1<<12)	/* Power up reset status */
796*4882a593Smuzhiyun #define TSI148_LCSR_VSTAT_BDFAILS      (1<<11)	/* Board Fail Status */
797*4882a593Smuzhiyun #define TSI148_LCSR_VSTAT_SYSFAILS     (1<<10)	/* System Fail Status */
798*4882a593Smuzhiyun #define TSI148_LCSR_VSTAT_ACFAILS      (1<<9)	/* AC fail status */
799*4882a593Smuzhiyun #define TSI148_LCSR_VSTAT_SCONS        (1<<8)	/* System Cont Status */
800*4882a593Smuzhiyun #define TSI148_LCSR_VSTAT_GAP          (1<<5)	/* Geographic Addr Parity */
801*4882a593Smuzhiyun #define TSI148_LCSR_VSTAT_GA_M         (0x1F<<0)  /* Geographic Addr Mask */
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun /*
804*4882a593Smuzhiyun  *  PCI Configuration Status Register CRG+$240
805*4882a593Smuzhiyun  */
806*4882a593Smuzhiyun #define TSI148_LCSR_PSTAT_REQ64S       (1<<6)	/* Request 64 status set */
807*4882a593Smuzhiyun #define TSI148_LCSR_PSTAT_M66ENS       (1<<5)	/* M66ENS 66Mhz enable */
808*4882a593Smuzhiyun #define TSI148_LCSR_PSTAT_FRAMES       (1<<4)	/* Frame Status */
809*4882a593Smuzhiyun #define TSI148_LCSR_PSTAT_IRDYS        (1<<3)	/* IRDY status */
810*4882a593Smuzhiyun #define TSI148_LCSR_PSTAT_DEVSELS      (1<<2)	/* DEVL status */
811*4882a593Smuzhiyun #define TSI148_LCSR_PSTAT_STOPS        (1<<1)	/* STOP status */
812*4882a593Smuzhiyun #define TSI148_LCSR_PSTAT_TRDYS        (1<<0)	/* TRDY status */
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun /*
815*4882a593Smuzhiyun  *  VMEbus Exception Attributes Register  CRG + $268
816*4882a593Smuzhiyun  */
817*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_VES           (1<<31)	/* Status */
818*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_VEOF          (1<<30)	/* Overflow */
819*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_VESCL         (1<<29)	/* Status Clear */
820*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_2EOT          (1<<21)	/* 2e Odd Termination */
821*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_2EST          (1<<20)	/* 2e Slave terminated */
822*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_BERR          (1<<19)	/* Bus Error */
823*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_LWORD         (1<<18)	/* LWORD_ signal state */
824*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_WRITE         (1<<17)	/* WRITE_ signal state */
825*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_IACK          (1<<16)	/* IACK_ signal state */
826*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_DS1           (1<<15)	/* DS1_ signal state */
827*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_DS0           (1<<14)	/* DS0_ signal state */
828*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_AM_M          (0x3F<<8)	/* Address Mode Mask */
829*4882a593Smuzhiyun #define TSI148_LCSR_VEAT_XAM_M         (0xFF<<0)	/* Master AMode Mask */
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun /*
833*4882a593Smuzhiyun  * VMEbus PCI Error Diagnostics PCI/X Attributes Register  CRG + $280
834*4882a593Smuzhiyun  */
835*4882a593Smuzhiyun #define TSI148_LCSR_EDPAT_EDPCL        (1<<29)
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun /*
838*4882a593Smuzhiyun  *  Inbound Translation Starting Address Lower
839*4882a593Smuzhiyun  */
840*4882a593Smuzhiyun #define TSI148_LCSR_ITSAL6432_M        (0xFFFF<<16)	/* Mask */
841*4882a593Smuzhiyun #define TSI148_LCSR_ITSAL24_M          (0x00FFF<<12)	/* Mask */
842*4882a593Smuzhiyun #define TSI148_LCSR_ITSAL16_M          (0x0000FFF<<4)	/* Mask */
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun /*
845*4882a593Smuzhiyun  *  Inbound Translation Ending Address Lower
846*4882a593Smuzhiyun  */
847*4882a593Smuzhiyun #define TSI148_LCSR_ITEAL6432_M        (0xFFFF<<16)	/* Mask */
848*4882a593Smuzhiyun #define TSI148_LCSR_ITEAL24_M          (0x00FFF<<12)	/* Mask */
849*4882a593Smuzhiyun #define TSI148_LCSR_ITEAL16_M          (0x0000FFF<<4)	/* Mask */
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun /*
852*4882a593Smuzhiyun  *  Inbound Translation Offset Lower
853*4882a593Smuzhiyun  */
854*4882a593Smuzhiyun #define TSI148_LCSR_ITOFFL6432_M       (0xFFFF<<16)	/* Mask */
855*4882a593Smuzhiyun #define TSI148_LCSR_ITOFFL24_M         (0xFFFFF<<12)	/* Mask */
856*4882a593Smuzhiyun #define TSI148_LCSR_ITOFFL16_M         (0xFFFFFFF<<4)	/* Mask */
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun /*
859*4882a593Smuzhiyun  *  Inbound Translation Attribute
860*4882a593Smuzhiyun  */
861*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_EN            (1<<31)	/* Window Enable */
862*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_TH            (1<<18)	/* Prefetch Threshold */
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_VFS_M         (3<<16)	/* Virtual FIFO Size Mask */
865*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_VFS_64        (0<<16)	/* 64 bytes Virtual FIFO Size */
866*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_VFS_128       (1<<16)	/* 128 bytes Virtual FIFO Sz */
867*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_VFS_256       (2<<16)	/* 256 bytes Virtual FIFO Sz */
868*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_VFS_512       (3<<16)	/* 512 bytes Virtual FIFO Sz */
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_2eSSTM_M      (7<<12)	/* 2eSST Xfer Rate Mask */
871*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_2eSSTM_160    (0<<12)	/* 160MB/s 2eSST Xfer Rate */
872*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_2eSSTM_267    (1<<12)	/* 267MB/s 2eSST Xfer Rate */
873*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_2eSSTM_320    (2<<12)	/* 320MB/s 2eSST Xfer Rate */
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_2eSSTB        (1<<11)	/* 2eSST Bcast Xfer Protocol */
876*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_2eSST         (1<<10)	/* 2eSST Xfer Protocol */
877*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_2eVME         (1<<9)	/* 2eVME Xfer Protocol */
878*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_MBLT          (1<<8)	/* MBLT Xfer Protocol */
879*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_BLT           (1<<7)	/* BLT Xfer Protocol */
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_AS_M          (7<<4)	/* Address Space Mask */
882*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_AS_A16        (0<<4)	/* A16 Address Space */
883*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_AS_A24        (1<<4)	/* A24 Address Space */
884*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_AS_A32        (2<<4)	/* A32 Address Space */
885*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_AS_A64        (4<<4)	/* A64 Address Space */
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_SUPR          (1<<3)	/* Supervisor Access */
888*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_NPRIV         (1<<2)	/* Non-Priv (User) Access */
889*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_PGM           (1<<1)	/* Program Access */
890*4882a593Smuzhiyun #define TSI148_LCSR_ITAT_DATA          (1<<0)	/* Data Access */
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun /*
893*4882a593Smuzhiyun  *  GCSR Base Address Lower Address  CRG +$404
894*4882a593Smuzhiyun  */
895*4882a593Smuzhiyun #define TSI148_LCSR_GBAL_M             (0x7FFFFFF<<5)	/* Mask */
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun /*
898*4882a593Smuzhiyun  *  GCSR Attribute Register CRG + $408
899*4882a593Smuzhiyun  */
900*4882a593Smuzhiyun #define TSI148_LCSR_GCSRAT_EN          (1<<7)	/* Enable access to GCSR */
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun #define TSI148_LCSR_GCSRAT_AS_M        (7<<4)	/* Address Space Mask */
903*4882a593Smuzhiyun #define TSI148_LCSR_GCSRAT_AS_A16       (0<<4)	/* Address Space 16 */
904*4882a593Smuzhiyun #define TSI148_LCSR_GCSRAT_AS_A24       (1<<4)	/* Address Space 24 */
905*4882a593Smuzhiyun #define TSI148_LCSR_GCSRAT_AS_A32       (2<<4)	/* Address Space 32 */
906*4882a593Smuzhiyun #define TSI148_LCSR_GCSRAT_AS_A64       (4<<4)	/* Address Space 64 */
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun #define TSI148_LCSR_GCSRAT_SUPR        (1<<3)	/* Sup set -GCSR decoder */
909*4882a593Smuzhiyun #define TSI148_LCSR_GCSRAT_NPRIV       (1<<2)	/* Non-Privliged set - CGSR */
910*4882a593Smuzhiyun #define TSI148_LCSR_GCSRAT_PGM         (1<<1)	/* Program set - GCSR decoder */
911*4882a593Smuzhiyun #define TSI148_LCSR_GCSRAT_DATA        (1<<0)	/* DATA set GCSR decoder */
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun /*
914*4882a593Smuzhiyun  *  CRG Base Address Lower Address  CRG + $410
915*4882a593Smuzhiyun  */
916*4882a593Smuzhiyun #define TSI148_LCSR_CBAL_M             (0xFFFFF<<12)
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun /*
919*4882a593Smuzhiyun  *  CRG Attribute Register  CRG + $414
920*4882a593Smuzhiyun  */
921*4882a593Smuzhiyun #define TSI148_LCSR_CRGAT_EN           (1<<7)	/* Enable PRG Access */
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun #define TSI148_LCSR_CRGAT_AS_M         (7<<4)	/* Address Space */
924*4882a593Smuzhiyun #define TSI148_LCSR_CRGAT_AS_A16       (0<<4)	/* Address Space 16 */
925*4882a593Smuzhiyun #define TSI148_LCSR_CRGAT_AS_A24       (1<<4)	/* Address Space 24 */
926*4882a593Smuzhiyun #define TSI148_LCSR_CRGAT_AS_A32       (2<<4)	/* Address Space 32 */
927*4882a593Smuzhiyun #define TSI148_LCSR_CRGAT_AS_A64       (4<<4)	/* Address Space 64 */
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun #define TSI148_LCSR_CRGAT_SUPR         (1<<3)	/* Supervisor Access */
930*4882a593Smuzhiyun #define TSI148_LCSR_CRGAT_NPRIV        (1<<2)	/* Non-Privliged(User) Access */
931*4882a593Smuzhiyun #define TSI148_LCSR_CRGAT_PGM          (1<<1)	/* Program Access */
932*4882a593Smuzhiyun #define TSI148_LCSR_CRGAT_DATA         (1<<0)	/* Data Access */
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun /*
935*4882a593Smuzhiyun  *  CR/CSR Offset Lower Register  CRG + $41C
936*4882a593Smuzhiyun  */
937*4882a593Smuzhiyun #define TSI148_LCSR_CROL_M             (0x1FFF<<19)	/* Mask */
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun /*
940*4882a593Smuzhiyun  *  CR/CSR Attribute register  CRG + $420
941*4882a593Smuzhiyun  */
942*4882a593Smuzhiyun #define TSI148_LCSR_CRAT_EN            (1<<7)	/* Enable access to CR/CSR */
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun /*
945*4882a593Smuzhiyun  *  Location Monitor base address lower register  CRG + $428
946*4882a593Smuzhiyun  */
947*4882a593Smuzhiyun #define TSI148_LCSR_LMBAL_M            (0x7FFFFFF<<5)	/* Mask */
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun /*
950*4882a593Smuzhiyun  *  Location Monitor Attribute Register  CRG + $42C
951*4882a593Smuzhiyun  */
952*4882a593Smuzhiyun #define TSI148_LCSR_LMAT_EN            (1<<7)	/* Enable Location Monitor */
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun #define TSI148_LCSR_LMAT_AS_M          (7<<4)	/* Address Space MASK  */
955*4882a593Smuzhiyun #define TSI148_LCSR_LMAT_AS_A16        (0<<4)	/* A16 */
956*4882a593Smuzhiyun #define TSI148_LCSR_LMAT_AS_A24        (1<<4)	/* A24 */
957*4882a593Smuzhiyun #define TSI148_LCSR_LMAT_AS_A32        (2<<4)	/* A32 */
958*4882a593Smuzhiyun #define TSI148_LCSR_LMAT_AS_A64        (4<<4)	/* A64 */
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun #define TSI148_LCSR_LMAT_SUPR          (1<<3)	/* Supervisor Access */
961*4882a593Smuzhiyun #define TSI148_LCSR_LMAT_NPRIV         (1<<2)	/* Non-Priv (User) Access */
962*4882a593Smuzhiyun #define TSI148_LCSR_LMAT_PGM           (1<<1)	/* Program Access */
963*4882a593Smuzhiyun #define TSI148_LCSR_LMAT_DATA          (1<<0)	/* Data Access  */
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun /*
966*4882a593Smuzhiyun  *  Broadcast Pulse Generator Timer Register  CRG + $438
967*4882a593Smuzhiyun  */
968*4882a593Smuzhiyun #define TSI148_LCSR_BPGTR_BPGT_M       (0xFFFF<<0)	/* Mask */
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun /*
971*4882a593Smuzhiyun  *  Broadcast Programmable Clock Timer Register  CRG + $43C
972*4882a593Smuzhiyun  */
973*4882a593Smuzhiyun #define TSI148_LCSR_BPCTR_BPCT_M       (0xFFFFFF<<0)	/* Mask */
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun /*
976*4882a593Smuzhiyun  *  VMEbus Interrupt Control Register           CRG + $43C
977*4882a593Smuzhiyun  */
978*4882a593Smuzhiyun #define TSI148_LCSR_VICR_CNTS_M        (3<<22)	/* Cntr Source MASK */
979*4882a593Smuzhiyun #define TSI148_LCSR_VICR_CNTS_DIS      (1<<22)	/* Cntr Disable */
980*4882a593Smuzhiyun #define TSI148_LCSR_VICR_CNTS_IRQ1     (2<<22)	/* IRQ1 to Cntr */
981*4882a593Smuzhiyun #define TSI148_LCSR_VICR_CNTS_IRQ2     (3<<22)	/* IRQ2 to Cntr */
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun #define TSI148_LCSR_VICR_EDGIS_M       (3<<20)	/* Edge interrupt MASK */
984*4882a593Smuzhiyun #define TSI148_LCSR_VICR_EDGIS_DIS     (1<<20)	/* Edge interrupt Disable */
985*4882a593Smuzhiyun #define TSI148_LCSR_VICR_EDGIS_IRQ1    (2<<20)	/* IRQ1 to Edge */
986*4882a593Smuzhiyun #define TSI148_LCSR_VICR_EDGIS_IRQ2    (3<<20)	/* IRQ2 to Edge */
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQIF_M       (3<<18)	/* IRQ1* Function MASK */
989*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQIF_NORM    (1<<18)	/* Normal */
990*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQIF_PULSE   (2<<18)	/* Pulse Generator */
991*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQIF_PROG    (3<<18)	/* Programmable Clock */
992*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQIF_1U      (4<<18)	/* 1us Clock */
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQ2F_M       (3<<16)	/* IRQ2* Function MASK */
995*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQ2F_NORM    (1<<16)	/* Normal */
996*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQ2F_PULSE   (2<<16)	/* Pulse Generator */
997*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQ2F_PROG    (3<<16)	/* Programmable Clock */
998*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQ2F_1U      (4<<16)	/* 1us Clock */
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun #define TSI148_LCSR_VICR_BIP           (1<<15)	/* Broadcast Interrupt Pulse */
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQC          (1<<12)	/* VMEbus IRQ Clear */
1003*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQS          (1<<11)	/* VMEbus IRQ Status */
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQL_M        (7<<8)	/* VMEbus SW IRQ Level Mask */
1006*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQL_1        (1<<8)	/* VMEbus SW IRQ Level 1 */
1007*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQL_2        (2<<8)	/* VMEbus SW IRQ Level 2 */
1008*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQL_3        (3<<8)	/* VMEbus SW IRQ Level 3 */
1009*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQL_4        (4<<8)	/* VMEbus SW IRQ Level 4 */
1010*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQL_5        (5<<8)	/* VMEbus SW IRQ Level 5 */
1011*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQL_6        (6<<8)	/* VMEbus SW IRQ Level 6 */
1012*4882a593Smuzhiyun #define TSI148_LCSR_VICR_IRQL_7        (7<<8)	/* VMEbus SW IRQ Level 7 */
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun static const int TSI148_LCSR_VICR_IRQL[8] = { 0, TSI148_LCSR_VICR_IRQL_1,
1015*4882a593Smuzhiyun 			TSI148_LCSR_VICR_IRQL_2, TSI148_LCSR_VICR_IRQL_3,
1016*4882a593Smuzhiyun 			TSI148_LCSR_VICR_IRQL_4, TSI148_LCSR_VICR_IRQL_5,
1017*4882a593Smuzhiyun 			TSI148_LCSR_VICR_IRQL_6, TSI148_LCSR_VICR_IRQL_7 };
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun #define TSI148_LCSR_VICR_STID_M        (0xFF<<0)	/* Status/ID Mask */
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun /*
1022*4882a593Smuzhiyun  *  Interrupt Enable Register   CRG + $440
1023*4882a593Smuzhiyun  */
1024*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_DMA1EN       (1<<25)	/* DMAC 1 */
1025*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_DMA0EN       (1<<24)	/* DMAC 0 */
1026*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_LM3EN        (1<<23)	/* Location Monitor 3 */
1027*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_LM2EN        (1<<22)	/* Location Monitor 2 */
1028*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_LM1EN        (1<<21)	/* Location Monitor 1 */
1029*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_LM0EN        (1<<20)	/* Location Monitor 0 */
1030*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_MB3EN        (1<<19)	/* Mail Box 3 */
1031*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_MB2EN        (1<<18)	/* Mail Box 2 */
1032*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_MB1EN        (1<<17)	/* Mail Box 1 */
1033*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_MB0EN        (1<<16)	/* Mail Box 0 */
1034*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_PERREN       (1<<13)	/* PCI/X Error */
1035*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_VERREN       (1<<12)	/* VMEbus Error */
1036*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_VIEEN        (1<<11)	/* VMEbus IRQ Edge */
1037*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_IACKEN       (1<<10)	/* IACK */
1038*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_SYSFLEN      (1<<9)	/* System Fail */
1039*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_ACFLEN       (1<<8)	/* AC Fail */
1040*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_IRQ7EN       (1<<7)	/* IRQ7 */
1041*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_IRQ6EN       (1<<6)	/* IRQ6 */
1042*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_IRQ5EN       (1<<5)	/* IRQ5 */
1043*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_IRQ4EN       (1<<4)	/* IRQ4 */
1044*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_IRQ3EN       (1<<3)	/* IRQ3 */
1045*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_IRQ2EN       (1<<2)	/* IRQ2 */
1046*4882a593Smuzhiyun #define TSI148_LCSR_INTEN_IRQ1EN       (1<<1)	/* IRQ1 */
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun static const int TSI148_LCSR_INTEN_LMEN[4] = { TSI148_LCSR_INTEN_LM0EN,
1049*4882a593Smuzhiyun 					TSI148_LCSR_INTEN_LM1EN,
1050*4882a593Smuzhiyun 					TSI148_LCSR_INTEN_LM2EN,
1051*4882a593Smuzhiyun 					TSI148_LCSR_INTEN_LM3EN };
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun static const int TSI148_LCSR_INTEN_IRQEN[7] = { TSI148_LCSR_INTEN_IRQ1EN,
1054*4882a593Smuzhiyun 					TSI148_LCSR_INTEN_IRQ2EN,
1055*4882a593Smuzhiyun 					TSI148_LCSR_INTEN_IRQ3EN,
1056*4882a593Smuzhiyun 					TSI148_LCSR_INTEN_IRQ4EN,
1057*4882a593Smuzhiyun 					TSI148_LCSR_INTEN_IRQ5EN,
1058*4882a593Smuzhiyun 					TSI148_LCSR_INTEN_IRQ6EN,
1059*4882a593Smuzhiyun 					TSI148_LCSR_INTEN_IRQ7EN };
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun /*
1062*4882a593Smuzhiyun  *  Interrupt Enable Out Register CRG + $444
1063*4882a593Smuzhiyun  */
1064*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_DMA1EO       (1<<25)	/* DMAC 1 */
1065*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_DMA0EO       (1<<24)	/* DMAC 0 */
1066*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_LM3EO        (1<<23)	/* Loc Monitor 3 */
1067*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_LM2EO        (1<<22)	/* Loc Monitor 2 */
1068*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_LM1EO        (1<<21)	/* Loc Monitor 1 */
1069*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_LM0EO        (1<<20)	/* Location Monitor 0 */
1070*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_MB3EO        (1<<19)	/* Mail Box 3 */
1071*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_MB2EO        (1<<18)	/* Mail Box 2 */
1072*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_MB1EO        (1<<17)	/* Mail Box 1 */
1073*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_MB0EO        (1<<16)	/* Mail Box 0 */
1074*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_PERREO       (1<<13)	/* PCI/X Error */
1075*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_VERREO       (1<<12)	/* VMEbus Error */
1076*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_VIEEO        (1<<11)	/* VMEbus IRQ Edge */
1077*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_IACKEO       (1<<10)	/* IACK */
1078*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_SYSFLEO      (1<<9)	/* System Fail */
1079*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_ACFLEO       (1<<8)	/* AC Fail */
1080*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_IRQ7EO       (1<<7)	/* IRQ7 */
1081*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_IRQ6EO       (1<<6)	/* IRQ6 */
1082*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_IRQ5EO       (1<<5)	/* IRQ5 */
1083*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_IRQ4EO       (1<<4)	/* IRQ4 */
1084*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_IRQ3EO       (1<<3)	/* IRQ3 */
1085*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_IRQ2EO       (1<<2)	/* IRQ2 */
1086*4882a593Smuzhiyun #define TSI148_LCSR_INTEO_IRQ1EO       (1<<1)	/* IRQ1 */
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun static const int TSI148_LCSR_INTEO_LMEO[4] = { TSI148_LCSR_INTEO_LM0EO,
1089*4882a593Smuzhiyun 					TSI148_LCSR_INTEO_LM1EO,
1090*4882a593Smuzhiyun 					TSI148_LCSR_INTEO_LM2EO,
1091*4882a593Smuzhiyun 					TSI148_LCSR_INTEO_LM3EO };
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun static const int TSI148_LCSR_INTEO_IRQEO[7] = { TSI148_LCSR_INTEO_IRQ1EO,
1094*4882a593Smuzhiyun 					TSI148_LCSR_INTEO_IRQ2EO,
1095*4882a593Smuzhiyun 					TSI148_LCSR_INTEO_IRQ3EO,
1096*4882a593Smuzhiyun 					TSI148_LCSR_INTEO_IRQ4EO,
1097*4882a593Smuzhiyun 					TSI148_LCSR_INTEO_IRQ5EO,
1098*4882a593Smuzhiyun 					TSI148_LCSR_INTEO_IRQ6EO,
1099*4882a593Smuzhiyun 					TSI148_LCSR_INTEO_IRQ7EO };
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun /*
1102*4882a593Smuzhiyun  *  Interrupt Status Register CRG + $448
1103*4882a593Smuzhiyun  */
1104*4882a593Smuzhiyun #define TSI148_LCSR_INTS_DMA1S         (1<<25)	/* DMA 1 */
1105*4882a593Smuzhiyun #define TSI148_LCSR_INTS_DMA0S         (1<<24)	/* DMA 0 */
1106*4882a593Smuzhiyun #define TSI148_LCSR_INTS_LM3S          (1<<23)	/* Location Monitor 3 */
1107*4882a593Smuzhiyun #define TSI148_LCSR_INTS_LM2S          (1<<22)	/* Location Monitor 2 */
1108*4882a593Smuzhiyun #define TSI148_LCSR_INTS_LM1S          (1<<21)	/* Location Monitor 1 */
1109*4882a593Smuzhiyun #define TSI148_LCSR_INTS_LM0S          (1<<20)	/* Location Monitor 0 */
1110*4882a593Smuzhiyun #define TSI148_LCSR_INTS_MB3S          (1<<19)	/* Mail Box 3 */
1111*4882a593Smuzhiyun #define TSI148_LCSR_INTS_MB2S          (1<<18)	/* Mail Box 2 */
1112*4882a593Smuzhiyun #define TSI148_LCSR_INTS_MB1S          (1<<17)	/* Mail Box 1 */
1113*4882a593Smuzhiyun #define TSI148_LCSR_INTS_MB0S          (1<<16)	/* Mail Box 0 */
1114*4882a593Smuzhiyun #define TSI148_LCSR_INTS_PERRS         (1<<13)	/* PCI/X Error */
1115*4882a593Smuzhiyun #define TSI148_LCSR_INTS_VERRS         (1<<12)	/* VMEbus Error */
1116*4882a593Smuzhiyun #define TSI148_LCSR_INTS_VIES          (1<<11)	/* VMEbus IRQ Edge */
1117*4882a593Smuzhiyun #define TSI148_LCSR_INTS_IACKS         (1<<10)	/* IACK */
1118*4882a593Smuzhiyun #define TSI148_LCSR_INTS_SYSFLS        (1<<9)	/* System Fail */
1119*4882a593Smuzhiyun #define TSI148_LCSR_INTS_ACFLS         (1<<8)	/* AC Fail */
1120*4882a593Smuzhiyun #define TSI148_LCSR_INTS_IRQ7S         (1<<7)	/* IRQ7 */
1121*4882a593Smuzhiyun #define TSI148_LCSR_INTS_IRQ6S         (1<<6)	/* IRQ6 */
1122*4882a593Smuzhiyun #define TSI148_LCSR_INTS_IRQ5S         (1<<5)	/* IRQ5 */
1123*4882a593Smuzhiyun #define TSI148_LCSR_INTS_IRQ4S         (1<<4)	/* IRQ4 */
1124*4882a593Smuzhiyun #define TSI148_LCSR_INTS_IRQ3S         (1<<3)	/* IRQ3 */
1125*4882a593Smuzhiyun #define TSI148_LCSR_INTS_IRQ2S         (1<<2)	/* IRQ2 */
1126*4882a593Smuzhiyun #define TSI148_LCSR_INTS_IRQ1S         (1<<1)	/* IRQ1 */
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun static const int TSI148_LCSR_INTS_LMS[4] = { TSI148_LCSR_INTS_LM0S,
1129*4882a593Smuzhiyun 					TSI148_LCSR_INTS_LM1S,
1130*4882a593Smuzhiyun 					TSI148_LCSR_INTS_LM2S,
1131*4882a593Smuzhiyun 					TSI148_LCSR_INTS_LM3S };
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun static const int TSI148_LCSR_INTS_MBS[4] = { TSI148_LCSR_INTS_MB0S,
1134*4882a593Smuzhiyun 					TSI148_LCSR_INTS_MB1S,
1135*4882a593Smuzhiyun 					TSI148_LCSR_INTS_MB2S,
1136*4882a593Smuzhiyun 					TSI148_LCSR_INTS_MB3S };
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun /*
1139*4882a593Smuzhiyun  *  Interrupt Clear Register CRG + $44C
1140*4882a593Smuzhiyun  */
1141*4882a593Smuzhiyun #define TSI148_LCSR_INTC_DMA1C         (1<<25)	/* DMA 1 */
1142*4882a593Smuzhiyun #define TSI148_LCSR_INTC_DMA0C         (1<<24)	/* DMA 0 */
1143*4882a593Smuzhiyun #define TSI148_LCSR_INTC_LM3C          (1<<23)	/* Location Monitor 3 */
1144*4882a593Smuzhiyun #define TSI148_LCSR_INTC_LM2C          (1<<22)	/* Location Monitor 2 */
1145*4882a593Smuzhiyun #define TSI148_LCSR_INTC_LM1C          (1<<21)	/* Location Monitor 1 */
1146*4882a593Smuzhiyun #define TSI148_LCSR_INTC_LM0C          (1<<20)	/* Location Monitor 0 */
1147*4882a593Smuzhiyun #define TSI148_LCSR_INTC_MB3C          (1<<19)	/* Mail Box 3 */
1148*4882a593Smuzhiyun #define TSI148_LCSR_INTC_MB2C          (1<<18)	/* Mail Box 2 */
1149*4882a593Smuzhiyun #define TSI148_LCSR_INTC_MB1C          (1<<17)	/* Mail Box 1 */
1150*4882a593Smuzhiyun #define TSI148_LCSR_INTC_MB0C          (1<<16)	/* Mail Box 0 */
1151*4882a593Smuzhiyun #define TSI148_LCSR_INTC_PERRC         (1<<13)	/* VMEbus Error */
1152*4882a593Smuzhiyun #define TSI148_LCSR_INTC_VERRC         (1<<12)	/* VMEbus Access Time-out */
1153*4882a593Smuzhiyun #define TSI148_LCSR_INTC_VIEC          (1<<11)	/* VMEbus IRQ Edge */
1154*4882a593Smuzhiyun #define TSI148_LCSR_INTC_IACKC         (1<<10)	/* IACK */
1155*4882a593Smuzhiyun #define TSI148_LCSR_INTC_SYSFLC        (1<<9)	/* System Fail */
1156*4882a593Smuzhiyun #define TSI148_LCSR_INTC_ACFLC         (1<<8)	/* AC Fail */
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun static const int TSI148_LCSR_INTC_LMC[4] = { TSI148_LCSR_INTC_LM0C,
1159*4882a593Smuzhiyun 					TSI148_LCSR_INTC_LM1C,
1160*4882a593Smuzhiyun 					TSI148_LCSR_INTC_LM2C,
1161*4882a593Smuzhiyun 					TSI148_LCSR_INTC_LM3C };
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun static const int TSI148_LCSR_INTC_MBC[4] = { TSI148_LCSR_INTC_MB0C,
1164*4882a593Smuzhiyun 					TSI148_LCSR_INTC_MB1C,
1165*4882a593Smuzhiyun 					TSI148_LCSR_INTC_MB2C,
1166*4882a593Smuzhiyun 					TSI148_LCSR_INTC_MB3C };
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun /*
1169*4882a593Smuzhiyun  *  Interrupt Map Register 1 CRG + $458
1170*4882a593Smuzhiyun  */
1171*4882a593Smuzhiyun #define TSI148_LCSR_INTM1_DMA1M_M      (3<<18)	/* DMA 1 */
1172*4882a593Smuzhiyun #define TSI148_LCSR_INTM1_DMA0M_M      (3<<16)	/* DMA 0 */
1173*4882a593Smuzhiyun #define TSI148_LCSR_INTM1_LM3M_M       (3<<14)	/* Location Monitor 3 */
1174*4882a593Smuzhiyun #define TSI148_LCSR_INTM1_LM2M_M       (3<<12)	/* Location Monitor 2 */
1175*4882a593Smuzhiyun #define TSI148_LCSR_INTM1_LM1M_M       (3<<10)	/* Location Monitor 1 */
1176*4882a593Smuzhiyun #define TSI148_LCSR_INTM1_LM0M_M       (3<<8)	/* Location Monitor 0 */
1177*4882a593Smuzhiyun #define TSI148_LCSR_INTM1_MB3M_M       (3<<6)	/* Mail Box 3 */
1178*4882a593Smuzhiyun #define TSI148_LCSR_INTM1_MB2M_M       (3<<4)	/* Mail Box 2 */
1179*4882a593Smuzhiyun #define TSI148_LCSR_INTM1_MB1M_M       (3<<2)	/* Mail Box 1 */
1180*4882a593Smuzhiyun #define TSI148_LCSR_INTM1_MB0M_M       (3<<0)	/* Mail Box 0 */
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun /*
1183*4882a593Smuzhiyun  *  Interrupt Map Register 2 CRG + $45C
1184*4882a593Smuzhiyun  */
1185*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_PERRM_M      (3<<26)	/* PCI Bus Error */
1186*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_VERRM_M      (3<<24)	/* VMEbus Error */
1187*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_VIEM_M       (3<<22)	/* VMEbus IRQ Edge */
1188*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_IACKM_M      (3<<20)	/* IACK */
1189*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_SYSFLM_M     (3<<18)	/* System Fail */
1190*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_ACFLM_M      (3<<16)	/* AC Fail */
1191*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_IRQ7M_M      (3<<14)	/* IRQ7 */
1192*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_IRQ6M_M      (3<<12)	/* IRQ6 */
1193*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_IRQ5M_M      (3<<10)	/* IRQ5 */
1194*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_IRQ4M_M      (3<<8)	/* IRQ4 */
1195*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_IRQ3M_M      (3<<6)	/* IRQ3 */
1196*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_IRQ2M_M      (3<<4)	/* IRQ2 */
1197*4882a593Smuzhiyun #define TSI148_LCSR_INTM2_IRQ1M_M      (3<<2)	/* IRQ1 */
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun /*
1200*4882a593Smuzhiyun  *  DMA Control (0-1) Registers CRG + $500
1201*4882a593Smuzhiyun  */
1202*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_ABT           (1<<27)	/* Abort */
1203*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PAU           (1<<26)	/* Pause */
1204*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_DGO           (1<<25)	/* DMA Go */
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_MOD           (1<<23)	/* Mode */
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBKS_M        (7<<12)	/* VMEbus block Size MASK */
1209*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBKS_32       (0<<12)	/* VMEbus block Size 32 */
1210*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBKS_64       (1<<12)	/* VMEbus block Size 64 */
1211*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBKS_128      (2<<12)	/* VMEbus block Size 128 */
1212*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBKS_256      (3<<12)	/* VMEbus block Size 256 */
1213*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBKS_512      (4<<12)	/* VMEbus block Size 512 */
1214*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBKS_1024     (5<<12)	/* VMEbus block Size 1024 */
1215*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBKS_2048     (6<<12)	/* VMEbus block Size 2048 */
1216*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBKS_4096     (7<<12)	/* VMEbus block Size 4096 */
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBOT_M        (7<<8)	/* VMEbus back-off MASK */
1219*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBOT_0        (0<<8)	/* VMEbus back-off  0us */
1220*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBOT_1        (1<<8)	/* VMEbus back-off 1us */
1221*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBOT_2        (2<<8)	/* VMEbus back-off 2us */
1222*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBOT_4        (3<<8)	/* VMEbus back-off 4us */
1223*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBOT_8        (4<<8)	/* VMEbus back-off 8us */
1224*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBOT_16       (5<<8)	/* VMEbus back-off 16us */
1225*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBOT_32       (6<<8)	/* VMEbus back-off 32us */
1226*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_VBOT_64       (7<<8)	/* VMEbus back-off 64us */
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBKS_M        (7<<4)	/* PCI block size MASK */
1229*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBKS_32       (0<<4)	/* PCI block size 32 bytes */
1230*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBKS_64       (1<<4)	/* PCI block size 64 bytes */
1231*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBKS_128      (2<<4)	/* PCI block size 128 bytes */
1232*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBKS_256      (3<<4)	/* PCI block size 256 bytes */
1233*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBKS_512      (4<<4)	/* PCI block size 512 bytes */
1234*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBKS_1024     (5<<4)	/* PCI block size 1024 bytes */
1235*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBKS_2048     (6<<4)	/* PCI block size 2048 bytes */
1236*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBKS_4096     (7<<4)	/* PCI block size 4096 bytes */
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBOT_M        (7<<0)	/* PCI back off MASK */
1239*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBOT_0        (0<<0)	/* PCI back off 0us */
1240*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBOT_1        (1<<0)	/* PCI back off 1us */
1241*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBOT_2        (2<<0)	/* PCI back off 2us */
1242*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBOT_4        (3<<0)	/* PCI back off 3us */
1243*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBOT_8        (4<<0)	/* PCI back off 4us */
1244*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBOT_16       (5<<0)	/* PCI back off 8us */
1245*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBOT_32       (6<<0)	/* PCI back off 16us */
1246*4882a593Smuzhiyun #define TSI148_LCSR_DCTL_PBOT_64       (7<<0)	/* PCI back off 32us */
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun /*
1249*4882a593Smuzhiyun  *  DMA Status Registers (0-1)  CRG + $504
1250*4882a593Smuzhiyun  */
1251*4882a593Smuzhiyun #define TSI148_LCSR_DSTA_SMA           (1<<31)	/* PCI Signalled Master Abt */
1252*4882a593Smuzhiyun #define TSI148_LCSR_DSTA_RTA           (1<<30)	/* PCI Received Target Abt */
1253*4882a593Smuzhiyun #define TSI148_LCSR_DSTA_MRC           (1<<29)	/* PCI Max Retry Count */
1254*4882a593Smuzhiyun #define TSI148_LCSR_DSTA_VBE           (1<<28)	/* VMEbus error */
1255*4882a593Smuzhiyun #define TSI148_LCSR_DSTA_ABT           (1<<27)	/* Abort */
1256*4882a593Smuzhiyun #define TSI148_LCSR_DSTA_PAU           (1<<26)	/* Pause */
1257*4882a593Smuzhiyun #define TSI148_LCSR_DSTA_DON           (1<<25)	/* Done */
1258*4882a593Smuzhiyun #define TSI148_LCSR_DSTA_BSY           (1<<24)	/* Busy */
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun /*
1261*4882a593Smuzhiyun  *  DMA Current Link Address Lower (0-1)
1262*4882a593Smuzhiyun  */
1263*4882a593Smuzhiyun #define TSI148_LCSR_DCLAL_M            (0x3FFFFFF<<6)	/* Mask */
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun /*
1266*4882a593Smuzhiyun  *  DMA Source Attribute (0-1) Reg
1267*4882a593Smuzhiyun  */
1268*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_TYP_M         (3<<28)	/* Source Bus Type */
1269*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_TYP_PCI       (0<<28)	/* PCI Bus */
1270*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_TYP_VME       (1<<28)	/* VMEbus */
1271*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_TYP_PAT       (2<<28)	/* Data Pattern */
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_PSZ           (1<<25)	/* Pattern Size */
1274*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_NIN           (1<<24)	/* No Increment */
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_2eSSTM_M      (3<<11)	/* 2eSST Trans Rate Mask */
1277*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_2eSSTM_160    (0<<11)	/* 160 MB/s */
1278*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_2eSSTM_267    (1<<11)	/* 267 MB/s */
1279*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_2eSSTM_320    (2<<11)	/* 320 MB/s */
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_TM_M          (7<<8)	/* Bus Transfer Protocol Mask */
1282*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_TM_SCT        (0<<8)	/* SCT */
1283*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_TM_BLT        (1<<8)	/* BLT */
1284*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_TM_MBLT       (2<<8)	/* MBLT */
1285*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_TM_2eVME      (3<<8)	/* 2eVME */
1286*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_TM_2eSST      (4<<8)	/* 2eSST */
1287*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_TM_2eSSTB     (5<<8)	/* 2eSST Broadcast */
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_DBW_M         (3<<6)	/* Max Data Width MASK */
1290*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_DBW_16        (0<<6)	/* 16 Bits */
1291*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_DBW_32        (1<<6)	/* 32 Bits */
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_SUP           (1<<5)	/* Supervisory Mode */
1294*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_PGM           (1<<4)	/* Program Mode */
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_AMODE_M       (0xf<<0)	/* Address Space Mask */
1297*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_AMODE_A16     (0<<0)	/* A16 */
1298*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_AMODE_A24     (1<<0)	/* A24 */
1299*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_AMODE_A32     (2<<0)	/* A32 */
1300*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_AMODE_A64     (4<<0)	/* A64 */
1301*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_AMODE_CRCSR   (5<<0)	/* CR/CSR */
1302*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_AMODE_USER1   (8<<0)	/* User1 */
1303*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_AMODE_USER2   (9<<0)	/* User2 */
1304*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_AMODE_USER3   (0xa<<0)	/* User3 */
1305*4882a593Smuzhiyun #define TSI148_LCSR_DSAT_AMODE_USER4   (0xb<<0)	/* User4 */
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun /*
1308*4882a593Smuzhiyun  *  DMA Destination Attribute Registers (0-1)
1309*4882a593Smuzhiyun  */
1310*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_TYP_PCI       (0<<28)	/* Destination PCI Bus  */
1311*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_TYP_VME       (1<<28)	/* Destination VMEbus */
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_2eSSTM_M      (3<<11)	/* 2eSST Transfer Rate Mask */
1314*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_2eSSTM_160    (0<<11)	/* 160 MB/s */
1315*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_2eSSTM_267    (1<<11)	/* 267 MB/s */
1316*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_2eSSTM_320    (2<<11)	/* 320 MB/s */
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_TM_M          (7<<8)	/* Bus Transfer Protocol Mask */
1319*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_TM_SCT        (0<<8)	/* SCT */
1320*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_TM_BLT        (1<<8)	/* BLT */
1321*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_TM_MBLT       (2<<8)	/* MBLT */
1322*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_TM_2eVME      (3<<8)	/* 2eVME */
1323*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_TM_2eSST      (4<<8)	/* 2eSST */
1324*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_TM_2eSSTB     (5<<8)	/* 2eSST Broadcast */
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_DBW_M         (3<<6)	/* Max Data Width MASK */
1327*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_DBW_16        (0<<6)	/* 16 Bits */
1328*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_DBW_32        (1<<6)	/* 32 Bits */
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_SUP           (1<<5)	/* Supervisory/User Access */
1331*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_PGM           (1<<4)	/* Program/Data Access */
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_AMODE_M       (0xf<<0)	/* Address Space Mask */
1334*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_AMODE_A16      (0<<0)	/* A16 */
1335*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_AMODE_A24      (1<<0)	/* A24 */
1336*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_AMODE_A32      (2<<0)	/* A32 */
1337*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_AMODE_A64      (4<<0)	/* A64 */
1338*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_AMODE_CRCSR   (5<<0)	/* CRC/SR */
1339*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_AMODE_USER1   (8<<0)	/* User1 */
1340*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_AMODE_USER2   (9<<0)	/* User2 */
1341*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_AMODE_USER3   (0xa<<0)	/* User3 */
1342*4882a593Smuzhiyun #define TSI148_LCSR_DDAT_AMODE_USER4   (0xb<<0)	/* User4 */
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun /*
1345*4882a593Smuzhiyun  *  DMA Next Link Address Lower
1346*4882a593Smuzhiyun  */
1347*4882a593Smuzhiyun #define TSI148_LCSR_DNLAL_DNLAL_M      (0x3FFFFFF<<6)	/* Address Mask */
1348*4882a593Smuzhiyun #define TSI148_LCSR_DNLAL_LLA          (1<<0)  /* Last Link Address Indicator */
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun /*
1351*4882a593Smuzhiyun  *  DMA 2eSST Broadcast Select
1352*4882a593Smuzhiyun  */
1353*4882a593Smuzhiyun #define TSI148_LCSR_DBS_M              (0x1FFFFF<<0)	/* Mask */
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun /*
1356*4882a593Smuzhiyun  *  GCSR Register Group
1357*4882a593Smuzhiyun  */
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun /*
1360*4882a593Smuzhiyun  *  GCSR Control and Status Register  CRG + $604
1361*4882a593Smuzhiyun  */
1362*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_LRST         (1<<15)	/* Local Reset */
1363*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_SFAILEN      (1<<14)	/* System Fail enable */
1364*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_BDFAILS      (1<<13)	/* Board Fail Status */
1365*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_SCON         (1<<12)	/* System Copntroller */
1366*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_MEN          (1<<11)	/* Module Enable (READY) */
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_LMI3S        (1<<7)	/* Loc Monitor 3 Int Status */
1369*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_LMI2S        (1<<6)	/* Loc Monitor 2 Int Status */
1370*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_LMI1S        (1<<5)	/* Loc Monitor 1 Int Status */
1371*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_LMI0S        (1<<4)	/* Loc Monitor 0 Int Status */
1372*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_MBI3S        (1<<3)	/* Mail box 3 Int Status */
1373*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_MBI2S        (1<<2)	/* Mail box 2 Int Status */
1374*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_MBI1S        (1<<1)	/* Mail box 1 Int Status */
1375*4882a593Smuzhiyun #define TSI148_GCSR_GCTRL_MBI0S        (1<<0)	/* Mail box 0 Int Status */
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun #define TSI148_GCSR_GAP                (1<<5)	/* Geographic Addr Parity */
1378*4882a593Smuzhiyun #define TSI148_GCSR_GA_M               (0x1F<<0)  /* Geographic Address Mask */
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun /*
1381*4882a593Smuzhiyun  *  CR/CSR Register Group
1382*4882a593Smuzhiyun  */
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun /*
1385*4882a593Smuzhiyun  *  CR/CSR Bit Clear Register CRG + $FF4
1386*4882a593Smuzhiyun  */
1387*4882a593Smuzhiyun #define TSI148_CRCSR_CSRBCR_LRSTC      (1<<7)	/* Local Reset Clear */
1388*4882a593Smuzhiyun #define TSI148_CRCSR_CSRBCR_SFAILC     (1<<6)	/* System Fail Enable Clear */
1389*4882a593Smuzhiyun #define TSI148_CRCSR_CSRBCR_BDFAILS    (1<<5)	/* Board Fail Status */
1390*4882a593Smuzhiyun #define TSI148_CRCSR_CSRBCR_MENC       (1<<4)	/* Module Enable Clear */
1391*4882a593Smuzhiyun #define TSI148_CRCSR_CSRBCR_BERRSC     (1<<3)	/* Bus Error Status Clear */
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun /*
1394*4882a593Smuzhiyun  *  CR/CSR Bit Set Register CRG+$FF8
1395*4882a593Smuzhiyun  */
1396*4882a593Smuzhiyun #define TSI148_CRCSR_CSRBSR_LISTS      (1<<7)	/* Local Reset Clear */
1397*4882a593Smuzhiyun #define TSI148_CRCSR_CSRBSR_SFAILS     (1<<6)	/* System Fail Enable Clear */
1398*4882a593Smuzhiyun #define TSI148_CRCSR_CSRBSR_BDFAILS    (1<<5)	/* Board Fail Status */
1399*4882a593Smuzhiyun #define TSI148_CRCSR_CSRBSR_MENS       (1<<4)	/* Module Enable Clear */
1400*4882a593Smuzhiyun #define TSI148_CRCSR_CSRBSR_BERRS      (1<<3)	/* Bus Error Status Clear */
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun /*
1403*4882a593Smuzhiyun  *  CR/CSR Base Address Register CRG + FFC
1404*4882a593Smuzhiyun  */
1405*4882a593Smuzhiyun #define TSI148_CRCSR_CBAR_M            (0x1F<<3)	/* Mask */
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun #endif				/* TSI148_H */
1408