1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Support for the Tundra TSI148 VME-PCI Bridge Chip
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Martyn Welch <martyn.welch@ge.com>
6*4882a593Smuzhiyun * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on work by Tom Armistead and Ajit Prem
9*4882a593Smuzhiyun * Copyright 2004 Motorola Inc.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/moduleparam.h>
14*4882a593Smuzhiyun #include <linux/mm.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/proc_fs.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/poll.h>
20*4882a593Smuzhiyun #include <linux/dma-mapping.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/sched.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/time.h>
26*4882a593Smuzhiyun #include <linux/io.h>
27*4882a593Smuzhiyun #include <linux/uaccess.h>
28*4882a593Smuzhiyun #include <linux/byteorder/generic.h>
29*4882a593Smuzhiyun #include <linux/vme.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "../vme_bridge.h"
32*4882a593Smuzhiyun #include "vme_tsi148.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static int tsi148_probe(struct pci_dev *, const struct pci_device_id *);
35*4882a593Smuzhiyun static void tsi148_remove(struct pci_dev *);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Module parameter */
39*4882a593Smuzhiyun static bool err_chk;
40*4882a593Smuzhiyun static int geoid;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const char driver_name[] = "vme_tsi148";
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const struct pci_device_id tsi148_ids[] = {
45*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_TSI148) },
46*4882a593Smuzhiyun { },
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, tsi148_ids);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static struct pci_driver tsi148_driver = {
52*4882a593Smuzhiyun .name = driver_name,
53*4882a593Smuzhiyun .id_table = tsi148_ids,
54*4882a593Smuzhiyun .probe = tsi148_probe,
55*4882a593Smuzhiyun .remove = tsi148_remove,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
reg_join(unsigned int high,unsigned int low,unsigned long long * variable)58*4882a593Smuzhiyun static void reg_join(unsigned int high, unsigned int low,
59*4882a593Smuzhiyun unsigned long long *variable)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun *variable = (unsigned long long)high << 32;
62*4882a593Smuzhiyun *variable |= (unsigned long long)low;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
reg_split(unsigned long long variable,unsigned int * high,unsigned int * low)65*4882a593Smuzhiyun static void reg_split(unsigned long long variable, unsigned int *high,
66*4882a593Smuzhiyun unsigned int *low)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun *low = (unsigned int)variable & 0xFFFFFFFF;
69*4882a593Smuzhiyun *high = (unsigned int)(variable >> 32);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun * Wakes up DMA queue.
74*4882a593Smuzhiyun */
tsi148_DMA_irqhandler(struct tsi148_driver * bridge,int channel_mask)75*4882a593Smuzhiyun static u32 tsi148_DMA_irqhandler(struct tsi148_driver *bridge,
76*4882a593Smuzhiyun int channel_mask)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun u32 serviced = 0;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (channel_mask & TSI148_LCSR_INTS_DMA0S) {
81*4882a593Smuzhiyun wake_up(&bridge->dma_queue[0]);
82*4882a593Smuzhiyun serviced |= TSI148_LCSR_INTC_DMA0C;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun if (channel_mask & TSI148_LCSR_INTS_DMA1S) {
85*4882a593Smuzhiyun wake_up(&bridge->dma_queue[1]);
86*4882a593Smuzhiyun serviced |= TSI148_LCSR_INTC_DMA1C;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun return serviced;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun * Wake up location monitor queue
94*4882a593Smuzhiyun */
tsi148_LM_irqhandler(struct tsi148_driver * bridge,u32 stat)95*4882a593Smuzhiyun static u32 tsi148_LM_irqhandler(struct tsi148_driver *bridge, u32 stat)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun int i;
98*4882a593Smuzhiyun u32 serviced = 0;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
101*4882a593Smuzhiyun if (stat & TSI148_LCSR_INTS_LMS[i]) {
102*4882a593Smuzhiyun /* We only enable interrupts if the callback is set */
103*4882a593Smuzhiyun bridge->lm_callback[i](bridge->lm_data[i]);
104*4882a593Smuzhiyun serviced |= TSI148_LCSR_INTC_LMC[i];
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return serviced;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * Wake up mail box queue.
113*4882a593Smuzhiyun *
114*4882a593Smuzhiyun * XXX This functionality is not exposed up though API.
115*4882a593Smuzhiyun */
tsi148_MB_irqhandler(struct vme_bridge * tsi148_bridge,u32 stat)116*4882a593Smuzhiyun static u32 tsi148_MB_irqhandler(struct vme_bridge *tsi148_bridge, u32 stat)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun int i;
119*4882a593Smuzhiyun u32 val;
120*4882a593Smuzhiyun u32 serviced = 0;
121*4882a593Smuzhiyun struct tsi148_driver *bridge;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
126*4882a593Smuzhiyun if (stat & TSI148_LCSR_INTS_MBS[i]) {
127*4882a593Smuzhiyun val = ioread32be(bridge->base + TSI148_GCSR_MBOX[i]);
128*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "VME Mailbox %d received"
129*4882a593Smuzhiyun ": 0x%x\n", i, val);
130*4882a593Smuzhiyun serviced |= TSI148_LCSR_INTC_MBC[i];
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun return serviced;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * Display error & status message when PERR (PCI) exception interrupt occurs.
139*4882a593Smuzhiyun */
tsi148_PERR_irqhandler(struct vme_bridge * tsi148_bridge)140*4882a593Smuzhiyun static u32 tsi148_PERR_irqhandler(struct vme_bridge *tsi148_bridge)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct tsi148_driver *bridge;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "PCI Exception at address: 0x%08x:%08x, "
147*4882a593Smuzhiyun "attributes: %08x\n",
148*4882a593Smuzhiyun ioread32be(bridge->base + TSI148_LCSR_EDPAU),
149*4882a593Smuzhiyun ioread32be(bridge->base + TSI148_LCSR_EDPAL),
150*4882a593Smuzhiyun ioread32be(bridge->base + TSI148_LCSR_EDPAT));
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "PCI-X attribute reg: %08x, PCI-X split "
153*4882a593Smuzhiyun "completion reg: %08x\n",
154*4882a593Smuzhiyun ioread32be(bridge->base + TSI148_LCSR_EDPXA),
155*4882a593Smuzhiyun ioread32be(bridge->base + TSI148_LCSR_EDPXS));
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun iowrite32be(TSI148_LCSR_EDPAT_EDPCL, bridge->base + TSI148_LCSR_EDPAT);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return TSI148_LCSR_INTC_PERRC;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun * Save address and status when VME error interrupt occurs.
164*4882a593Smuzhiyun */
tsi148_VERR_irqhandler(struct vme_bridge * tsi148_bridge)165*4882a593Smuzhiyun static u32 tsi148_VERR_irqhandler(struct vme_bridge *tsi148_bridge)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun unsigned int error_addr_high, error_addr_low;
168*4882a593Smuzhiyun unsigned long long error_addr;
169*4882a593Smuzhiyun u32 error_attrib;
170*4882a593Smuzhiyun int error_am;
171*4882a593Smuzhiyun struct tsi148_driver *bridge;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun error_addr_high = ioread32be(bridge->base + TSI148_LCSR_VEAU);
176*4882a593Smuzhiyun error_addr_low = ioread32be(bridge->base + TSI148_LCSR_VEAL);
177*4882a593Smuzhiyun error_attrib = ioread32be(bridge->base + TSI148_LCSR_VEAT);
178*4882a593Smuzhiyun error_am = (error_attrib & TSI148_LCSR_VEAT_AM_M) >> 8;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun reg_join(error_addr_high, error_addr_low, &error_addr);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Check for exception register overflow (we have lost error data) */
183*4882a593Smuzhiyun if (error_attrib & TSI148_LCSR_VEAT_VEOF) {
184*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "VME Bus Exception Overflow "
185*4882a593Smuzhiyun "Occurred\n");
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (err_chk)
189*4882a593Smuzhiyun vme_bus_error_handler(tsi148_bridge, error_addr, error_am);
190*4882a593Smuzhiyun else
191*4882a593Smuzhiyun dev_err(tsi148_bridge->parent,
192*4882a593Smuzhiyun "VME Bus Error at address: 0x%llx, attributes: %08x\n",
193*4882a593Smuzhiyun error_addr, error_attrib);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* Clear Status */
196*4882a593Smuzhiyun iowrite32be(TSI148_LCSR_VEAT_VESCL, bridge->base + TSI148_LCSR_VEAT);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun return TSI148_LCSR_INTC_VERRC;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * Wake up IACK queue.
203*4882a593Smuzhiyun */
tsi148_IACK_irqhandler(struct tsi148_driver * bridge)204*4882a593Smuzhiyun static u32 tsi148_IACK_irqhandler(struct tsi148_driver *bridge)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun wake_up(&bridge->iack_queue);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return TSI148_LCSR_INTC_IACKC;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * Calling VME bus interrupt callback if provided.
213*4882a593Smuzhiyun */
tsi148_VIRQ_irqhandler(struct vme_bridge * tsi148_bridge,u32 stat)214*4882a593Smuzhiyun static u32 tsi148_VIRQ_irqhandler(struct vme_bridge *tsi148_bridge,
215*4882a593Smuzhiyun u32 stat)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun int vec, i, serviced = 0;
218*4882a593Smuzhiyun struct tsi148_driver *bridge;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun for (i = 7; i > 0; i--) {
223*4882a593Smuzhiyun if (stat & (1 << i)) {
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun * Note: Even though the registers are defined as
226*4882a593Smuzhiyun * 32-bits in the spec, we only want to issue 8-bit
227*4882a593Smuzhiyun * IACK cycles on the bus, read from offset 3.
228*4882a593Smuzhiyun */
229*4882a593Smuzhiyun vec = ioread8(bridge->base + TSI148_LCSR_VIACK[i] + 3);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun vme_irq_handler(tsi148_bridge, i, vec);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun serviced |= (1 << i);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return serviced;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * Top level interrupt handler. Clears appropriate interrupt status bits and
242*4882a593Smuzhiyun * then calls appropriate sub handler(s).
243*4882a593Smuzhiyun */
tsi148_irqhandler(int irq,void * ptr)244*4882a593Smuzhiyun static irqreturn_t tsi148_irqhandler(int irq, void *ptr)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun u32 stat, enable, serviced = 0;
247*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge;
248*4882a593Smuzhiyun struct tsi148_driver *bridge;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun tsi148_bridge = ptr;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Determine which interrupts are unmasked and set */
255*4882a593Smuzhiyun enable = ioread32be(bridge->base + TSI148_LCSR_INTEO);
256*4882a593Smuzhiyun stat = ioread32be(bridge->base + TSI148_LCSR_INTS);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Only look at unmasked interrupts */
259*4882a593Smuzhiyun stat &= enable;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (unlikely(!stat))
262*4882a593Smuzhiyun return IRQ_NONE;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Call subhandlers as appropriate */
265*4882a593Smuzhiyun /* DMA irqs */
266*4882a593Smuzhiyun if (stat & (TSI148_LCSR_INTS_DMA1S | TSI148_LCSR_INTS_DMA0S))
267*4882a593Smuzhiyun serviced |= tsi148_DMA_irqhandler(bridge, stat);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Location monitor irqs */
270*4882a593Smuzhiyun if (stat & (TSI148_LCSR_INTS_LM3S | TSI148_LCSR_INTS_LM2S |
271*4882a593Smuzhiyun TSI148_LCSR_INTS_LM1S | TSI148_LCSR_INTS_LM0S))
272*4882a593Smuzhiyun serviced |= tsi148_LM_irqhandler(bridge, stat);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Mail box irqs */
275*4882a593Smuzhiyun if (stat & (TSI148_LCSR_INTS_MB3S | TSI148_LCSR_INTS_MB2S |
276*4882a593Smuzhiyun TSI148_LCSR_INTS_MB1S | TSI148_LCSR_INTS_MB0S))
277*4882a593Smuzhiyun serviced |= tsi148_MB_irqhandler(tsi148_bridge, stat);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* PCI bus error */
280*4882a593Smuzhiyun if (stat & TSI148_LCSR_INTS_PERRS)
281*4882a593Smuzhiyun serviced |= tsi148_PERR_irqhandler(tsi148_bridge);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* VME bus error */
284*4882a593Smuzhiyun if (stat & TSI148_LCSR_INTS_VERRS)
285*4882a593Smuzhiyun serviced |= tsi148_VERR_irqhandler(tsi148_bridge);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* IACK irq */
288*4882a593Smuzhiyun if (stat & TSI148_LCSR_INTS_IACKS)
289*4882a593Smuzhiyun serviced |= tsi148_IACK_irqhandler(bridge);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* VME bus irqs */
292*4882a593Smuzhiyun if (stat & (TSI148_LCSR_INTS_IRQ7S | TSI148_LCSR_INTS_IRQ6S |
293*4882a593Smuzhiyun TSI148_LCSR_INTS_IRQ5S | TSI148_LCSR_INTS_IRQ4S |
294*4882a593Smuzhiyun TSI148_LCSR_INTS_IRQ3S | TSI148_LCSR_INTS_IRQ2S |
295*4882a593Smuzhiyun TSI148_LCSR_INTS_IRQ1S))
296*4882a593Smuzhiyun serviced |= tsi148_VIRQ_irqhandler(tsi148_bridge, stat);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Clear serviced interrupts */
299*4882a593Smuzhiyun iowrite32be(serviced, bridge->base + TSI148_LCSR_INTC);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return IRQ_HANDLED;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
tsi148_irq_init(struct vme_bridge * tsi148_bridge)304*4882a593Smuzhiyun static int tsi148_irq_init(struct vme_bridge *tsi148_bridge)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun int result;
307*4882a593Smuzhiyun unsigned int tmp;
308*4882a593Smuzhiyun struct pci_dev *pdev;
309*4882a593Smuzhiyun struct tsi148_driver *bridge;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun pdev = to_pci_dev(tsi148_bridge->parent);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun result = request_irq(pdev->irq,
316*4882a593Smuzhiyun tsi148_irqhandler,
317*4882a593Smuzhiyun IRQF_SHARED,
318*4882a593Smuzhiyun driver_name, tsi148_bridge);
319*4882a593Smuzhiyun if (result) {
320*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Can't get assigned pci irq "
321*4882a593Smuzhiyun "vector %02X\n", pdev->irq);
322*4882a593Smuzhiyun return result;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Enable and unmask interrupts */
326*4882a593Smuzhiyun tmp = TSI148_LCSR_INTEO_DMA1EO | TSI148_LCSR_INTEO_DMA0EO |
327*4882a593Smuzhiyun TSI148_LCSR_INTEO_MB3EO | TSI148_LCSR_INTEO_MB2EO |
328*4882a593Smuzhiyun TSI148_LCSR_INTEO_MB1EO | TSI148_LCSR_INTEO_MB0EO |
329*4882a593Smuzhiyun TSI148_LCSR_INTEO_PERREO | TSI148_LCSR_INTEO_VERREO |
330*4882a593Smuzhiyun TSI148_LCSR_INTEO_IACKEO;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* This leaves the following interrupts masked.
333*4882a593Smuzhiyun * TSI148_LCSR_INTEO_VIEEO
334*4882a593Smuzhiyun * TSI148_LCSR_INTEO_SYSFLEO
335*4882a593Smuzhiyun * TSI148_LCSR_INTEO_ACFLEO
336*4882a593Smuzhiyun */
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* Don't enable Location Monitor interrupts here - they will be
339*4882a593Smuzhiyun * enabled when the location monitors are properly configured and
340*4882a593Smuzhiyun * a callback has been attached.
341*4882a593Smuzhiyun * TSI148_LCSR_INTEO_LM0EO
342*4882a593Smuzhiyun * TSI148_LCSR_INTEO_LM1EO
343*4882a593Smuzhiyun * TSI148_LCSR_INTEO_LM2EO
344*4882a593Smuzhiyun * TSI148_LCSR_INTEO_LM3EO
345*4882a593Smuzhiyun */
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Don't enable VME interrupts until we add a handler, else the board
348*4882a593Smuzhiyun * will respond to it and we don't want that unless it knows how to
349*4882a593Smuzhiyun * properly deal with it.
350*4882a593Smuzhiyun * TSI148_LCSR_INTEO_IRQ7EO
351*4882a593Smuzhiyun * TSI148_LCSR_INTEO_IRQ6EO
352*4882a593Smuzhiyun * TSI148_LCSR_INTEO_IRQ5EO
353*4882a593Smuzhiyun * TSI148_LCSR_INTEO_IRQ4EO
354*4882a593Smuzhiyun * TSI148_LCSR_INTEO_IRQ3EO
355*4882a593Smuzhiyun * TSI148_LCSR_INTEO_IRQ2EO
356*4882a593Smuzhiyun * TSI148_LCSR_INTEO_IRQ1EO
357*4882a593Smuzhiyun */
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEO);
360*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEN);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
tsi148_irq_exit(struct vme_bridge * tsi148_bridge,struct pci_dev * pdev)365*4882a593Smuzhiyun static void tsi148_irq_exit(struct vme_bridge *tsi148_bridge,
366*4882a593Smuzhiyun struct pci_dev *pdev)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct tsi148_driver *bridge = tsi148_bridge->driver_priv;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* Turn off interrupts */
371*4882a593Smuzhiyun iowrite32be(0x0, bridge->base + TSI148_LCSR_INTEO);
372*4882a593Smuzhiyun iowrite32be(0x0, bridge->base + TSI148_LCSR_INTEN);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Clear all interrupts */
375*4882a593Smuzhiyun iowrite32be(0xFFFFFFFF, bridge->base + TSI148_LCSR_INTC);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Detach interrupt handler */
378*4882a593Smuzhiyun free_irq(pdev->irq, tsi148_bridge);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun * Check to see if an IACk has been received, return true (1) or false (0).
383*4882a593Smuzhiyun */
tsi148_iack_received(struct tsi148_driver * bridge)384*4882a593Smuzhiyun static int tsi148_iack_received(struct tsi148_driver *bridge)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun u32 tmp;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_VICR);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (tmp & TSI148_LCSR_VICR_IRQS)
391*4882a593Smuzhiyun return 0;
392*4882a593Smuzhiyun else
393*4882a593Smuzhiyun return 1;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /*
397*4882a593Smuzhiyun * Configure VME interrupt
398*4882a593Smuzhiyun */
tsi148_irq_set(struct vme_bridge * tsi148_bridge,int level,int state,int sync)399*4882a593Smuzhiyun static void tsi148_irq_set(struct vme_bridge *tsi148_bridge, int level,
400*4882a593Smuzhiyun int state, int sync)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct pci_dev *pdev;
403*4882a593Smuzhiyun u32 tmp;
404*4882a593Smuzhiyun struct tsi148_driver *bridge;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* We need to do the ordering differently for enabling and disabling */
409*4882a593Smuzhiyun if (state == 0) {
410*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_INTEN);
411*4882a593Smuzhiyun tmp &= ~TSI148_LCSR_INTEN_IRQEN[level - 1];
412*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEN);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_INTEO);
415*4882a593Smuzhiyun tmp &= ~TSI148_LCSR_INTEO_IRQEO[level - 1];
416*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEO);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (sync != 0) {
419*4882a593Smuzhiyun pdev = to_pci_dev(tsi148_bridge->parent);
420*4882a593Smuzhiyun synchronize_irq(pdev->irq);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun } else {
423*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_INTEO);
424*4882a593Smuzhiyun tmp |= TSI148_LCSR_INTEO_IRQEO[level - 1];
425*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEO);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_INTEN);
428*4882a593Smuzhiyun tmp |= TSI148_LCSR_INTEN_IRQEN[level - 1];
429*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEN);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /*
434*4882a593Smuzhiyun * Generate a VME bus interrupt at the requested level & vector. Wait for
435*4882a593Smuzhiyun * interrupt to be acked.
436*4882a593Smuzhiyun */
tsi148_irq_generate(struct vme_bridge * tsi148_bridge,int level,int statid)437*4882a593Smuzhiyun static int tsi148_irq_generate(struct vme_bridge *tsi148_bridge, int level,
438*4882a593Smuzhiyun int statid)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun u32 tmp;
441*4882a593Smuzhiyun struct tsi148_driver *bridge;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun mutex_lock(&bridge->vme_int);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* Read VICR register */
448*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_VICR);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* Set Status/ID */
451*4882a593Smuzhiyun tmp = (tmp & ~TSI148_LCSR_VICR_STID_M) |
452*4882a593Smuzhiyun (statid & TSI148_LCSR_VICR_STID_M);
453*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_VICR);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* Assert VMEbus IRQ */
456*4882a593Smuzhiyun tmp = tmp | TSI148_LCSR_VICR_IRQL[level];
457*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_VICR);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* XXX Consider implementing a timeout? */
460*4882a593Smuzhiyun wait_event_interruptible(bridge->iack_queue,
461*4882a593Smuzhiyun tsi148_iack_received(bridge));
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun mutex_unlock(&bridge->vme_int);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun return 0;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun * Initialize a slave window with the requested attributes.
470*4882a593Smuzhiyun */
tsi148_slave_set(struct vme_slave_resource * image,int enabled,unsigned long long vme_base,unsigned long long size,dma_addr_t pci_base,u32 aspace,u32 cycle)471*4882a593Smuzhiyun static int tsi148_slave_set(struct vme_slave_resource *image, int enabled,
472*4882a593Smuzhiyun unsigned long long vme_base, unsigned long long size,
473*4882a593Smuzhiyun dma_addr_t pci_base, u32 aspace, u32 cycle)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun unsigned int i, addr = 0, granularity = 0;
476*4882a593Smuzhiyun unsigned int temp_ctl = 0;
477*4882a593Smuzhiyun unsigned int vme_base_low, vme_base_high;
478*4882a593Smuzhiyun unsigned int vme_bound_low, vme_bound_high;
479*4882a593Smuzhiyun unsigned int pci_offset_low, pci_offset_high;
480*4882a593Smuzhiyun unsigned long long vme_bound, pci_offset;
481*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge;
482*4882a593Smuzhiyun struct tsi148_driver *bridge;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun tsi148_bridge = image->parent;
485*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun i = image->number;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun switch (aspace) {
490*4882a593Smuzhiyun case VME_A16:
491*4882a593Smuzhiyun granularity = 0x10;
492*4882a593Smuzhiyun addr |= TSI148_LCSR_ITAT_AS_A16;
493*4882a593Smuzhiyun break;
494*4882a593Smuzhiyun case VME_A24:
495*4882a593Smuzhiyun granularity = 0x1000;
496*4882a593Smuzhiyun addr |= TSI148_LCSR_ITAT_AS_A24;
497*4882a593Smuzhiyun break;
498*4882a593Smuzhiyun case VME_A32:
499*4882a593Smuzhiyun granularity = 0x10000;
500*4882a593Smuzhiyun addr |= TSI148_LCSR_ITAT_AS_A32;
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun case VME_A64:
503*4882a593Smuzhiyun granularity = 0x10000;
504*4882a593Smuzhiyun addr |= TSI148_LCSR_ITAT_AS_A64;
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun default:
507*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid address space\n");
508*4882a593Smuzhiyun return -EINVAL;
509*4882a593Smuzhiyun break;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Convert 64-bit variables to 2x 32-bit variables */
513*4882a593Smuzhiyun reg_split(vme_base, &vme_base_high, &vme_base_low);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /*
516*4882a593Smuzhiyun * Bound address is a valid address for the window, adjust
517*4882a593Smuzhiyun * accordingly
518*4882a593Smuzhiyun */
519*4882a593Smuzhiyun vme_bound = vme_base + size - granularity;
520*4882a593Smuzhiyun reg_split(vme_bound, &vme_bound_high, &vme_bound_low);
521*4882a593Smuzhiyun pci_offset = (unsigned long long)pci_base - vme_base;
522*4882a593Smuzhiyun reg_split(pci_offset, &pci_offset_high, &pci_offset_low);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (vme_base_low & (granularity - 1)) {
525*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid VME base alignment\n");
526*4882a593Smuzhiyun return -EINVAL;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun if (vme_bound_low & (granularity - 1)) {
529*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid VME bound alignment\n");
530*4882a593Smuzhiyun return -EINVAL;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun if (pci_offset_low & (granularity - 1)) {
533*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid PCI Offset "
534*4882a593Smuzhiyun "alignment\n");
535*4882a593Smuzhiyun return -EINVAL;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* Disable while we are mucking around */
539*4882a593Smuzhiyun temp_ctl = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
540*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITAT);
541*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_ITAT_EN;
542*4882a593Smuzhiyun iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_IT[i] +
543*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITAT);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* Setup mapping */
546*4882a593Smuzhiyun iowrite32be(vme_base_high, bridge->base + TSI148_LCSR_IT[i] +
547*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITSAU);
548*4882a593Smuzhiyun iowrite32be(vme_base_low, bridge->base + TSI148_LCSR_IT[i] +
549*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITSAL);
550*4882a593Smuzhiyun iowrite32be(vme_bound_high, bridge->base + TSI148_LCSR_IT[i] +
551*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITEAU);
552*4882a593Smuzhiyun iowrite32be(vme_bound_low, bridge->base + TSI148_LCSR_IT[i] +
553*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITEAL);
554*4882a593Smuzhiyun iowrite32be(pci_offset_high, bridge->base + TSI148_LCSR_IT[i] +
555*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITOFU);
556*4882a593Smuzhiyun iowrite32be(pci_offset_low, bridge->base + TSI148_LCSR_IT[i] +
557*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITOFL);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* Setup 2eSST speeds */
560*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_ITAT_2eSSTM_M;
561*4882a593Smuzhiyun switch (cycle & (VME_2eSST160 | VME_2eSST267 | VME_2eSST320)) {
562*4882a593Smuzhiyun case VME_2eSST160:
563*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_2eSSTM_160;
564*4882a593Smuzhiyun break;
565*4882a593Smuzhiyun case VME_2eSST267:
566*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_2eSSTM_267;
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun case VME_2eSST320:
569*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_2eSSTM_320;
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* Setup cycle types */
574*4882a593Smuzhiyun temp_ctl &= ~(0x1F << 7);
575*4882a593Smuzhiyun if (cycle & VME_BLT)
576*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_BLT;
577*4882a593Smuzhiyun if (cycle & VME_MBLT)
578*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_MBLT;
579*4882a593Smuzhiyun if (cycle & VME_2eVME)
580*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_2eVME;
581*4882a593Smuzhiyun if (cycle & VME_2eSST)
582*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_2eSST;
583*4882a593Smuzhiyun if (cycle & VME_2eSSTB)
584*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_2eSSTB;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Setup address space */
587*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_ITAT_AS_M;
588*4882a593Smuzhiyun temp_ctl |= addr;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun temp_ctl &= ~0xF;
591*4882a593Smuzhiyun if (cycle & VME_SUPER)
592*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_SUPR ;
593*4882a593Smuzhiyun if (cycle & VME_USER)
594*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_NPRIV;
595*4882a593Smuzhiyun if (cycle & VME_PROG)
596*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_PGM;
597*4882a593Smuzhiyun if (cycle & VME_DATA)
598*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_DATA;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* Write ctl reg without enable */
601*4882a593Smuzhiyun iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_IT[i] +
602*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITAT);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (enabled)
605*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_ITAT_EN;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_IT[i] +
608*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITAT);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /*
614*4882a593Smuzhiyun * Get slave window configuration.
615*4882a593Smuzhiyun */
tsi148_slave_get(struct vme_slave_resource * image,int * enabled,unsigned long long * vme_base,unsigned long long * size,dma_addr_t * pci_base,u32 * aspace,u32 * cycle)616*4882a593Smuzhiyun static int tsi148_slave_get(struct vme_slave_resource *image, int *enabled,
617*4882a593Smuzhiyun unsigned long long *vme_base, unsigned long long *size,
618*4882a593Smuzhiyun dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun unsigned int i, granularity = 0, ctl = 0;
621*4882a593Smuzhiyun unsigned int vme_base_low, vme_base_high;
622*4882a593Smuzhiyun unsigned int vme_bound_low, vme_bound_high;
623*4882a593Smuzhiyun unsigned int pci_offset_low, pci_offset_high;
624*4882a593Smuzhiyun unsigned long long vme_bound, pci_offset;
625*4882a593Smuzhiyun struct tsi148_driver *bridge;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun bridge = image->parent->driver_priv;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun i = image->number;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /* Read registers */
632*4882a593Smuzhiyun ctl = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
633*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITAT);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun vme_base_high = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
636*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITSAU);
637*4882a593Smuzhiyun vme_base_low = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
638*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITSAL);
639*4882a593Smuzhiyun vme_bound_high = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
640*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITEAU);
641*4882a593Smuzhiyun vme_bound_low = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
642*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITEAL);
643*4882a593Smuzhiyun pci_offset_high = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
644*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITOFU);
645*4882a593Smuzhiyun pci_offset_low = ioread32be(bridge->base + TSI148_LCSR_IT[i] +
646*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITOFL);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* Convert 64-bit variables to 2x 32-bit variables */
649*4882a593Smuzhiyun reg_join(vme_base_high, vme_base_low, vme_base);
650*4882a593Smuzhiyun reg_join(vme_bound_high, vme_bound_low, &vme_bound);
651*4882a593Smuzhiyun reg_join(pci_offset_high, pci_offset_low, &pci_offset);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun *pci_base = (dma_addr_t)(*vme_base + pci_offset);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun *enabled = 0;
656*4882a593Smuzhiyun *aspace = 0;
657*4882a593Smuzhiyun *cycle = 0;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (ctl & TSI148_LCSR_ITAT_EN)
660*4882a593Smuzhiyun *enabled = 1;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_ITAT_AS_M) == TSI148_LCSR_ITAT_AS_A16) {
663*4882a593Smuzhiyun granularity = 0x10;
664*4882a593Smuzhiyun *aspace |= VME_A16;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_ITAT_AS_M) == TSI148_LCSR_ITAT_AS_A24) {
667*4882a593Smuzhiyun granularity = 0x1000;
668*4882a593Smuzhiyun *aspace |= VME_A24;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_ITAT_AS_M) == TSI148_LCSR_ITAT_AS_A32) {
671*4882a593Smuzhiyun granularity = 0x10000;
672*4882a593Smuzhiyun *aspace |= VME_A32;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_ITAT_AS_M) == TSI148_LCSR_ITAT_AS_A64) {
675*4882a593Smuzhiyun granularity = 0x10000;
676*4882a593Smuzhiyun *aspace |= VME_A64;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* Need granularity before we set the size */
680*4882a593Smuzhiyun *size = (unsigned long long)((vme_bound - *vme_base) + granularity);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_ITAT_2eSSTM_M) == TSI148_LCSR_ITAT_2eSSTM_160)
684*4882a593Smuzhiyun *cycle |= VME_2eSST160;
685*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_ITAT_2eSSTM_M) == TSI148_LCSR_ITAT_2eSSTM_267)
686*4882a593Smuzhiyun *cycle |= VME_2eSST267;
687*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_ITAT_2eSSTM_M) == TSI148_LCSR_ITAT_2eSSTM_320)
688*4882a593Smuzhiyun *cycle |= VME_2eSST320;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun if (ctl & TSI148_LCSR_ITAT_BLT)
691*4882a593Smuzhiyun *cycle |= VME_BLT;
692*4882a593Smuzhiyun if (ctl & TSI148_LCSR_ITAT_MBLT)
693*4882a593Smuzhiyun *cycle |= VME_MBLT;
694*4882a593Smuzhiyun if (ctl & TSI148_LCSR_ITAT_2eVME)
695*4882a593Smuzhiyun *cycle |= VME_2eVME;
696*4882a593Smuzhiyun if (ctl & TSI148_LCSR_ITAT_2eSST)
697*4882a593Smuzhiyun *cycle |= VME_2eSST;
698*4882a593Smuzhiyun if (ctl & TSI148_LCSR_ITAT_2eSSTB)
699*4882a593Smuzhiyun *cycle |= VME_2eSSTB;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (ctl & TSI148_LCSR_ITAT_SUPR)
702*4882a593Smuzhiyun *cycle |= VME_SUPER;
703*4882a593Smuzhiyun if (ctl & TSI148_LCSR_ITAT_NPRIV)
704*4882a593Smuzhiyun *cycle |= VME_USER;
705*4882a593Smuzhiyun if (ctl & TSI148_LCSR_ITAT_PGM)
706*4882a593Smuzhiyun *cycle |= VME_PROG;
707*4882a593Smuzhiyun if (ctl & TSI148_LCSR_ITAT_DATA)
708*4882a593Smuzhiyun *cycle |= VME_DATA;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun return 0;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /*
714*4882a593Smuzhiyun * Allocate and map PCI Resource
715*4882a593Smuzhiyun */
tsi148_alloc_resource(struct vme_master_resource * image,unsigned long long size)716*4882a593Smuzhiyun static int tsi148_alloc_resource(struct vme_master_resource *image,
717*4882a593Smuzhiyun unsigned long long size)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun unsigned long long existing_size;
720*4882a593Smuzhiyun int retval = 0;
721*4882a593Smuzhiyun struct pci_dev *pdev;
722*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun tsi148_bridge = image->parent;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun pdev = to_pci_dev(tsi148_bridge->parent);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun existing_size = (unsigned long long)(image->bus_resource.end -
729*4882a593Smuzhiyun image->bus_resource.start);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* If the existing size is OK, return */
732*4882a593Smuzhiyun if ((size != 0) && (existing_size == (size - 1)))
733*4882a593Smuzhiyun return 0;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun if (existing_size != 0) {
736*4882a593Smuzhiyun iounmap(image->kern_base);
737*4882a593Smuzhiyun image->kern_base = NULL;
738*4882a593Smuzhiyun kfree(image->bus_resource.name);
739*4882a593Smuzhiyun release_resource(&image->bus_resource);
740*4882a593Smuzhiyun memset(&image->bus_resource, 0, sizeof(image->bus_resource));
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /* Exit here if size is zero */
744*4882a593Smuzhiyun if (size == 0)
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if (!image->bus_resource.name) {
748*4882a593Smuzhiyun image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
749*4882a593Smuzhiyun if (!image->bus_resource.name) {
750*4882a593Smuzhiyun retval = -ENOMEM;
751*4882a593Smuzhiyun goto err_name;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun sprintf((char *)image->bus_resource.name, "%s.%d", tsi148_bridge->name,
756*4882a593Smuzhiyun image->number);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun image->bus_resource.start = 0;
759*4882a593Smuzhiyun image->bus_resource.end = (unsigned long)size;
760*4882a593Smuzhiyun image->bus_resource.flags = IORESOURCE_MEM;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun retval = pci_bus_alloc_resource(pdev->bus,
763*4882a593Smuzhiyun &image->bus_resource, size, 0x10000, PCIBIOS_MIN_MEM,
764*4882a593Smuzhiyun 0, NULL, NULL);
765*4882a593Smuzhiyun if (retval) {
766*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Failed to allocate mem "
767*4882a593Smuzhiyun "resource for window %d size 0x%lx start 0x%lx\n",
768*4882a593Smuzhiyun image->number, (unsigned long)size,
769*4882a593Smuzhiyun (unsigned long)image->bus_resource.start);
770*4882a593Smuzhiyun goto err_resource;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun image->kern_base = ioremap(
774*4882a593Smuzhiyun image->bus_resource.start, size);
775*4882a593Smuzhiyun if (!image->kern_base) {
776*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Failed to remap resource\n");
777*4882a593Smuzhiyun retval = -ENOMEM;
778*4882a593Smuzhiyun goto err_remap;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun return 0;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun err_remap:
784*4882a593Smuzhiyun release_resource(&image->bus_resource);
785*4882a593Smuzhiyun err_resource:
786*4882a593Smuzhiyun kfree(image->bus_resource.name);
787*4882a593Smuzhiyun memset(&image->bus_resource, 0, sizeof(image->bus_resource));
788*4882a593Smuzhiyun err_name:
789*4882a593Smuzhiyun return retval;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /*
793*4882a593Smuzhiyun * Free and unmap PCI Resource
794*4882a593Smuzhiyun */
tsi148_free_resource(struct vme_master_resource * image)795*4882a593Smuzhiyun static void tsi148_free_resource(struct vme_master_resource *image)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun iounmap(image->kern_base);
798*4882a593Smuzhiyun image->kern_base = NULL;
799*4882a593Smuzhiyun release_resource(&image->bus_resource);
800*4882a593Smuzhiyun kfree(image->bus_resource.name);
801*4882a593Smuzhiyun memset(&image->bus_resource, 0, sizeof(image->bus_resource));
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /*
805*4882a593Smuzhiyun * Set the attributes of an outbound window.
806*4882a593Smuzhiyun */
tsi148_master_set(struct vme_master_resource * image,int enabled,unsigned long long vme_base,unsigned long long size,u32 aspace,u32 cycle,u32 dwidth)807*4882a593Smuzhiyun static int tsi148_master_set(struct vme_master_resource *image, int enabled,
808*4882a593Smuzhiyun unsigned long long vme_base, unsigned long long size, u32 aspace,
809*4882a593Smuzhiyun u32 cycle, u32 dwidth)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun int retval = 0;
812*4882a593Smuzhiyun unsigned int i;
813*4882a593Smuzhiyun unsigned int temp_ctl = 0;
814*4882a593Smuzhiyun unsigned int pci_base_low, pci_base_high;
815*4882a593Smuzhiyun unsigned int pci_bound_low, pci_bound_high;
816*4882a593Smuzhiyun unsigned int vme_offset_low, vme_offset_high;
817*4882a593Smuzhiyun unsigned long long pci_bound, vme_offset, pci_base;
818*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge;
819*4882a593Smuzhiyun struct tsi148_driver *bridge;
820*4882a593Smuzhiyun struct pci_bus_region region;
821*4882a593Smuzhiyun struct pci_dev *pdev;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun tsi148_bridge = image->parent;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun pdev = to_pci_dev(tsi148_bridge->parent);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /* Verify input data */
830*4882a593Smuzhiyun if (vme_base & 0xFFFF) {
831*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid VME Window "
832*4882a593Smuzhiyun "alignment\n");
833*4882a593Smuzhiyun retval = -EINVAL;
834*4882a593Smuzhiyun goto err_window;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun if ((size == 0) && (enabled != 0)) {
838*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Size must be non-zero for "
839*4882a593Smuzhiyun "enabled windows\n");
840*4882a593Smuzhiyun retval = -EINVAL;
841*4882a593Smuzhiyun goto err_window;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun spin_lock(&image->lock);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* Let's allocate the resource here rather than further up the stack as
847*4882a593Smuzhiyun * it avoids pushing loads of bus dependent stuff up the stack. If size
848*4882a593Smuzhiyun * is zero, any existing resource will be freed.
849*4882a593Smuzhiyun */
850*4882a593Smuzhiyun retval = tsi148_alloc_resource(image, size);
851*4882a593Smuzhiyun if (retval) {
852*4882a593Smuzhiyun spin_unlock(&image->lock);
853*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Unable to allocate memory for "
854*4882a593Smuzhiyun "resource\n");
855*4882a593Smuzhiyun goto err_res;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (size == 0) {
859*4882a593Smuzhiyun pci_base = 0;
860*4882a593Smuzhiyun pci_bound = 0;
861*4882a593Smuzhiyun vme_offset = 0;
862*4882a593Smuzhiyun } else {
863*4882a593Smuzhiyun pcibios_resource_to_bus(pdev->bus, ®ion,
864*4882a593Smuzhiyun &image->bus_resource);
865*4882a593Smuzhiyun pci_base = region.start;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /*
868*4882a593Smuzhiyun * Bound address is a valid address for the window, adjust
869*4882a593Smuzhiyun * according to window granularity.
870*4882a593Smuzhiyun */
871*4882a593Smuzhiyun pci_bound = pci_base + (size - 0x10000);
872*4882a593Smuzhiyun vme_offset = vme_base - pci_base;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* Convert 64-bit variables to 2x 32-bit variables */
876*4882a593Smuzhiyun reg_split(pci_base, &pci_base_high, &pci_base_low);
877*4882a593Smuzhiyun reg_split(pci_bound, &pci_bound_high, &pci_bound_low);
878*4882a593Smuzhiyun reg_split(vme_offset, &vme_offset_high, &vme_offset_low);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun if (pci_base_low & 0xFFFF) {
881*4882a593Smuzhiyun spin_unlock(&image->lock);
882*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid PCI base alignment\n");
883*4882a593Smuzhiyun retval = -EINVAL;
884*4882a593Smuzhiyun goto err_gran;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun if (pci_bound_low & 0xFFFF) {
887*4882a593Smuzhiyun spin_unlock(&image->lock);
888*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid PCI bound alignment\n");
889*4882a593Smuzhiyun retval = -EINVAL;
890*4882a593Smuzhiyun goto err_gran;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun if (vme_offset_low & 0xFFFF) {
893*4882a593Smuzhiyun spin_unlock(&image->lock);
894*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid VME Offset "
895*4882a593Smuzhiyun "alignment\n");
896*4882a593Smuzhiyun retval = -EINVAL;
897*4882a593Smuzhiyun goto err_gran;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun i = image->number;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun /* Disable while we are mucking around */
903*4882a593Smuzhiyun temp_ctl = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
904*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTAT);
905*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_OTAT_EN;
906*4882a593Smuzhiyun iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_OT[i] +
907*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTAT);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* Setup 2eSST speeds */
910*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_OTAT_2eSSTM_M;
911*4882a593Smuzhiyun switch (cycle & (VME_2eSST160 | VME_2eSST267 | VME_2eSST320)) {
912*4882a593Smuzhiyun case VME_2eSST160:
913*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_2eSSTM_160;
914*4882a593Smuzhiyun break;
915*4882a593Smuzhiyun case VME_2eSST267:
916*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_2eSSTM_267;
917*4882a593Smuzhiyun break;
918*4882a593Smuzhiyun case VME_2eSST320:
919*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_2eSSTM_320;
920*4882a593Smuzhiyun break;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /* Setup cycle types */
924*4882a593Smuzhiyun if (cycle & VME_BLT) {
925*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_OTAT_TM_M;
926*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_TM_BLT;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun if (cycle & VME_MBLT) {
929*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_OTAT_TM_M;
930*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_TM_MBLT;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun if (cycle & VME_2eVME) {
933*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_OTAT_TM_M;
934*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_TM_2eVME;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun if (cycle & VME_2eSST) {
937*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_OTAT_TM_M;
938*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_TM_2eSST;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun if (cycle & VME_2eSSTB) {
941*4882a593Smuzhiyun dev_warn(tsi148_bridge->parent, "Currently not setting "
942*4882a593Smuzhiyun "Broadcast Select Registers\n");
943*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_OTAT_TM_M;
944*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_TM_2eSSTB;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /* Setup data width */
948*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_OTAT_DBW_M;
949*4882a593Smuzhiyun switch (dwidth) {
950*4882a593Smuzhiyun case VME_D16:
951*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_DBW_16;
952*4882a593Smuzhiyun break;
953*4882a593Smuzhiyun case VME_D32:
954*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_DBW_32;
955*4882a593Smuzhiyun break;
956*4882a593Smuzhiyun default:
957*4882a593Smuzhiyun spin_unlock(&image->lock);
958*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid data width\n");
959*4882a593Smuzhiyun retval = -EINVAL;
960*4882a593Smuzhiyun goto err_dwidth;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /* Setup address space */
964*4882a593Smuzhiyun temp_ctl &= ~TSI148_LCSR_OTAT_AMODE_M;
965*4882a593Smuzhiyun switch (aspace) {
966*4882a593Smuzhiyun case VME_A16:
967*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_AMODE_A16;
968*4882a593Smuzhiyun break;
969*4882a593Smuzhiyun case VME_A24:
970*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_AMODE_A24;
971*4882a593Smuzhiyun break;
972*4882a593Smuzhiyun case VME_A32:
973*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_AMODE_A32;
974*4882a593Smuzhiyun break;
975*4882a593Smuzhiyun case VME_A64:
976*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_AMODE_A64;
977*4882a593Smuzhiyun break;
978*4882a593Smuzhiyun case VME_CRCSR:
979*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_AMODE_CRCSR;
980*4882a593Smuzhiyun break;
981*4882a593Smuzhiyun case VME_USER1:
982*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_AMODE_USER1;
983*4882a593Smuzhiyun break;
984*4882a593Smuzhiyun case VME_USER2:
985*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_AMODE_USER2;
986*4882a593Smuzhiyun break;
987*4882a593Smuzhiyun case VME_USER3:
988*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_AMODE_USER3;
989*4882a593Smuzhiyun break;
990*4882a593Smuzhiyun case VME_USER4:
991*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_AMODE_USER4;
992*4882a593Smuzhiyun break;
993*4882a593Smuzhiyun default:
994*4882a593Smuzhiyun spin_unlock(&image->lock);
995*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid address space\n");
996*4882a593Smuzhiyun retval = -EINVAL;
997*4882a593Smuzhiyun goto err_aspace;
998*4882a593Smuzhiyun break;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun temp_ctl &= ~(3<<4);
1002*4882a593Smuzhiyun if (cycle & VME_SUPER)
1003*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_SUP;
1004*4882a593Smuzhiyun if (cycle & VME_PROG)
1005*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_PGM;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* Setup mapping */
1008*4882a593Smuzhiyun iowrite32be(pci_base_high, bridge->base + TSI148_LCSR_OT[i] +
1009*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTSAU);
1010*4882a593Smuzhiyun iowrite32be(pci_base_low, bridge->base + TSI148_LCSR_OT[i] +
1011*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTSAL);
1012*4882a593Smuzhiyun iowrite32be(pci_bound_high, bridge->base + TSI148_LCSR_OT[i] +
1013*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTEAU);
1014*4882a593Smuzhiyun iowrite32be(pci_bound_low, bridge->base + TSI148_LCSR_OT[i] +
1015*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTEAL);
1016*4882a593Smuzhiyun iowrite32be(vme_offset_high, bridge->base + TSI148_LCSR_OT[i] +
1017*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTOFU);
1018*4882a593Smuzhiyun iowrite32be(vme_offset_low, bridge->base + TSI148_LCSR_OT[i] +
1019*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTOFL);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* Write ctl reg without enable */
1022*4882a593Smuzhiyun iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_OT[i] +
1023*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTAT);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (enabled)
1026*4882a593Smuzhiyun temp_ctl |= TSI148_LCSR_OTAT_EN;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun iowrite32be(temp_ctl, bridge->base + TSI148_LCSR_OT[i] +
1029*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTAT);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun spin_unlock(&image->lock);
1032*4882a593Smuzhiyun return 0;
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun err_aspace:
1035*4882a593Smuzhiyun err_dwidth:
1036*4882a593Smuzhiyun err_gran:
1037*4882a593Smuzhiyun tsi148_free_resource(image);
1038*4882a593Smuzhiyun err_res:
1039*4882a593Smuzhiyun err_window:
1040*4882a593Smuzhiyun return retval;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /*
1045*4882a593Smuzhiyun * Set the attributes of an outbound window.
1046*4882a593Smuzhiyun *
1047*4882a593Smuzhiyun * XXX Not parsing prefetch information.
1048*4882a593Smuzhiyun */
__tsi148_master_get(struct vme_master_resource * image,int * enabled,unsigned long long * vme_base,unsigned long long * size,u32 * aspace,u32 * cycle,u32 * dwidth)1049*4882a593Smuzhiyun static int __tsi148_master_get(struct vme_master_resource *image, int *enabled,
1050*4882a593Smuzhiyun unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
1051*4882a593Smuzhiyun u32 *cycle, u32 *dwidth)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun unsigned int i, ctl;
1054*4882a593Smuzhiyun unsigned int pci_base_low, pci_base_high;
1055*4882a593Smuzhiyun unsigned int pci_bound_low, pci_bound_high;
1056*4882a593Smuzhiyun unsigned int vme_offset_low, vme_offset_high;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun unsigned long long pci_base, pci_bound, vme_offset;
1059*4882a593Smuzhiyun struct tsi148_driver *bridge;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun bridge = image->parent->driver_priv;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun i = image->number;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun ctl = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
1066*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTAT);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun pci_base_high = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
1069*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTSAU);
1070*4882a593Smuzhiyun pci_base_low = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
1071*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTSAL);
1072*4882a593Smuzhiyun pci_bound_high = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
1073*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTEAU);
1074*4882a593Smuzhiyun pci_bound_low = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
1075*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTEAL);
1076*4882a593Smuzhiyun vme_offset_high = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
1077*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTOFU);
1078*4882a593Smuzhiyun vme_offset_low = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
1079*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTOFL);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun /* Convert 64-bit variables to 2x 32-bit variables */
1082*4882a593Smuzhiyun reg_join(pci_base_high, pci_base_low, &pci_base);
1083*4882a593Smuzhiyun reg_join(pci_bound_high, pci_bound_low, &pci_bound);
1084*4882a593Smuzhiyun reg_join(vme_offset_high, vme_offset_low, &vme_offset);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun *vme_base = pci_base + vme_offset;
1087*4882a593Smuzhiyun *size = (unsigned long long)(pci_bound - pci_base) + 0x10000;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun *enabled = 0;
1090*4882a593Smuzhiyun *aspace = 0;
1091*4882a593Smuzhiyun *cycle = 0;
1092*4882a593Smuzhiyun *dwidth = 0;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun if (ctl & TSI148_LCSR_OTAT_EN)
1095*4882a593Smuzhiyun *enabled = 1;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /* Setup address space */
1098*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_A16)
1099*4882a593Smuzhiyun *aspace |= VME_A16;
1100*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_A24)
1101*4882a593Smuzhiyun *aspace |= VME_A24;
1102*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_A32)
1103*4882a593Smuzhiyun *aspace |= VME_A32;
1104*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_A64)
1105*4882a593Smuzhiyun *aspace |= VME_A64;
1106*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_CRCSR)
1107*4882a593Smuzhiyun *aspace |= VME_CRCSR;
1108*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_USER1)
1109*4882a593Smuzhiyun *aspace |= VME_USER1;
1110*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_USER2)
1111*4882a593Smuzhiyun *aspace |= VME_USER2;
1112*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_USER3)
1113*4882a593Smuzhiyun *aspace |= VME_USER3;
1114*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_AMODE_M) == TSI148_LCSR_OTAT_AMODE_USER4)
1115*4882a593Smuzhiyun *aspace |= VME_USER4;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /* Setup 2eSST speeds */
1118*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_2eSSTM_M) == TSI148_LCSR_OTAT_2eSSTM_160)
1119*4882a593Smuzhiyun *cycle |= VME_2eSST160;
1120*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_2eSSTM_M) == TSI148_LCSR_OTAT_2eSSTM_267)
1121*4882a593Smuzhiyun *cycle |= VME_2eSST267;
1122*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_2eSSTM_M) == TSI148_LCSR_OTAT_2eSSTM_320)
1123*4882a593Smuzhiyun *cycle |= VME_2eSST320;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun /* Setup cycle types */
1126*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_SCT)
1127*4882a593Smuzhiyun *cycle |= VME_SCT;
1128*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_BLT)
1129*4882a593Smuzhiyun *cycle |= VME_BLT;
1130*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_MBLT)
1131*4882a593Smuzhiyun *cycle |= VME_MBLT;
1132*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_2eVME)
1133*4882a593Smuzhiyun *cycle |= VME_2eVME;
1134*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_2eSST)
1135*4882a593Smuzhiyun *cycle |= VME_2eSST;
1136*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_TM_M) == TSI148_LCSR_OTAT_TM_2eSSTB)
1137*4882a593Smuzhiyun *cycle |= VME_2eSSTB;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun if (ctl & TSI148_LCSR_OTAT_SUP)
1140*4882a593Smuzhiyun *cycle |= VME_SUPER;
1141*4882a593Smuzhiyun else
1142*4882a593Smuzhiyun *cycle |= VME_USER;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if (ctl & TSI148_LCSR_OTAT_PGM)
1145*4882a593Smuzhiyun *cycle |= VME_PROG;
1146*4882a593Smuzhiyun else
1147*4882a593Smuzhiyun *cycle |= VME_DATA;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* Setup data width */
1150*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_DBW_M) == TSI148_LCSR_OTAT_DBW_16)
1151*4882a593Smuzhiyun *dwidth = VME_D16;
1152*4882a593Smuzhiyun if ((ctl & TSI148_LCSR_OTAT_DBW_M) == TSI148_LCSR_OTAT_DBW_32)
1153*4882a593Smuzhiyun *dwidth = VME_D32;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun return 0;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun
tsi148_master_get(struct vme_master_resource * image,int * enabled,unsigned long long * vme_base,unsigned long long * size,u32 * aspace,u32 * cycle,u32 * dwidth)1159*4882a593Smuzhiyun static int tsi148_master_get(struct vme_master_resource *image, int *enabled,
1160*4882a593Smuzhiyun unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
1161*4882a593Smuzhiyun u32 *cycle, u32 *dwidth)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun int retval;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun spin_lock(&image->lock);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun retval = __tsi148_master_get(image, enabled, vme_base, size, aspace,
1168*4882a593Smuzhiyun cycle, dwidth);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun spin_unlock(&image->lock);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun return retval;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
tsi148_master_read(struct vme_master_resource * image,void * buf,size_t count,loff_t offset)1175*4882a593Smuzhiyun static ssize_t tsi148_master_read(struct vme_master_resource *image, void *buf,
1176*4882a593Smuzhiyun size_t count, loff_t offset)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun int retval, enabled;
1179*4882a593Smuzhiyun unsigned long long vme_base, size;
1180*4882a593Smuzhiyun u32 aspace, cycle, dwidth;
1181*4882a593Smuzhiyun struct vme_error_handler *handler = NULL;
1182*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge;
1183*4882a593Smuzhiyun void __iomem *addr = image->kern_base + offset;
1184*4882a593Smuzhiyun unsigned int done = 0;
1185*4882a593Smuzhiyun unsigned int count32;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun tsi148_bridge = image->parent;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun spin_lock(&image->lock);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if (err_chk) {
1192*4882a593Smuzhiyun __tsi148_master_get(image, &enabled, &vme_base, &size, &aspace,
1193*4882a593Smuzhiyun &cycle, &dwidth);
1194*4882a593Smuzhiyun handler = vme_register_error_handler(tsi148_bridge, aspace,
1195*4882a593Smuzhiyun vme_base + offset, count);
1196*4882a593Smuzhiyun if (!handler) {
1197*4882a593Smuzhiyun spin_unlock(&image->lock);
1198*4882a593Smuzhiyun return -ENOMEM;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun /* The following code handles VME address alignment. We cannot use
1203*4882a593Smuzhiyun * memcpy_xxx here because it may cut data transfers in to 8-bit
1204*4882a593Smuzhiyun * cycles when D16 or D32 cycles are required on the VME bus.
1205*4882a593Smuzhiyun * On the other hand, the bridge itself assures that the maximum data
1206*4882a593Smuzhiyun * cycle configured for the transfer is used and splits it
1207*4882a593Smuzhiyun * automatically for non-aligned addresses, so we don't want the
1208*4882a593Smuzhiyun * overhead of needlessly forcing small transfers for the entire cycle.
1209*4882a593Smuzhiyun */
1210*4882a593Smuzhiyun if ((uintptr_t)addr & 0x1) {
1211*4882a593Smuzhiyun *(u8 *)buf = ioread8(addr);
1212*4882a593Smuzhiyun done += 1;
1213*4882a593Smuzhiyun if (done == count)
1214*4882a593Smuzhiyun goto out;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun if ((uintptr_t)(addr + done) & 0x2) {
1217*4882a593Smuzhiyun if ((count - done) < 2) {
1218*4882a593Smuzhiyun *(u8 *)(buf + done) = ioread8(addr + done);
1219*4882a593Smuzhiyun done += 1;
1220*4882a593Smuzhiyun goto out;
1221*4882a593Smuzhiyun } else {
1222*4882a593Smuzhiyun *(u16 *)(buf + done) = ioread16(addr + done);
1223*4882a593Smuzhiyun done += 2;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun count32 = (count - done) & ~0x3;
1228*4882a593Smuzhiyun while (done < count32) {
1229*4882a593Smuzhiyun *(u32 *)(buf + done) = ioread32(addr + done);
1230*4882a593Smuzhiyun done += 4;
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun if ((count - done) & 0x2) {
1234*4882a593Smuzhiyun *(u16 *)(buf + done) = ioread16(addr + done);
1235*4882a593Smuzhiyun done += 2;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun if ((count - done) & 0x1) {
1238*4882a593Smuzhiyun *(u8 *)(buf + done) = ioread8(addr + done);
1239*4882a593Smuzhiyun done += 1;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun out:
1243*4882a593Smuzhiyun retval = count;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun if (err_chk) {
1246*4882a593Smuzhiyun if (handler->num_errors) {
1247*4882a593Smuzhiyun dev_err(image->parent->parent,
1248*4882a593Smuzhiyun "First VME read error detected an at address 0x%llx\n",
1249*4882a593Smuzhiyun handler->first_error);
1250*4882a593Smuzhiyun retval = handler->first_error - (vme_base + offset);
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun vme_unregister_error_handler(handler);
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun spin_unlock(&image->lock);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun return retval;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun
tsi148_master_write(struct vme_master_resource * image,void * buf,size_t count,loff_t offset)1261*4882a593Smuzhiyun static ssize_t tsi148_master_write(struct vme_master_resource *image, void *buf,
1262*4882a593Smuzhiyun size_t count, loff_t offset)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun int retval = 0, enabled;
1265*4882a593Smuzhiyun unsigned long long vme_base, size;
1266*4882a593Smuzhiyun u32 aspace, cycle, dwidth;
1267*4882a593Smuzhiyun void __iomem *addr = image->kern_base + offset;
1268*4882a593Smuzhiyun unsigned int done = 0;
1269*4882a593Smuzhiyun unsigned int count32;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun struct vme_error_handler *handler = NULL;
1272*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge;
1273*4882a593Smuzhiyun struct tsi148_driver *bridge;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun tsi148_bridge = image->parent;
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun spin_lock(&image->lock);
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun if (err_chk) {
1282*4882a593Smuzhiyun __tsi148_master_get(image, &enabled, &vme_base, &size, &aspace,
1283*4882a593Smuzhiyun &cycle, &dwidth);
1284*4882a593Smuzhiyun handler = vme_register_error_handler(tsi148_bridge, aspace,
1285*4882a593Smuzhiyun vme_base + offset, count);
1286*4882a593Smuzhiyun if (!handler) {
1287*4882a593Smuzhiyun spin_unlock(&image->lock);
1288*4882a593Smuzhiyun return -ENOMEM;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun /* Here we apply for the same strategy we do in master_read
1293*4882a593Smuzhiyun * function in order to assure the correct cycles.
1294*4882a593Smuzhiyun */
1295*4882a593Smuzhiyun if ((uintptr_t)addr & 0x1) {
1296*4882a593Smuzhiyun iowrite8(*(u8 *)buf, addr);
1297*4882a593Smuzhiyun done += 1;
1298*4882a593Smuzhiyun if (done == count)
1299*4882a593Smuzhiyun goto out;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun if ((uintptr_t)(addr + done) & 0x2) {
1302*4882a593Smuzhiyun if ((count - done) < 2) {
1303*4882a593Smuzhiyun iowrite8(*(u8 *)(buf + done), addr + done);
1304*4882a593Smuzhiyun done += 1;
1305*4882a593Smuzhiyun goto out;
1306*4882a593Smuzhiyun } else {
1307*4882a593Smuzhiyun iowrite16(*(u16 *)(buf + done), addr + done);
1308*4882a593Smuzhiyun done += 2;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun count32 = (count - done) & ~0x3;
1313*4882a593Smuzhiyun while (done < count32) {
1314*4882a593Smuzhiyun iowrite32(*(u32 *)(buf + done), addr + done);
1315*4882a593Smuzhiyun done += 4;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun if ((count - done) & 0x2) {
1319*4882a593Smuzhiyun iowrite16(*(u16 *)(buf + done), addr + done);
1320*4882a593Smuzhiyun done += 2;
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun if ((count - done) & 0x1) {
1323*4882a593Smuzhiyun iowrite8(*(u8 *)(buf + done), addr + done);
1324*4882a593Smuzhiyun done += 1;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun out:
1328*4882a593Smuzhiyun retval = count;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun /*
1331*4882a593Smuzhiyun * Writes are posted. We need to do a read on the VME bus to flush out
1332*4882a593Smuzhiyun * all of the writes before we check for errors. We can't guarantee
1333*4882a593Smuzhiyun * that reading the data we have just written is safe. It is believed
1334*4882a593Smuzhiyun * that there isn't any read, write re-ordering, so we can read any
1335*4882a593Smuzhiyun * location in VME space, so lets read the Device ID from the tsi148's
1336*4882a593Smuzhiyun * own registers as mapped into CR/CSR space.
1337*4882a593Smuzhiyun *
1338*4882a593Smuzhiyun * We check for saved errors in the written address range/space.
1339*4882a593Smuzhiyun */
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun if (err_chk) {
1342*4882a593Smuzhiyun ioread16(bridge->flush_image->kern_base + 0x7F000);
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun if (handler->num_errors) {
1345*4882a593Smuzhiyun dev_warn(tsi148_bridge->parent,
1346*4882a593Smuzhiyun "First VME write error detected an at address 0x%llx\n",
1347*4882a593Smuzhiyun handler->first_error);
1348*4882a593Smuzhiyun retval = handler->first_error - (vme_base + offset);
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun vme_unregister_error_handler(handler);
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun spin_unlock(&image->lock);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun return retval;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /*
1359*4882a593Smuzhiyun * Perform an RMW cycle on the VME bus.
1360*4882a593Smuzhiyun *
1361*4882a593Smuzhiyun * Requires a previously configured master window, returns final value.
1362*4882a593Smuzhiyun */
tsi148_master_rmw(struct vme_master_resource * image,unsigned int mask,unsigned int compare,unsigned int swap,loff_t offset)1363*4882a593Smuzhiyun static unsigned int tsi148_master_rmw(struct vme_master_resource *image,
1364*4882a593Smuzhiyun unsigned int mask, unsigned int compare, unsigned int swap,
1365*4882a593Smuzhiyun loff_t offset)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun unsigned long long pci_addr;
1368*4882a593Smuzhiyun unsigned int pci_addr_high, pci_addr_low;
1369*4882a593Smuzhiyun u32 tmp, result;
1370*4882a593Smuzhiyun int i;
1371*4882a593Smuzhiyun struct tsi148_driver *bridge;
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun bridge = image->parent->driver_priv;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun /* Find the PCI address that maps to the desired VME address */
1376*4882a593Smuzhiyun i = image->number;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /* Locking as we can only do one of these at a time */
1379*4882a593Smuzhiyun mutex_lock(&bridge->vme_rmw);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun /* Lock image */
1382*4882a593Smuzhiyun spin_lock(&image->lock);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun pci_addr_high = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
1385*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTSAU);
1386*4882a593Smuzhiyun pci_addr_low = ioread32be(bridge->base + TSI148_LCSR_OT[i] +
1387*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTSAL);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun reg_join(pci_addr_high, pci_addr_low, &pci_addr);
1390*4882a593Smuzhiyun reg_split(pci_addr + offset, &pci_addr_high, &pci_addr_low);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun /* Configure registers */
1393*4882a593Smuzhiyun iowrite32be(mask, bridge->base + TSI148_LCSR_RMWEN);
1394*4882a593Smuzhiyun iowrite32be(compare, bridge->base + TSI148_LCSR_RMWC);
1395*4882a593Smuzhiyun iowrite32be(swap, bridge->base + TSI148_LCSR_RMWS);
1396*4882a593Smuzhiyun iowrite32be(pci_addr_high, bridge->base + TSI148_LCSR_RMWAU);
1397*4882a593Smuzhiyun iowrite32be(pci_addr_low, bridge->base + TSI148_LCSR_RMWAL);
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /* Enable RMW */
1400*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_VMCTRL);
1401*4882a593Smuzhiyun tmp |= TSI148_LCSR_VMCTRL_RMWEN;
1402*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_VMCTRL);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun /* Kick process off with a read to the required address. */
1405*4882a593Smuzhiyun result = ioread32be(image->kern_base + offset);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun /* Disable RMW */
1408*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_VMCTRL);
1409*4882a593Smuzhiyun tmp &= ~TSI148_LCSR_VMCTRL_RMWEN;
1410*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_VMCTRL);
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun spin_unlock(&image->lock);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun mutex_unlock(&bridge->vme_rmw);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun return result;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
tsi148_dma_set_vme_src_attributes(struct device * dev,__be32 * attr,u32 aspace,u32 cycle,u32 dwidth)1419*4882a593Smuzhiyun static int tsi148_dma_set_vme_src_attributes(struct device *dev, __be32 *attr,
1420*4882a593Smuzhiyun u32 aspace, u32 cycle, u32 dwidth)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun u32 val;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun val = be32_to_cpu(*attr);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun /* Setup 2eSST speeds */
1427*4882a593Smuzhiyun switch (cycle & (VME_2eSST160 | VME_2eSST267 | VME_2eSST320)) {
1428*4882a593Smuzhiyun case VME_2eSST160:
1429*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_2eSSTM_160;
1430*4882a593Smuzhiyun break;
1431*4882a593Smuzhiyun case VME_2eSST267:
1432*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_2eSSTM_267;
1433*4882a593Smuzhiyun break;
1434*4882a593Smuzhiyun case VME_2eSST320:
1435*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_2eSSTM_320;
1436*4882a593Smuzhiyun break;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /* Setup cycle types */
1440*4882a593Smuzhiyun if (cycle & VME_SCT)
1441*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_TM_SCT;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun if (cycle & VME_BLT)
1444*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_TM_BLT;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun if (cycle & VME_MBLT)
1447*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_TM_MBLT;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun if (cycle & VME_2eVME)
1450*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_TM_2eVME;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun if (cycle & VME_2eSST)
1453*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_TM_2eSST;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun if (cycle & VME_2eSSTB) {
1456*4882a593Smuzhiyun dev_err(dev, "Currently not setting Broadcast Select "
1457*4882a593Smuzhiyun "Registers\n");
1458*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_TM_2eSSTB;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun /* Setup data width */
1462*4882a593Smuzhiyun switch (dwidth) {
1463*4882a593Smuzhiyun case VME_D16:
1464*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_DBW_16;
1465*4882a593Smuzhiyun break;
1466*4882a593Smuzhiyun case VME_D32:
1467*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_DBW_32;
1468*4882a593Smuzhiyun break;
1469*4882a593Smuzhiyun default:
1470*4882a593Smuzhiyun dev_err(dev, "Invalid data width\n");
1471*4882a593Smuzhiyun return -EINVAL;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun /* Setup address space */
1475*4882a593Smuzhiyun switch (aspace) {
1476*4882a593Smuzhiyun case VME_A16:
1477*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_AMODE_A16;
1478*4882a593Smuzhiyun break;
1479*4882a593Smuzhiyun case VME_A24:
1480*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_AMODE_A24;
1481*4882a593Smuzhiyun break;
1482*4882a593Smuzhiyun case VME_A32:
1483*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_AMODE_A32;
1484*4882a593Smuzhiyun break;
1485*4882a593Smuzhiyun case VME_A64:
1486*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_AMODE_A64;
1487*4882a593Smuzhiyun break;
1488*4882a593Smuzhiyun case VME_CRCSR:
1489*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_AMODE_CRCSR;
1490*4882a593Smuzhiyun break;
1491*4882a593Smuzhiyun case VME_USER1:
1492*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_AMODE_USER1;
1493*4882a593Smuzhiyun break;
1494*4882a593Smuzhiyun case VME_USER2:
1495*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_AMODE_USER2;
1496*4882a593Smuzhiyun break;
1497*4882a593Smuzhiyun case VME_USER3:
1498*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_AMODE_USER3;
1499*4882a593Smuzhiyun break;
1500*4882a593Smuzhiyun case VME_USER4:
1501*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_AMODE_USER4;
1502*4882a593Smuzhiyun break;
1503*4882a593Smuzhiyun default:
1504*4882a593Smuzhiyun dev_err(dev, "Invalid address space\n");
1505*4882a593Smuzhiyun return -EINVAL;
1506*4882a593Smuzhiyun break;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun if (cycle & VME_SUPER)
1510*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_SUP;
1511*4882a593Smuzhiyun if (cycle & VME_PROG)
1512*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_PGM;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun *attr = cpu_to_be32(val);
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun return 0;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
tsi148_dma_set_vme_dest_attributes(struct device * dev,__be32 * attr,u32 aspace,u32 cycle,u32 dwidth)1519*4882a593Smuzhiyun static int tsi148_dma_set_vme_dest_attributes(struct device *dev, __be32 *attr,
1520*4882a593Smuzhiyun u32 aspace, u32 cycle, u32 dwidth)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun u32 val;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun val = be32_to_cpu(*attr);
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun /* Setup 2eSST speeds */
1527*4882a593Smuzhiyun switch (cycle & (VME_2eSST160 | VME_2eSST267 | VME_2eSST320)) {
1528*4882a593Smuzhiyun case VME_2eSST160:
1529*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_2eSSTM_160;
1530*4882a593Smuzhiyun break;
1531*4882a593Smuzhiyun case VME_2eSST267:
1532*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_2eSSTM_267;
1533*4882a593Smuzhiyun break;
1534*4882a593Smuzhiyun case VME_2eSST320:
1535*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_2eSSTM_320;
1536*4882a593Smuzhiyun break;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun /* Setup cycle types */
1540*4882a593Smuzhiyun if (cycle & VME_SCT)
1541*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_TM_SCT;
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun if (cycle & VME_BLT)
1544*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_TM_BLT;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun if (cycle & VME_MBLT)
1547*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_TM_MBLT;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun if (cycle & VME_2eVME)
1550*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_TM_2eVME;
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun if (cycle & VME_2eSST)
1553*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_TM_2eSST;
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun if (cycle & VME_2eSSTB) {
1556*4882a593Smuzhiyun dev_err(dev, "Currently not setting Broadcast Select "
1557*4882a593Smuzhiyun "Registers\n");
1558*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_TM_2eSSTB;
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun /* Setup data width */
1562*4882a593Smuzhiyun switch (dwidth) {
1563*4882a593Smuzhiyun case VME_D16:
1564*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_DBW_16;
1565*4882a593Smuzhiyun break;
1566*4882a593Smuzhiyun case VME_D32:
1567*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_DBW_32;
1568*4882a593Smuzhiyun break;
1569*4882a593Smuzhiyun default:
1570*4882a593Smuzhiyun dev_err(dev, "Invalid data width\n");
1571*4882a593Smuzhiyun return -EINVAL;
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun /* Setup address space */
1575*4882a593Smuzhiyun switch (aspace) {
1576*4882a593Smuzhiyun case VME_A16:
1577*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_AMODE_A16;
1578*4882a593Smuzhiyun break;
1579*4882a593Smuzhiyun case VME_A24:
1580*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_AMODE_A24;
1581*4882a593Smuzhiyun break;
1582*4882a593Smuzhiyun case VME_A32:
1583*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_AMODE_A32;
1584*4882a593Smuzhiyun break;
1585*4882a593Smuzhiyun case VME_A64:
1586*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_AMODE_A64;
1587*4882a593Smuzhiyun break;
1588*4882a593Smuzhiyun case VME_CRCSR:
1589*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_AMODE_CRCSR;
1590*4882a593Smuzhiyun break;
1591*4882a593Smuzhiyun case VME_USER1:
1592*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_AMODE_USER1;
1593*4882a593Smuzhiyun break;
1594*4882a593Smuzhiyun case VME_USER2:
1595*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_AMODE_USER2;
1596*4882a593Smuzhiyun break;
1597*4882a593Smuzhiyun case VME_USER3:
1598*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_AMODE_USER3;
1599*4882a593Smuzhiyun break;
1600*4882a593Smuzhiyun case VME_USER4:
1601*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_AMODE_USER4;
1602*4882a593Smuzhiyun break;
1603*4882a593Smuzhiyun default:
1604*4882a593Smuzhiyun dev_err(dev, "Invalid address space\n");
1605*4882a593Smuzhiyun return -EINVAL;
1606*4882a593Smuzhiyun break;
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun if (cycle & VME_SUPER)
1610*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_SUP;
1611*4882a593Smuzhiyun if (cycle & VME_PROG)
1612*4882a593Smuzhiyun val |= TSI148_LCSR_DDAT_PGM;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun *attr = cpu_to_be32(val);
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun return 0;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun /*
1620*4882a593Smuzhiyun * Add a link list descriptor to the list
1621*4882a593Smuzhiyun *
1622*4882a593Smuzhiyun * Note: DMA engine expects the DMA descriptor to be big endian.
1623*4882a593Smuzhiyun */
tsi148_dma_list_add(struct vme_dma_list * list,struct vme_dma_attr * src,struct vme_dma_attr * dest,size_t count)1624*4882a593Smuzhiyun static int tsi148_dma_list_add(struct vme_dma_list *list,
1625*4882a593Smuzhiyun struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun struct tsi148_dma_entry *entry, *prev;
1628*4882a593Smuzhiyun u32 address_high, address_low, val;
1629*4882a593Smuzhiyun struct vme_dma_pattern *pattern_attr;
1630*4882a593Smuzhiyun struct vme_dma_pci *pci_attr;
1631*4882a593Smuzhiyun struct vme_dma_vme *vme_attr;
1632*4882a593Smuzhiyun int retval = 0;
1633*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun tsi148_bridge = list->parent->parent;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun /* Descriptor must be aligned on 64-bit boundaries */
1638*4882a593Smuzhiyun entry = kmalloc(sizeof(*entry), GFP_KERNEL);
1639*4882a593Smuzhiyun if (!entry) {
1640*4882a593Smuzhiyun retval = -ENOMEM;
1641*4882a593Smuzhiyun goto err_mem;
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun /* Test descriptor alignment */
1645*4882a593Smuzhiyun if ((unsigned long)&entry->descriptor & 0x7) {
1646*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Descriptor not aligned to 8 "
1647*4882a593Smuzhiyun "byte boundary as required: %p\n",
1648*4882a593Smuzhiyun &entry->descriptor);
1649*4882a593Smuzhiyun retval = -EINVAL;
1650*4882a593Smuzhiyun goto err_align;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun /* Given we are going to fill out the structure, we probably don't
1654*4882a593Smuzhiyun * need to zero it, but better safe than sorry for now.
1655*4882a593Smuzhiyun */
1656*4882a593Smuzhiyun memset(&entry->descriptor, 0, sizeof(entry->descriptor));
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun /* Fill out source part */
1659*4882a593Smuzhiyun switch (src->type) {
1660*4882a593Smuzhiyun case VME_DMA_PATTERN:
1661*4882a593Smuzhiyun pattern_attr = src->private;
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun entry->descriptor.dsal = cpu_to_be32(pattern_attr->pattern);
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun val = TSI148_LCSR_DSAT_TYP_PAT;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun /* Default behaviour is 32 bit pattern */
1668*4882a593Smuzhiyun if (pattern_attr->type & VME_DMA_PATTERN_BYTE)
1669*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_PSZ;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun /* It seems that the default behaviour is to increment */
1672*4882a593Smuzhiyun if ((pattern_attr->type & VME_DMA_PATTERN_INCREMENT) == 0)
1673*4882a593Smuzhiyun val |= TSI148_LCSR_DSAT_NIN;
1674*4882a593Smuzhiyun entry->descriptor.dsat = cpu_to_be32(val);
1675*4882a593Smuzhiyun break;
1676*4882a593Smuzhiyun case VME_DMA_PCI:
1677*4882a593Smuzhiyun pci_attr = src->private;
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun reg_split((unsigned long long)pci_attr->address, &address_high,
1680*4882a593Smuzhiyun &address_low);
1681*4882a593Smuzhiyun entry->descriptor.dsau = cpu_to_be32(address_high);
1682*4882a593Smuzhiyun entry->descriptor.dsal = cpu_to_be32(address_low);
1683*4882a593Smuzhiyun entry->descriptor.dsat = cpu_to_be32(TSI148_LCSR_DSAT_TYP_PCI);
1684*4882a593Smuzhiyun break;
1685*4882a593Smuzhiyun case VME_DMA_VME:
1686*4882a593Smuzhiyun vme_attr = src->private;
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun reg_split((unsigned long long)vme_attr->address, &address_high,
1689*4882a593Smuzhiyun &address_low);
1690*4882a593Smuzhiyun entry->descriptor.dsau = cpu_to_be32(address_high);
1691*4882a593Smuzhiyun entry->descriptor.dsal = cpu_to_be32(address_low);
1692*4882a593Smuzhiyun entry->descriptor.dsat = cpu_to_be32(TSI148_LCSR_DSAT_TYP_VME);
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun retval = tsi148_dma_set_vme_src_attributes(
1695*4882a593Smuzhiyun tsi148_bridge->parent, &entry->descriptor.dsat,
1696*4882a593Smuzhiyun vme_attr->aspace, vme_attr->cycle, vme_attr->dwidth);
1697*4882a593Smuzhiyun if (retval < 0)
1698*4882a593Smuzhiyun goto err_source;
1699*4882a593Smuzhiyun break;
1700*4882a593Smuzhiyun default:
1701*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid source type\n");
1702*4882a593Smuzhiyun retval = -EINVAL;
1703*4882a593Smuzhiyun goto err_source;
1704*4882a593Smuzhiyun break;
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun /* Assume last link - this will be over-written by adding another */
1708*4882a593Smuzhiyun entry->descriptor.dnlau = cpu_to_be32(0);
1709*4882a593Smuzhiyun entry->descriptor.dnlal = cpu_to_be32(TSI148_LCSR_DNLAL_LLA);
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun /* Fill out destination part */
1712*4882a593Smuzhiyun switch (dest->type) {
1713*4882a593Smuzhiyun case VME_DMA_PCI:
1714*4882a593Smuzhiyun pci_attr = dest->private;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun reg_split((unsigned long long)pci_attr->address, &address_high,
1717*4882a593Smuzhiyun &address_low);
1718*4882a593Smuzhiyun entry->descriptor.ddau = cpu_to_be32(address_high);
1719*4882a593Smuzhiyun entry->descriptor.ddal = cpu_to_be32(address_low);
1720*4882a593Smuzhiyun entry->descriptor.ddat = cpu_to_be32(TSI148_LCSR_DDAT_TYP_PCI);
1721*4882a593Smuzhiyun break;
1722*4882a593Smuzhiyun case VME_DMA_VME:
1723*4882a593Smuzhiyun vme_attr = dest->private;
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun reg_split((unsigned long long)vme_attr->address, &address_high,
1726*4882a593Smuzhiyun &address_low);
1727*4882a593Smuzhiyun entry->descriptor.ddau = cpu_to_be32(address_high);
1728*4882a593Smuzhiyun entry->descriptor.ddal = cpu_to_be32(address_low);
1729*4882a593Smuzhiyun entry->descriptor.ddat = cpu_to_be32(TSI148_LCSR_DDAT_TYP_VME);
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun retval = tsi148_dma_set_vme_dest_attributes(
1732*4882a593Smuzhiyun tsi148_bridge->parent, &entry->descriptor.ddat,
1733*4882a593Smuzhiyun vme_attr->aspace, vme_attr->cycle, vme_attr->dwidth);
1734*4882a593Smuzhiyun if (retval < 0)
1735*4882a593Smuzhiyun goto err_dest;
1736*4882a593Smuzhiyun break;
1737*4882a593Smuzhiyun default:
1738*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid destination type\n");
1739*4882a593Smuzhiyun retval = -EINVAL;
1740*4882a593Smuzhiyun goto err_dest;
1741*4882a593Smuzhiyun break;
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun /* Fill out count */
1745*4882a593Smuzhiyun entry->descriptor.dcnt = cpu_to_be32((u32)count);
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun /* Add to list */
1748*4882a593Smuzhiyun list_add_tail(&entry->list, &list->entries);
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun entry->dma_handle = dma_map_single(tsi148_bridge->parent,
1751*4882a593Smuzhiyun &entry->descriptor,
1752*4882a593Smuzhiyun sizeof(entry->descriptor),
1753*4882a593Smuzhiyun DMA_TO_DEVICE);
1754*4882a593Smuzhiyun if (dma_mapping_error(tsi148_bridge->parent, entry->dma_handle)) {
1755*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "DMA mapping error\n");
1756*4882a593Smuzhiyun retval = -EINVAL;
1757*4882a593Smuzhiyun goto err_dma;
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun /* Fill out previous descriptors "Next Address" */
1761*4882a593Smuzhiyun if (entry->list.prev != &list->entries) {
1762*4882a593Smuzhiyun reg_split((unsigned long long)entry->dma_handle, &address_high,
1763*4882a593Smuzhiyun &address_low);
1764*4882a593Smuzhiyun prev = list_entry(entry->list.prev, struct tsi148_dma_entry,
1765*4882a593Smuzhiyun list);
1766*4882a593Smuzhiyun prev->descriptor.dnlau = cpu_to_be32(address_high);
1767*4882a593Smuzhiyun prev->descriptor.dnlal = cpu_to_be32(address_low);
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun return 0;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun err_dma:
1774*4882a593Smuzhiyun err_dest:
1775*4882a593Smuzhiyun err_source:
1776*4882a593Smuzhiyun err_align:
1777*4882a593Smuzhiyun kfree(entry);
1778*4882a593Smuzhiyun err_mem:
1779*4882a593Smuzhiyun return retval;
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun /*
1783*4882a593Smuzhiyun * Check to see if the provided DMA channel is busy.
1784*4882a593Smuzhiyun */
tsi148_dma_busy(struct vme_bridge * tsi148_bridge,int channel)1785*4882a593Smuzhiyun static int tsi148_dma_busy(struct vme_bridge *tsi148_bridge, int channel)
1786*4882a593Smuzhiyun {
1787*4882a593Smuzhiyun u32 tmp;
1788*4882a593Smuzhiyun struct tsi148_driver *bridge;
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_DMA[channel] +
1793*4882a593Smuzhiyun TSI148_LCSR_OFFSET_DSTA);
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun if (tmp & TSI148_LCSR_DSTA_BSY)
1796*4882a593Smuzhiyun return 0;
1797*4882a593Smuzhiyun else
1798*4882a593Smuzhiyun return 1;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /*
1803*4882a593Smuzhiyun * Execute a previously generated link list
1804*4882a593Smuzhiyun *
1805*4882a593Smuzhiyun * XXX Need to provide control register configuration.
1806*4882a593Smuzhiyun */
tsi148_dma_list_exec(struct vme_dma_list * list)1807*4882a593Smuzhiyun static int tsi148_dma_list_exec(struct vme_dma_list *list)
1808*4882a593Smuzhiyun {
1809*4882a593Smuzhiyun struct vme_dma_resource *ctrlr;
1810*4882a593Smuzhiyun int channel, retval;
1811*4882a593Smuzhiyun struct tsi148_dma_entry *entry;
1812*4882a593Smuzhiyun u32 bus_addr_high, bus_addr_low;
1813*4882a593Smuzhiyun u32 val, dctlreg = 0;
1814*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge;
1815*4882a593Smuzhiyun struct tsi148_driver *bridge;
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun ctrlr = list->parent;
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun tsi148_bridge = ctrlr->parent;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun mutex_lock(&ctrlr->mtx);
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun channel = ctrlr->number;
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun if (!list_empty(&ctrlr->running)) {
1828*4882a593Smuzhiyun /*
1829*4882a593Smuzhiyun * XXX We have an active DMA transfer and currently haven't
1830*4882a593Smuzhiyun * sorted out the mechanism for "pending" DMA transfers.
1831*4882a593Smuzhiyun * Return busy.
1832*4882a593Smuzhiyun */
1833*4882a593Smuzhiyun /* Need to add to pending here */
1834*4882a593Smuzhiyun mutex_unlock(&ctrlr->mtx);
1835*4882a593Smuzhiyun return -EBUSY;
1836*4882a593Smuzhiyun } else {
1837*4882a593Smuzhiyun list_add(&list->list, &ctrlr->running);
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun /* Get first bus address and write into registers */
1841*4882a593Smuzhiyun entry = list_first_entry(&list->entries, struct tsi148_dma_entry,
1842*4882a593Smuzhiyun list);
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun mutex_unlock(&ctrlr->mtx);
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun reg_split(entry->dma_handle, &bus_addr_high, &bus_addr_low);
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun iowrite32be(bus_addr_high, bridge->base +
1849*4882a593Smuzhiyun TSI148_LCSR_DMA[channel] + TSI148_LCSR_OFFSET_DNLAU);
1850*4882a593Smuzhiyun iowrite32be(bus_addr_low, bridge->base +
1851*4882a593Smuzhiyun TSI148_LCSR_DMA[channel] + TSI148_LCSR_OFFSET_DNLAL);
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun dctlreg = ioread32be(bridge->base + TSI148_LCSR_DMA[channel] +
1854*4882a593Smuzhiyun TSI148_LCSR_OFFSET_DCTL);
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun /* Start the operation */
1857*4882a593Smuzhiyun iowrite32be(dctlreg | TSI148_LCSR_DCTL_DGO, bridge->base +
1858*4882a593Smuzhiyun TSI148_LCSR_DMA[channel] + TSI148_LCSR_OFFSET_DCTL);
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun retval = wait_event_interruptible(bridge->dma_queue[channel],
1861*4882a593Smuzhiyun tsi148_dma_busy(ctrlr->parent, channel));
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun if (retval) {
1864*4882a593Smuzhiyun iowrite32be(dctlreg | TSI148_LCSR_DCTL_ABT, bridge->base +
1865*4882a593Smuzhiyun TSI148_LCSR_DMA[channel] + TSI148_LCSR_OFFSET_DCTL);
1866*4882a593Smuzhiyun /* Wait for the operation to abort */
1867*4882a593Smuzhiyun wait_event(bridge->dma_queue[channel],
1868*4882a593Smuzhiyun tsi148_dma_busy(ctrlr->parent, channel));
1869*4882a593Smuzhiyun retval = -EINTR;
1870*4882a593Smuzhiyun goto exit;
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun /*
1874*4882a593Smuzhiyun * Read status register, this register is valid until we kick off a
1875*4882a593Smuzhiyun * new transfer.
1876*4882a593Smuzhiyun */
1877*4882a593Smuzhiyun val = ioread32be(bridge->base + TSI148_LCSR_DMA[channel] +
1878*4882a593Smuzhiyun TSI148_LCSR_OFFSET_DSTA);
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun if (val & TSI148_LCSR_DSTA_VBE) {
1881*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "DMA Error. DSTA=%08X\n", val);
1882*4882a593Smuzhiyun retval = -EIO;
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun exit:
1886*4882a593Smuzhiyun /* Remove list from running list */
1887*4882a593Smuzhiyun mutex_lock(&ctrlr->mtx);
1888*4882a593Smuzhiyun list_del(&list->list);
1889*4882a593Smuzhiyun mutex_unlock(&ctrlr->mtx);
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun return retval;
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun /*
1895*4882a593Smuzhiyun * Clean up a previously generated link list
1896*4882a593Smuzhiyun *
1897*4882a593Smuzhiyun * We have a separate function, don't assume that the chain can't be reused.
1898*4882a593Smuzhiyun */
tsi148_dma_list_empty(struct vme_dma_list * list)1899*4882a593Smuzhiyun static int tsi148_dma_list_empty(struct vme_dma_list *list)
1900*4882a593Smuzhiyun {
1901*4882a593Smuzhiyun struct list_head *pos, *temp;
1902*4882a593Smuzhiyun struct tsi148_dma_entry *entry;
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge = list->parent->parent;
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun /* detach and free each entry */
1907*4882a593Smuzhiyun list_for_each_safe(pos, temp, &list->entries) {
1908*4882a593Smuzhiyun list_del(pos);
1909*4882a593Smuzhiyun entry = list_entry(pos, struct tsi148_dma_entry, list);
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun dma_unmap_single(tsi148_bridge->parent, entry->dma_handle,
1912*4882a593Smuzhiyun sizeof(struct tsi148_dma_descriptor), DMA_TO_DEVICE);
1913*4882a593Smuzhiyun kfree(entry);
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun return 0;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun /*
1920*4882a593Smuzhiyun * All 4 location monitors reside at the same base - this is therefore a
1921*4882a593Smuzhiyun * system wide configuration.
1922*4882a593Smuzhiyun *
1923*4882a593Smuzhiyun * This does not enable the LM monitor - that should be done when the first
1924*4882a593Smuzhiyun * callback is attached and disabled when the last callback is removed.
1925*4882a593Smuzhiyun */
tsi148_lm_set(struct vme_lm_resource * lm,unsigned long long lm_base,u32 aspace,u32 cycle)1926*4882a593Smuzhiyun static int tsi148_lm_set(struct vme_lm_resource *lm, unsigned long long lm_base,
1927*4882a593Smuzhiyun u32 aspace, u32 cycle)
1928*4882a593Smuzhiyun {
1929*4882a593Smuzhiyun u32 lm_base_high, lm_base_low, lm_ctl = 0;
1930*4882a593Smuzhiyun int i;
1931*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge;
1932*4882a593Smuzhiyun struct tsi148_driver *bridge;
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun tsi148_bridge = lm->parent;
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun mutex_lock(&lm->mtx);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun /* If we already have a callback attached, we can't move it! */
1941*4882a593Smuzhiyun for (i = 0; i < lm->monitors; i++) {
1942*4882a593Smuzhiyun if (bridge->lm_callback[i]) {
1943*4882a593Smuzhiyun mutex_unlock(&lm->mtx);
1944*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Location monitor "
1945*4882a593Smuzhiyun "callback attached, can't reset\n");
1946*4882a593Smuzhiyun return -EBUSY;
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun switch (aspace) {
1951*4882a593Smuzhiyun case VME_A16:
1952*4882a593Smuzhiyun lm_ctl |= TSI148_LCSR_LMAT_AS_A16;
1953*4882a593Smuzhiyun break;
1954*4882a593Smuzhiyun case VME_A24:
1955*4882a593Smuzhiyun lm_ctl |= TSI148_LCSR_LMAT_AS_A24;
1956*4882a593Smuzhiyun break;
1957*4882a593Smuzhiyun case VME_A32:
1958*4882a593Smuzhiyun lm_ctl |= TSI148_LCSR_LMAT_AS_A32;
1959*4882a593Smuzhiyun break;
1960*4882a593Smuzhiyun case VME_A64:
1961*4882a593Smuzhiyun lm_ctl |= TSI148_LCSR_LMAT_AS_A64;
1962*4882a593Smuzhiyun break;
1963*4882a593Smuzhiyun default:
1964*4882a593Smuzhiyun mutex_unlock(&lm->mtx);
1965*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Invalid address space\n");
1966*4882a593Smuzhiyun return -EINVAL;
1967*4882a593Smuzhiyun break;
1968*4882a593Smuzhiyun }
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun if (cycle & VME_SUPER)
1971*4882a593Smuzhiyun lm_ctl |= TSI148_LCSR_LMAT_SUPR ;
1972*4882a593Smuzhiyun if (cycle & VME_USER)
1973*4882a593Smuzhiyun lm_ctl |= TSI148_LCSR_LMAT_NPRIV;
1974*4882a593Smuzhiyun if (cycle & VME_PROG)
1975*4882a593Smuzhiyun lm_ctl |= TSI148_LCSR_LMAT_PGM;
1976*4882a593Smuzhiyun if (cycle & VME_DATA)
1977*4882a593Smuzhiyun lm_ctl |= TSI148_LCSR_LMAT_DATA;
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun reg_split(lm_base, &lm_base_high, &lm_base_low);
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun iowrite32be(lm_base_high, bridge->base + TSI148_LCSR_LMBAU);
1982*4882a593Smuzhiyun iowrite32be(lm_base_low, bridge->base + TSI148_LCSR_LMBAL);
1983*4882a593Smuzhiyun iowrite32be(lm_ctl, bridge->base + TSI148_LCSR_LMAT);
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun mutex_unlock(&lm->mtx);
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun return 0;
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun /* Get configuration of the callback monitor and return whether it is enabled
1991*4882a593Smuzhiyun * or disabled.
1992*4882a593Smuzhiyun */
tsi148_lm_get(struct vme_lm_resource * lm,unsigned long long * lm_base,u32 * aspace,u32 * cycle)1993*4882a593Smuzhiyun static int tsi148_lm_get(struct vme_lm_resource *lm,
1994*4882a593Smuzhiyun unsigned long long *lm_base, u32 *aspace, u32 *cycle)
1995*4882a593Smuzhiyun {
1996*4882a593Smuzhiyun u32 lm_base_high, lm_base_low, lm_ctl, enabled = 0;
1997*4882a593Smuzhiyun struct tsi148_driver *bridge;
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun bridge = lm->parent->driver_priv;
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun mutex_lock(&lm->mtx);
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun lm_base_high = ioread32be(bridge->base + TSI148_LCSR_LMBAU);
2004*4882a593Smuzhiyun lm_base_low = ioread32be(bridge->base + TSI148_LCSR_LMBAL);
2005*4882a593Smuzhiyun lm_ctl = ioread32be(bridge->base + TSI148_LCSR_LMAT);
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun reg_join(lm_base_high, lm_base_low, lm_base);
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun if (lm_ctl & TSI148_LCSR_LMAT_EN)
2010*4882a593Smuzhiyun enabled = 1;
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun if ((lm_ctl & TSI148_LCSR_LMAT_AS_M) == TSI148_LCSR_LMAT_AS_A16)
2013*4882a593Smuzhiyun *aspace |= VME_A16;
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun if ((lm_ctl & TSI148_LCSR_LMAT_AS_M) == TSI148_LCSR_LMAT_AS_A24)
2016*4882a593Smuzhiyun *aspace |= VME_A24;
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun if ((lm_ctl & TSI148_LCSR_LMAT_AS_M) == TSI148_LCSR_LMAT_AS_A32)
2019*4882a593Smuzhiyun *aspace |= VME_A32;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun if ((lm_ctl & TSI148_LCSR_LMAT_AS_M) == TSI148_LCSR_LMAT_AS_A64)
2022*4882a593Smuzhiyun *aspace |= VME_A64;
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun if (lm_ctl & TSI148_LCSR_LMAT_SUPR)
2026*4882a593Smuzhiyun *cycle |= VME_SUPER;
2027*4882a593Smuzhiyun if (lm_ctl & TSI148_LCSR_LMAT_NPRIV)
2028*4882a593Smuzhiyun *cycle |= VME_USER;
2029*4882a593Smuzhiyun if (lm_ctl & TSI148_LCSR_LMAT_PGM)
2030*4882a593Smuzhiyun *cycle |= VME_PROG;
2031*4882a593Smuzhiyun if (lm_ctl & TSI148_LCSR_LMAT_DATA)
2032*4882a593Smuzhiyun *cycle |= VME_DATA;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun mutex_unlock(&lm->mtx);
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun return enabled;
2037*4882a593Smuzhiyun }
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun /*
2040*4882a593Smuzhiyun * Attach a callback to a specific location monitor.
2041*4882a593Smuzhiyun *
2042*4882a593Smuzhiyun * Callback will be passed the monitor triggered.
2043*4882a593Smuzhiyun */
tsi148_lm_attach(struct vme_lm_resource * lm,int monitor,void (* callback)(void *),void * data)2044*4882a593Smuzhiyun static int tsi148_lm_attach(struct vme_lm_resource *lm, int monitor,
2045*4882a593Smuzhiyun void (*callback)(void *), void *data)
2046*4882a593Smuzhiyun {
2047*4882a593Smuzhiyun u32 lm_ctl, tmp;
2048*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge;
2049*4882a593Smuzhiyun struct tsi148_driver *bridge;
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun tsi148_bridge = lm->parent;
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun mutex_lock(&lm->mtx);
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun /* Ensure that the location monitor is configured - need PGM or DATA */
2058*4882a593Smuzhiyun lm_ctl = ioread32be(bridge->base + TSI148_LCSR_LMAT);
2059*4882a593Smuzhiyun if ((lm_ctl & (TSI148_LCSR_LMAT_PGM | TSI148_LCSR_LMAT_DATA)) == 0) {
2060*4882a593Smuzhiyun mutex_unlock(&lm->mtx);
2061*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Location monitor not properly "
2062*4882a593Smuzhiyun "configured\n");
2063*4882a593Smuzhiyun return -EINVAL;
2064*4882a593Smuzhiyun }
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun /* Check that a callback isn't already attached */
2067*4882a593Smuzhiyun if (bridge->lm_callback[monitor]) {
2068*4882a593Smuzhiyun mutex_unlock(&lm->mtx);
2069*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Existing callback attached\n");
2070*4882a593Smuzhiyun return -EBUSY;
2071*4882a593Smuzhiyun }
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun /* Attach callback */
2074*4882a593Smuzhiyun bridge->lm_callback[monitor] = callback;
2075*4882a593Smuzhiyun bridge->lm_data[monitor] = data;
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun /* Enable Location Monitor interrupt */
2078*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_INTEN);
2079*4882a593Smuzhiyun tmp |= TSI148_LCSR_INTEN_LMEN[monitor];
2080*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEN);
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_INTEO);
2083*4882a593Smuzhiyun tmp |= TSI148_LCSR_INTEO_LMEO[monitor];
2084*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEO);
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun /* Ensure that global Location Monitor Enable set */
2087*4882a593Smuzhiyun if ((lm_ctl & TSI148_LCSR_LMAT_EN) == 0) {
2088*4882a593Smuzhiyun lm_ctl |= TSI148_LCSR_LMAT_EN;
2089*4882a593Smuzhiyun iowrite32be(lm_ctl, bridge->base + TSI148_LCSR_LMAT);
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun mutex_unlock(&lm->mtx);
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun return 0;
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun /*
2098*4882a593Smuzhiyun * Detach a callback function forn a specific location monitor.
2099*4882a593Smuzhiyun */
tsi148_lm_detach(struct vme_lm_resource * lm,int monitor)2100*4882a593Smuzhiyun static int tsi148_lm_detach(struct vme_lm_resource *lm, int monitor)
2101*4882a593Smuzhiyun {
2102*4882a593Smuzhiyun u32 lm_en, tmp;
2103*4882a593Smuzhiyun struct tsi148_driver *bridge;
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun bridge = lm->parent->driver_priv;
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun mutex_lock(&lm->mtx);
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun /* Disable Location Monitor and ensure previous interrupts are clear */
2110*4882a593Smuzhiyun lm_en = ioread32be(bridge->base + TSI148_LCSR_INTEN);
2111*4882a593Smuzhiyun lm_en &= ~TSI148_LCSR_INTEN_LMEN[monitor];
2112*4882a593Smuzhiyun iowrite32be(lm_en, bridge->base + TSI148_LCSR_INTEN);
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_INTEO);
2115*4882a593Smuzhiyun tmp &= ~TSI148_LCSR_INTEO_LMEO[monitor];
2116*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_INTEO);
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun iowrite32be(TSI148_LCSR_INTC_LMC[monitor],
2119*4882a593Smuzhiyun bridge->base + TSI148_LCSR_INTC);
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun /* Detach callback */
2122*4882a593Smuzhiyun bridge->lm_callback[monitor] = NULL;
2123*4882a593Smuzhiyun bridge->lm_data[monitor] = NULL;
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun /* If all location monitors disabled, disable global Location Monitor */
2126*4882a593Smuzhiyun if ((lm_en & (TSI148_LCSR_INTS_LM0S | TSI148_LCSR_INTS_LM1S |
2127*4882a593Smuzhiyun TSI148_LCSR_INTS_LM2S | TSI148_LCSR_INTS_LM3S)) == 0) {
2128*4882a593Smuzhiyun tmp = ioread32be(bridge->base + TSI148_LCSR_LMAT);
2129*4882a593Smuzhiyun tmp &= ~TSI148_LCSR_LMAT_EN;
2130*4882a593Smuzhiyun iowrite32be(tmp, bridge->base + TSI148_LCSR_LMAT);
2131*4882a593Smuzhiyun }
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun mutex_unlock(&lm->mtx);
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun return 0;
2136*4882a593Smuzhiyun }
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun /*
2139*4882a593Smuzhiyun * Determine Geographical Addressing
2140*4882a593Smuzhiyun */
tsi148_slot_get(struct vme_bridge * tsi148_bridge)2141*4882a593Smuzhiyun static int tsi148_slot_get(struct vme_bridge *tsi148_bridge)
2142*4882a593Smuzhiyun {
2143*4882a593Smuzhiyun u32 slot = 0;
2144*4882a593Smuzhiyun struct tsi148_driver *bridge;
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun if (!geoid) {
2149*4882a593Smuzhiyun slot = ioread32be(bridge->base + TSI148_LCSR_VSTAT);
2150*4882a593Smuzhiyun slot = slot & TSI148_LCSR_VSTAT_GA_M;
2151*4882a593Smuzhiyun } else
2152*4882a593Smuzhiyun slot = geoid;
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun return (int)slot;
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun
tsi148_alloc_consistent(struct device * parent,size_t size,dma_addr_t * dma)2157*4882a593Smuzhiyun static void *tsi148_alloc_consistent(struct device *parent, size_t size,
2158*4882a593Smuzhiyun dma_addr_t *dma)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun struct pci_dev *pdev;
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun /* Find pci_dev container of dev */
2163*4882a593Smuzhiyun pdev = to_pci_dev(parent);
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun return pci_alloc_consistent(pdev, size, dma);
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun
tsi148_free_consistent(struct device * parent,size_t size,void * vaddr,dma_addr_t dma)2168*4882a593Smuzhiyun static void tsi148_free_consistent(struct device *parent, size_t size,
2169*4882a593Smuzhiyun void *vaddr, dma_addr_t dma)
2170*4882a593Smuzhiyun {
2171*4882a593Smuzhiyun struct pci_dev *pdev;
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun /* Find pci_dev container of dev */
2174*4882a593Smuzhiyun pdev = to_pci_dev(parent);
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun pci_free_consistent(pdev, size, vaddr, dma);
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun /*
2180*4882a593Smuzhiyun * Configure CR/CSR space
2181*4882a593Smuzhiyun *
2182*4882a593Smuzhiyun * Access to the CR/CSR can be configured at power-up. The location of the
2183*4882a593Smuzhiyun * CR/CSR registers in the CR/CSR address space is determined by the boards
2184*4882a593Smuzhiyun * Auto-ID or Geographic address. This function ensures that the window is
2185*4882a593Smuzhiyun * enabled at an offset consistent with the boards geopgraphic address.
2186*4882a593Smuzhiyun *
2187*4882a593Smuzhiyun * Each board has a 512kB window, with the highest 4kB being used for the
2188*4882a593Smuzhiyun * boards registers, this means there is a fix length 508kB window which must
2189*4882a593Smuzhiyun * be mapped onto PCI memory.
2190*4882a593Smuzhiyun */
tsi148_crcsr_init(struct vme_bridge * tsi148_bridge,struct pci_dev * pdev)2191*4882a593Smuzhiyun static int tsi148_crcsr_init(struct vme_bridge *tsi148_bridge,
2192*4882a593Smuzhiyun struct pci_dev *pdev)
2193*4882a593Smuzhiyun {
2194*4882a593Smuzhiyun u32 cbar, crat, vstat;
2195*4882a593Smuzhiyun u32 crcsr_bus_high, crcsr_bus_low;
2196*4882a593Smuzhiyun int retval;
2197*4882a593Smuzhiyun struct tsi148_driver *bridge;
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun /* Allocate mem for CR/CSR image */
2202*4882a593Smuzhiyun bridge->crcsr_kernel = pci_zalloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
2203*4882a593Smuzhiyun &bridge->crcsr_bus);
2204*4882a593Smuzhiyun if (!bridge->crcsr_kernel) {
2205*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Failed to allocate memory for "
2206*4882a593Smuzhiyun "CR/CSR image\n");
2207*4882a593Smuzhiyun return -ENOMEM;
2208*4882a593Smuzhiyun }
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun reg_split(bridge->crcsr_bus, &crcsr_bus_high, &crcsr_bus_low);
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun iowrite32be(crcsr_bus_high, bridge->base + TSI148_LCSR_CROU);
2213*4882a593Smuzhiyun iowrite32be(crcsr_bus_low, bridge->base + TSI148_LCSR_CROL);
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun /* Ensure that the CR/CSR is configured at the correct offset */
2216*4882a593Smuzhiyun cbar = ioread32be(bridge->base + TSI148_CBAR);
2217*4882a593Smuzhiyun cbar = (cbar & TSI148_CRCSR_CBAR_M)>>3;
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun vstat = tsi148_slot_get(tsi148_bridge);
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun if (cbar != vstat) {
2222*4882a593Smuzhiyun cbar = vstat;
2223*4882a593Smuzhiyun dev_info(tsi148_bridge->parent, "Setting CR/CSR offset\n");
2224*4882a593Smuzhiyun iowrite32be(cbar<<3, bridge->base + TSI148_CBAR);
2225*4882a593Smuzhiyun }
2226*4882a593Smuzhiyun dev_info(tsi148_bridge->parent, "CR/CSR Offset: %d\n", cbar);
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun crat = ioread32be(bridge->base + TSI148_LCSR_CRAT);
2229*4882a593Smuzhiyun if (crat & TSI148_LCSR_CRAT_EN)
2230*4882a593Smuzhiyun dev_info(tsi148_bridge->parent, "CR/CSR already enabled\n");
2231*4882a593Smuzhiyun else {
2232*4882a593Smuzhiyun dev_info(tsi148_bridge->parent, "Enabling CR/CSR space\n");
2233*4882a593Smuzhiyun iowrite32be(crat | TSI148_LCSR_CRAT_EN,
2234*4882a593Smuzhiyun bridge->base + TSI148_LCSR_CRAT);
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun /* If we want flushed, error-checked writes, set up a window
2238*4882a593Smuzhiyun * over the CR/CSR registers. We read from here to safely flush
2239*4882a593Smuzhiyun * through VME writes.
2240*4882a593Smuzhiyun */
2241*4882a593Smuzhiyun if (err_chk) {
2242*4882a593Smuzhiyun retval = tsi148_master_set(bridge->flush_image, 1,
2243*4882a593Smuzhiyun (vstat * 0x80000), 0x80000, VME_CRCSR, VME_SCT,
2244*4882a593Smuzhiyun VME_D16);
2245*4882a593Smuzhiyun if (retval)
2246*4882a593Smuzhiyun dev_err(tsi148_bridge->parent, "Configuring flush image"
2247*4882a593Smuzhiyun " failed\n");
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun return 0;
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun
tsi148_crcsr_exit(struct vme_bridge * tsi148_bridge,struct pci_dev * pdev)2254*4882a593Smuzhiyun static void tsi148_crcsr_exit(struct vme_bridge *tsi148_bridge,
2255*4882a593Smuzhiyun struct pci_dev *pdev)
2256*4882a593Smuzhiyun {
2257*4882a593Smuzhiyun u32 crat;
2258*4882a593Smuzhiyun struct tsi148_driver *bridge;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun /* Turn off CR/CSR space */
2263*4882a593Smuzhiyun crat = ioread32be(bridge->base + TSI148_LCSR_CRAT);
2264*4882a593Smuzhiyun iowrite32be(crat & ~TSI148_LCSR_CRAT_EN,
2265*4882a593Smuzhiyun bridge->base + TSI148_LCSR_CRAT);
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun /* Free image */
2268*4882a593Smuzhiyun iowrite32be(0, bridge->base + TSI148_LCSR_CROU);
2269*4882a593Smuzhiyun iowrite32be(0, bridge->base + TSI148_LCSR_CROL);
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
2272*4882a593Smuzhiyun bridge->crcsr_bus);
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun
tsi148_probe(struct pci_dev * pdev,const struct pci_device_id * id)2275*4882a593Smuzhiyun static int tsi148_probe(struct pci_dev *pdev, const struct pci_device_id *id)
2276*4882a593Smuzhiyun {
2277*4882a593Smuzhiyun int retval, i, master_num;
2278*4882a593Smuzhiyun u32 data;
2279*4882a593Smuzhiyun struct list_head *pos = NULL, *n;
2280*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge;
2281*4882a593Smuzhiyun struct tsi148_driver *tsi148_device;
2282*4882a593Smuzhiyun struct vme_master_resource *master_image;
2283*4882a593Smuzhiyun struct vme_slave_resource *slave_image;
2284*4882a593Smuzhiyun struct vme_dma_resource *dma_ctrlr;
2285*4882a593Smuzhiyun struct vme_lm_resource *lm;
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun /* If we want to support more than one of each bridge, we need to
2288*4882a593Smuzhiyun * dynamically generate this so we get one per device
2289*4882a593Smuzhiyun */
2290*4882a593Smuzhiyun tsi148_bridge = kzalloc(sizeof(*tsi148_bridge), GFP_KERNEL);
2291*4882a593Smuzhiyun if (!tsi148_bridge) {
2292*4882a593Smuzhiyun retval = -ENOMEM;
2293*4882a593Smuzhiyun goto err_struct;
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun vme_init_bridge(tsi148_bridge);
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun tsi148_device = kzalloc(sizeof(*tsi148_device), GFP_KERNEL);
2298*4882a593Smuzhiyun if (!tsi148_device) {
2299*4882a593Smuzhiyun retval = -ENOMEM;
2300*4882a593Smuzhiyun goto err_driver;
2301*4882a593Smuzhiyun }
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun tsi148_bridge->driver_priv = tsi148_device;
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun /* Enable the device */
2306*4882a593Smuzhiyun retval = pci_enable_device(pdev);
2307*4882a593Smuzhiyun if (retval) {
2308*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to enable device\n");
2309*4882a593Smuzhiyun goto err_enable;
2310*4882a593Smuzhiyun }
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun /* Map Registers */
2313*4882a593Smuzhiyun retval = pci_request_regions(pdev, driver_name);
2314*4882a593Smuzhiyun if (retval) {
2315*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to reserve resources\n");
2316*4882a593Smuzhiyun goto err_resource;
2317*4882a593Smuzhiyun }
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun /* map registers in BAR 0 */
2320*4882a593Smuzhiyun tsi148_device->base = ioremap(pci_resource_start(pdev, 0),
2321*4882a593Smuzhiyun 4096);
2322*4882a593Smuzhiyun if (!tsi148_device->base) {
2323*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to remap CRG region\n");
2324*4882a593Smuzhiyun retval = -EIO;
2325*4882a593Smuzhiyun goto err_remap;
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun /* Check to see if the mapping worked out */
2329*4882a593Smuzhiyun data = ioread32(tsi148_device->base + TSI148_PCFS_ID) & 0x0000FFFF;
2330*4882a593Smuzhiyun if (data != PCI_VENDOR_ID_TUNDRA) {
2331*4882a593Smuzhiyun dev_err(&pdev->dev, "CRG region check failed\n");
2332*4882a593Smuzhiyun retval = -EIO;
2333*4882a593Smuzhiyun goto err_test;
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun /* Initialize wait queues & mutual exclusion flags */
2337*4882a593Smuzhiyun init_waitqueue_head(&tsi148_device->dma_queue[0]);
2338*4882a593Smuzhiyun init_waitqueue_head(&tsi148_device->dma_queue[1]);
2339*4882a593Smuzhiyun init_waitqueue_head(&tsi148_device->iack_queue);
2340*4882a593Smuzhiyun mutex_init(&tsi148_device->vme_int);
2341*4882a593Smuzhiyun mutex_init(&tsi148_device->vme_rmw);
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun tsi148_bridge->parent = &pdev->dev;
2344*4882a593Smuzhiyun strcpy(tsi148_bridge->name, driver_name);
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun /* Setup IRQ */
2347*4882a593Smuzhiyun retval = tsi148_irq_init(tsi148_bridge);
2348*4882a593Smuzhiyun if (retval != 0) {
2349*4882a593Smuzhiyun dev_err(&pdev->dev, "Chip Initialization failed.\n");
2350*4882a593Smuzhiyun goto err_irq;
2351*4882a593Smuzhiyun }
2352*4882a593Smuzhiyun
2353*4882a593Smuzhiyun /* If we are going to flush writes, we need to read from the VME bus.
2354*4882a593Smuzhiyun * We need to do this safely, thus we read the devices own CR/CSR
2355*4882a593Smuzhiyun * register. To do this we must set up a window in CR/CSR space and
2356*4882a593Smuzhiyun * hence have one less master window resource available.
2357*4882a593Smuzhiyun */
2358*4882a593Smuzhiyun master_num = TSI148_MAX_MASTER;
2359*4882a593Smuzhiyun if (err_chk) {
2360*4882a593Smuzhiyun master_num--;
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun tsi148_device->flush_image =
2363*4882a593Smuzhiyun kmalloc(sizeof(*tsi148_device->flush_image),
2364*4882a593Smuzhiyun GFP_KERNEL);
2365*4882a593Smuzhiyun if (!tsi148_device->flush_image) {
2366*4882a593Smuzhiyun retval = -ENOMEM;
2367*4882a593Smuzhiyun goto err_master;
2368*4882a593Smuzhiyun }
2369*4882a593Smuzhiyun tsi148_device->flush_image->parent = tsi148_bridge;
2370*4882a593Smuzhiyun spin_lock_init(&tsi148_device->flush_image->lock);
2371*4882a593Smuzhiyun tsi148_device->flush_image->locked = 1;
2372*4882a593Smuzhiyun tsi148_device->flush_image->number = master_num;
2373*4882a593Smuzhiyun memset(&tsi148_device->flush_image->bus_resource, 0,
2374*4882a593Smuzhiyun sizeof(tsi148_device->flush_image->bus_resource));
2375*4882a593Smuzhiyun tsi148_device->flush_image->kern_base = NULL;
2376*4882a593Smuzhiyun }
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun /* Add master windows to list */
2379*4882a593Smuzhiyun for (i = 0; i < master_num; i++) {
2380*4882a593Smuzhiyun master_image = kmalloc(sizeof(*master_image), GFP_KERNEL);
2381*4882a593Smuzhiyun if (!master_image) {
2382*4882a593Smuzhiyun retval = -ENOMEM;
2383*4882a593Smuzhiyun goto err_master;
2384*4882a593Smuzhiyun }
2385*4882a593Smuzhiyun master_image->parent = tsi148_bridge;
2386*4882a593Smuzhiyun spin_lock_init(&master_image->lock);
2387*4882a593Smuzhiyun master_image->locked = 0;
2388*4882a593Smuzhiyun master_image->number = i;
2389*4882a593Smuzhiyun master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
2390*4882a593Smuzhiyun VME_A64 | VME_CRCSR | VME_USER1 | VME_USER2 |
2391*4882a593Smuzhiyun VME_USER3 | VME_USER4;
2392*4882a593Smuzhiyun master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
2393*4882a593Smuzhiyun VME_2eVME | VME_2eSST | VME_2eSSTB | VME_2eSST160 |
2394*4882a593Smuzhiyun VME_2eSST267 | VME_2eSST320 | VME_SUPER | VME_USER |
2395*4882a593Smuzhiyun VME_PROG | VME_DATA;
2396*4882a593Smuzhiyun master_image->width_attr = VME_D16 | VME_D32;
2397*4882a593Smuzhiyun memset(&master_image->bus_resource, 0,
2398*4882a593Smuzhiyun sizeof(master_image->bus_resource));
2399*4882a593Smuzhiyun master_image->kern_base = NULL;
2400*4882a593Smuzhiyun list_add_tail(&master_image->list,
2401*4882a593Smuzhiyun &tsi148_bridge->master_resources);
2402*4882a593Smuzhiyun }
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun /* Add slave windows to list */
2405*4882a593Smuzhiyun for (i = 0; i < TSI148_MAX_SLAVE; i++) {
2406*4882a593Smuzhiyun slave_image = kmalloc(sizeof(*slave_image), GFP_KERNEL);
2407*4882a593Smuzhiyun if (!slave_image) {
2408*4882a593Smuzhiyun retval = -ENOMEM;
2409*4882a593Smuzhiyun goto err_slave;
2410*4882a593Smuzhiyun }
2411*4882a593Smuzhiyun slave_image->parent = tsi148_bridge;
2412*4882a593Smuzhiyun mutex_init(&slave_image->mtx);
2413*4882a593Smuzhiyun slave_image->locked = 0;
2414*4882a593Smuzhiyun slave_image->number = i;
2415*4882a593Smuzhiyun slave_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
2416*4882a593Smuzhiyun VME_A64;
2417*4882a593Smuzhiyun slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
2418*4882a593Smuzhiyun VME_2eVME | VME_2eSST | VME_2eSSTB | VME_2eSST160 |
2419*4882a593Smuzhiyun VME_2eSST267 | VME_2eSST320 | VME_SUPER | VME_USER |
2420*4882a593Smuzhiyun VME_PROG | VME_DATA;
2421*4882a593Smuzhiyun list_add_tail(&slave_image->list,
2422*4882a593Smuzhiyun &tsi148_bridge->slave_resources);
2423*4882a593Smuzhiyun }
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun /* Add dma engines to list */
2426*4882a593Smuzhiyun for (i = 0; i < TSI148_MAX_DMA; i++) {
2427*4882a593Smuzhiyun dma_ctrlr = kmalloc(sizeof(*dma_ctrlr), GFP_KERNEL);
2428*4882a593Smuzhiyun if (!dma_ctrlr) {
2429*4882a593Smuzhiyun retval = -ENOMEM;
2430*4882a593Smuzhiyun goto err_dma;
2431*4882a593Smuzhiyun }
2432*4882a593Smuzhiyun dma_ctrlr->parent = tsi148_bridge;
2433*4882a593Smuzhiyun mutex_init(&dma_ctrlr->mtx);
2434*4882a593Smuzhiyun dma_ctrlr->locked = 0;
2435*4882a593Smuzhiyun dma_ctrlr->number = i;
2436*4882a593Smuzhiyun dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
2437*4882a593Smuzhiyun VME_DMA_MEM_TO_VME | VME_DMA_VME_TO_VME |
2438*4882a593Smuzhiyun VME_DMA_MEM_TO_MEM | VME_DMA_PATTERN_TO_VME |
2439*4882a593Smuzhiyun VME_DMA_PATTERN_TO_MEM;
2440*4882a593Smuzhiyun INIT_LIST_HEAD(&dma_ctrlr->pending);
2441*4882a593Smuzhiyun INIT_LIST_HEAD(&dma_ctrlr->running);
2442*4882a593Smuzhiyun list_add_tail(&dma_ctrlr->list,
2443*4882a593Smuzhiyun &tsi148_bridge->dma_resources);
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun /* Add location monitor to list */
2447*4882a593Smuzhiyun lm = kmalloc(sizeof(*lm), GFP_KERNEL);
2448*4882a593Smuzhiyun if (!lm) {
2449*4882a593Smuzhiyun retval = -ENOMEM;
2450*4882a593Smuzhiyun goto err_lm;
2451*4882a593Smuzhiyun }
2452*4882a593Smuzhiyun lm->parent = tsi148_bridge;
2453*4882a593Smuzhiyun mutex_init(&lm->mtx);
2454*4882a593Smuzhiyun lm->locked = 0;
2455*4882a593Smuzhiyun lm->number = 1;
2456*4882a593Smuzhiyun lm->monitors = 4;
2457*4882a593Smuzhiyun list_add_tail(&lm->list, &tsi148_bridge->lm_resources);
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun tsi148_bridge->slave_get = tsi148_slave_get;
2460*4882a593Smuzhiyun tsi148_bridge->slave_set = tsi148_slave_set;
2461*4882a593Smuzhiyun tsi148_bridge->master_get = tsi148_master_get;
2462*4882a593Smuzhiyun tsi148_bridge->master_set = tsi148_master_set;
2463*4882a593Smuzhiyun tsi148_bridge->master_read = tsi148_master_read;
2464*4882a593Smuzhiyun tsi148_bridge->master_write = tsi148_master_write;
2465*4882a593Smuzhiyun tsi148_bridge->master_rmw = tsi148_master_rmw;
2466*4882a593Smuzhiyun tsi148_bridge->dma_list_add = tsi148_dma_list_add;
2467*4882a593Smuzhiyun tsi148_bridge->dma_list_exec = tsi148_dma_list_exec;
2468*4882a593Smuzhiyun tsi148_bridge->dma_list_empty = tsi148_dma_list_empty;
2469*4882a593Smuzhiyun tsi148_bridge->irq_set = tsi148_irq_set;
2470*4882a593Smuzhiyun tsi148_bridge->irq_generate = tsi148_irq_generate;
2471*4882a593Smuzhiyun tsi148_bridge->lm_set = tsi148_lm_set;
2472*4882a593Smuzhiyun tsi148_bridge->lm_get = tsi148_lm_get;
2473*4882a593Smuzhiyun tsi148_bridge->lm_attach = tsi148_lm_attach;
2474*4882a593Smuzhiyun tsi148_bridge->lm_detach = tsi148_lm_detach;
2475*4882a593Smuzhiyun tsi148_bridge->slot_get = tsi148_slot_get;
2476*4882a593Smuzhiyun tsi148_bridge->alloc_consistent = tsi148_alloc_consistent;
2477*4882a593Smuzhiyun tsi148_bridge->free_consistent = tsi148_free_consistent;
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun data = ioread32be(tsi148_device->base + TSI148_LCSR_VSTAT);
2480*4882a593Smuzhiyun dev_info(&pdev->dev, "Board is%s the VME system controller\n",
2481*4882a593Smuzhiyun (data & TSI148_LCSR_VSTAT_SCONS) ? "" : " not");
2482*4882a593Smuzhiyun if (!geoid)
2483*4882a593Smuzhiyun dev_info(&pdev->dev, "VME geographical address is %d\n",
2484*4882a593Smuzhiyun data & TSI148_LCSR_VSTAT_GA_M);
2485*4882a593Smuzhiyun else
2486*4882a593Smuzhiyun dev_info(&pdev->dev, "VME geographical address is set to %d\n",
2487*4882a593Smuzhiyun geoid);
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun dev_info(&pdev->dev, "VME Write and flush and error check is %s\n",
2490*4882a593Smuzhiyun err_chk ? "enabled" : "disabled");
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun retval = tsi148_crcsr_init(tsi148_bridge, pdev);
2493*4882a593Smuzhiyun if (retval) {
2494*4882a593Smuzhiyun dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
2495*4882a593Smuzhiyun goto err_crcsr;
2496*4882a593Smuzhiyun }
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun retval = vme_register_bridge(tsi148_bridge);
2499*4882a593Smuzhiyun if (retval != 0) {
2500*4882a593Smuzhiyun dev_err(&pdev->dev, "Chip Registration failed.\n");
2501*4882a593Smuzhiyun goto err_reg;
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun pci_set_drvdata(pdev, tsi148_bridge);
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun /* Clear VME bus "board fail", and "power-up reset" lines */
2507*4882a593Smuzhiyun data = ioread32be(tsi148_device->base + TSI148_LCSR_VSTAT);
2508*4882a593Smuzhiyun data &= ~TSI148_LCSR_VSTAT_BRDFL;
2509*4882a593Smuzhiyun data |= TSI148_LCSR_VSTAT_CPURST;
2510*4882a593Smuzhiyun iowrite32be(data, tsi148_device->base + TSI148_LCSR_VSTAT);
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun return 0;
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun err_reg:
2515*4882a593Smuzhiyun tsi148_crcsr_exit(tsi148_bridge, pdev);
2516*4882a593Smuzhiyun err_crcsr:
2517*4882a593Smuzhiyun err_lm:
2518*4882a593Smuzhiyun /* resources are stored in link list */
2519*4882a593Smuzhiyun list_for_each_safe(pos, n, &tsi148_bridge->lm_resources) {
2520*4882a593Smuzhiyun lm = list_entry(pos, struct vme_lm_resource, list);
2521*4882a593Smuzhiyun list_del(pos);
2522*4882a593Smuzhiyun kfree(lm);
2523*4882a593Smuzhiyun }
2524*4882a593Smuzhiyun err_dma:
2525*4882a593Smuzhiyun /* resources are stored in link list */
2526*4882a593Smuzhiyun list_for_each_safe(pos, n, &tsi148_bridge->dma_resources) {
2527*4882a593Smuzhiyun dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
2528*4882a593Smuzhiyun list_del(pos);
2529*4882a593Smuzhiyun kfree(dma_ctrlr);
2530*4882a593Smuzhiyun }
2531*4882a593Smuzhiyun err_slave:
2532*4882a593Smuzhiyun /* resources are stored in link list */
2533*4882a593Smuzhiyun list_for_each_safe(pos, n, &tsi148_bridge->slave_resources) {
2534*4882a593Smuzhiyun slave_image = list_entry(pos, struct vme_slave_resource, list);
2535*4882a593Smuzhiyun list_del(pos);
2536*4882a593Smuzhiyun kfree(slave_image);
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun err_master:
2539*4882a593Smuzhiyun /* resources are stored in link list */
2540*4882a593Smuzhiyun list_for_each_safe(pos, n, &tsi148_bridge->master_resources) {
2541*4882a593Smuzhiyun master_image = list_entry(pos, struct vme_master_resource,
2542*4882a593Smuzhiyun list);
2543*4882a593Smuzhiyun list_del(pos);
2544*4882a593Smuzhiyun kfree(master_image);
2545*4882a593Smuzhiyun }
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun tsi148_irq_exit(tsi148_bridge, pdev);
2548*4882a593Smuzhiyun err_irq:
2549*4882a593Smuzhiyun err_test:
2550*4882a593Smuzhiyun iounmap(tsi148_device->base);
2551*4882a593Smuzhiyun err_remap:
2552*4882a593Smuzhiyun pci_release_regions(pdev);
2553*4882a593Smuzhiyun err_resource:
2554*4882a593Smuzhiyun pci_disable_device(pdev);
2555*4882a593Smuzhiyun err_enable:
2556*4882a593Smuzhiyun kfree(tsi148_device);
2557*4882a593Smuzhiyun err_driver:
2558*4882a593Smuzhiyun kfree(tsi148_bridge);
2559*4882a593Smuzhiyun err_struct:
2560*4882a593Smuzhiyun return retval;
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun }
2563*4882a593Smuzhiyun
tsi148_remove(struct pci_dev * pdev)2564*4882a593Smuzhiyun static void tsi148_remove(struct pci_dev *pdev)
2565*4882a593Smuzhiyun {
2566*4882a593Smuzhiyun struct list_head *pos = NULL;
2567*4882a593Smuzhiyun struct list_head *tmplist;
2568*4882a593Smuzhiyun struct vme_master_resource *master_image;
2569*4882a593Smuzhiyun struct vme_slave_resource *slave_image;
2570*4882a593Smuzhiyun struct vme_dma_resource *dma_ctrlr;
2571*4882a593Smuzhiyun int i;
2572*4882a593Smuzhiyun struct tsi148_driver *bridge;
2573*4882a593Smuzhiyun struct vme_bridge *tsi148_bridge = pci_get_drvdata(pdev);
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun bridge = tsi148_bridge->driver_priv;
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Driver is being unloaded.\n");
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun /*
2581*4882a593Smuzhiyun * Shutdown all inbound and outbound windows.
2582*4882a593Smuzhiyun */
2583*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
2584*4882a593Smuzhiyun iowrite32be(0, bridge->base + TSI148_LCSR_IT[i] +
2585*4882a593Smuzhiyun TSI148_LCSR_OFFSET_ITAT);
2586*4882a593Smuzhiyun iowrite32be(0, bridge->base + TSI148_LCSR_OT[i] +
2587*4882a593Smuzhiyun TSI148_LCSR_OFFSET_OTAT);
2588*4882a593Smuzhiyun }
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun /*
2591*4882a593Smuzhiyun * Shutdown Location monitor.
2592*4882a593Smuzhiyun */
2593*4882a593Smuzhiyun iowrite32be(0, bridge->base + TSI148_LCSR_LMAT);
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun /*
2596*4882a593Smuzhiyun * Shutdown CRG map.
2597*4882a593Smuzhiyun */
2598*4882a593Smuzhiyun iowrite32be(0, bridge->base + TSI148_LCSR_CSRAT);
2599*4882a593Smuzhiyun
2600*4882a593Smuzhiyun /*
2601*4882a593Smuzhiyun * Clear error status.
2602*4882a593Smuzhiyun */
2603*4882a593Smuzhiyun iowrite32be(0xFFFFFFFF, bridge->base + TSI148_LCSR_EDPAT);
2604*4882a593Smuzhiyun iowrite32be(0xFFFFFFFF, bridge->base + TSI148_LCSR_VEAT);
2605*4882a593Smuzhiyun iowrite32be(0x07000700, bridge->base + TSI148_LCSR_PSTAT);
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun /*
2608*4882a593Smuzhiyun * Remove VIRQ interrupt (if any)
2609*4882a593Smuzhiyun */
2610*4882a593Smuzhiyun if (ioread32be(bridge->base + TSI148_LCSR_VICR) & 0x800)
2611*4882a593Smuzhiyun iowrite32be(0x8000, bridge->base + TSI148_LCSR_VICR);
2612*4882a593Smuzhiyun
2613*4882a593Smuzhiyun /*
2614*4882a593Smuzhiyun * Map all Interrupts to PCI INTA
2615*4882a593Smuzhiyun */
2616*4882a593Smuzhiyun iowrite32be(0x0, bridge->base + TSI148_LCSR_INTM1);
2617*4882a593Smuzhiyun iowrite32be(0x0, bridge->base + TSI148_LCSR_INTM2);
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun tsi148_irq_exit(tsi148_bridge, pdev);
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun vme_unregister_bridge(tsi148_bridge);
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun tsi148_crcsr_exit(tsi148_bridge, pdev);
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun /* resources are stored in link list */
2626*4882a593Smuzhiyun list_for_each_safe(pos, tmplist, &tsi148_bridge->dma_resources) {
2627*4882a593Smuzhiyun dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
2628*4882a593Smuzhiyun list_del(pos);
2629*4882a593Smuzhiyun kfree(dma_ctrlr);
2630*4882a593Smuzhiyun }
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun /* resources are stored in link list */
2633*4882a593Smuzhiyun list_for_each_safe(pos, tmplist, &tsi148_bridge->slave_resources) {
2634*4882a593Smuzhiyun slave_image = list_entry(pos, struct vme_slave_resource, list);
2635*4882a593Smuzhiyun list_del(pos);
2636*4882a593Smuzhiyun kfree(slave_image);
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun /* resources are stored in link list */
2640*4882a593Smuzhiyun list_for_each_safe(pos, tmplist, &tsi148_bridge->master_resources) {
2641*4882a593Smuzhiyun master_image = list_entry(pos, struct vme_master_resource,
2642*4882a593Smuzhiyun list);
2643*4882a593Smuzhiyun list_del(pos);
2644*4882a593Smuzhiyun kfree(master_image);
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun iounmap(bridge->base);
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun pci_release_regions(pdev);
2650*4882a593Smuzhiyun
2651*4882a593Smuzhiyun pci_disable_device(pdev);
2652*4882a593Smuzhiyun
2653*4882a593Smuzhiyun kfree(tsi148_bridge->driver_priv);
2654*4882a593Smuzhiyun
2655*4882a593Smuzhiyun kfree(tsi148_bridge);
2656*4882a593Smuzhiyun }
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun module_pci_driver(tsi148_driver);
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun MODULE_PARM_DESC(err_chk, "Check for VME errors on reads and writes");
2661*4882a593Smuzhiyun module_param(err_chk, bool, 0);
2662*4882a593Smuzhiyun
2663*4882a593Smuzhiyun MODULE_PARM_DESC(geoid, "Override geographical addressing");
2664*4882a593Smuzhiyun module_param(geoid, int, 0);
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun MODULE_DESCRIPTION("VME driver for the Tundra Tempe VME bridge");
2667*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2668