1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * ca91c042.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Support for the Tundra Universe 1 and Universe II VME bridge chips 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Author: Tom Armistead 8*4882a593Smuzhiyun * Updated by Ajit Prem 9*4882a593Smuzhiyun * Copyright 2004 Motorola Inc. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * Further updated by Martyn Welch <martyn.welch@ge.com> 12*4882a593Smuzhiyun * Copyright 2009 GE Intelligent Platforms Embedded Systems, Inc. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * Derived from ca91c042.h by Michael Wyrick 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #ifndef _CA91CX42_H 18*4882a593Smuzhiyun #define _CA91CX42_H 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #ifndef PCI_VENDOR_ID_TUNDRA 21*4882a593Smuzhiyun #define PCI_VENDOR_ID_TUNDRA 0x10e3 22*4882a593Smuzhiyun #endif 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_TUNDRA_CA91C142 25*4882a593Smuzhiyun #define PCI_DEVICE_ID_TUNDRA_CA91C142 0x0000 26*4882a593Smuzhiyun #endif 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* 29*4882a593Smuzhiyun * Define the number of each that the CA91C142 supports. 30*4882a593Smuzhiyun */ 31*4882a593Smuzhiyun #define CA91C142_MAX_MASTER 8 /* Max Master Windows */ 32*4882a593Smuzhiyun #define CA91C142_MAX_SLAVE 8 /* Max Slave Windows */ 33*4882a593Smuzhiyun #define CA91C142_MAX_DMA 1 /* Max DMA Controllers */ 34*4882a593Smuzhiyun #define CA91C142_MAX_MAILBOX 4 /* Max Mail Box registers */ 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* Structure used to hold driver specific information */ 37*4882a593Smuzhiyun struct ca91cx42_driver { 38*4882a593Smuzhiyun void __iomem *base; /* Base Address of device registers */ 39*4882a593Smuzhiyun wait_queue_head_t dma_queue; 40*4882a593Smuzhiyun wait_queue_head_t iack_queue; 41*4882a593Smuzhiyun wait_queue_head_t mbox_queue; 42*4882a593Smuzhiyun void (*lm_callback[4])(void *); /* Called in interrupt handler */ 43*4882a593Smuzhiyun void *lm_data[4]; 44*4882a593Smuzhiyun void *crcsr_kernel; 45*4882a593Smuzhiyun dma_addr_t crcsr_bus; 46*4882a593Smuzhiyun struct mutex vme_rmw; /* Only one RMW cycle at a time */ 47*4882a593Smuzhiyun struct mutex vme_int; /* 48*4882a593Smuzhiyun * Only one VME interrupt can be 49*4882a593Smuzhiyun * generated at a time, provide locking 50*4882a593Smuzhiyun */ 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* See Page 2-77 in the Universe User Manual */ 54*4882a593Smuzhiyun struct ca91cx42_dma_descriptor { 55*4882a593Smuzhiyun unsigned int dctl; /* DMA Control */ 56*4882a593Smuzhiyun unsigned int dtbc; /* Transfer Byte Count */ 57*4882a593Smuzhiyun unsigned int dla; /* PCI Address */ 58*4882a593Smuzhiyun unsigned int res1; /* Reserved */ 59*4882a593Smuzhiyun unsigned int dva; /* Vme Address */ 60*4882a593Smuzhiyun unsigned int res2; /* Reserved */ 61*4882a593Smuzhiyun unsigned int dcpp; /* Pointer to Numed Cmd Packet with rPN */ 62*4882a593Smuzhiyun unsigned int res3; /* Reserved */ 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun struct ca91cx42_dma_entry { 66*4882a593Smuzhiyun struct ca91cx42_dma_descriptor descriptor; 67*4882a593Smuzhiyun struct list_head list; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* Universe Register Offsets */ 71*4882a593Smuzhiyun /* general PCI configuration registers */ 72*4882a593Smuzhiyun #define CA91CX42_PCI_ID 0x000 73*4882a593Smuzhiyun #define CA91CX42_PCI_CSR 0x004 74*4882a593Smuzhiyun #define CA91CX42_PCI_CLASS 0x008 75*4882a593Smuzhiyun #define CA91CX42_PCI_MISC0 0x00C 76*4882a593Smuzhiyun #define CA91CX42_PCI_BS 0x010 77*4882a593Smuzhiyun #define CA91CX42_PCI_MISC1 0x03C 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define LSI0_CTL 0x0100 80*4882a593Smuzhiyun #define LSI0_BS 0x0104 81*4882a593Smuzhiyun #define LSI0_BD 0x0108 82*4882a593Smuzhiyun #define LSI0_TO 0x010C 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define LSI1_CTL 0x0114 85*4882a593Smuzhiyun #define LSI1_BS 0x0118 86*4882a593Smuzhiyun #define LSI1_BD 0x011C 87*4882a593Smuzhiyun #define LSI1_TO 0x0120 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define LSI2_CTL 0x0128 90*4882a593Smuzhiyun #define LSI2_BS 0x012C 91*4882a593Smuzhiyun #define LSI2_BD 0x0130 92*4882a593Smuzhiyun #define LSI2_TO 0x0134 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define LSI3_CTL 0x013C 95*4882a593Smuzhiyun #define LSI3_BS 0x0140 96*4882a593Smuzhiyun #define LSI3_BD 0x0144 97*4882a593Smuzhiyun #define LSI3_TO 0x0148 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define LSI4_CTL 0x01A0 100*4882a593Smuzhiyun #define LSI4_BS 0x01A4 101*4882a593Smuzhiyun #define LSI4_BD 0x01A8 102*4882a593Smuzhiyun #define LSI4_TO 0x01AC 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #define LSI5_CTL 0x01B4 105*4882a593Smuzhiyun #define LSI5_BS 0x01B8 106*4882a593Smuzhiyun #define LSI5_BD 0x01BC 107*4882a593Smuzhiyun #define LSI5_TO 0x01C0 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define LSI6_CTL 0x01C8 110*4882a593Smuzhiyun #define LSI6_BS 0x01CC 111*4882a593Smuzhiyun #define LSI6_BD 0x01D0 112*4882a593Smuzhiyun #define LSI6_TO 0x01D4 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define LSI7_CTL 0x01DC 115*4882a593Smuzhiyun #define LSI7_BS 0x01E0 116*4882a593Smuzhiyun #define LSI7_BD 0x01E4 117*4882a593Smuzhiyun #define LSI7_TO 0x01E8 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun static const int CA91CX42_LSI_CTL[] = { LSI0_CTL, LSI1_CTL, LSI2_CTL, LSI3_CTL, 120*4882a593Smuzhiyun LSI4_CTL, LSI5_CTL, LSI6_CTL, LSI7_CTL }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun static const int CA91CX42_LSI_BS[] = { LSI0_BS, LSI1_BS, LSI2_BS, LSI3_BS, 123*4882a593Smuzhiyun LSI4_BS, LSI5_BS, LSI6_BS, LSI7_BS }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun static const int CA91CX42_LSI_BD[] = { LSI0_BD, LSI1_BD, LSI2_BD, LSI3_BD, 126*4882a593Smuzhiyun LSI4_BD, LSI5_BD, LSI6_BD, LSI7_BD }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun static const int CA91CX42_LSI_TO[] = { LSI0_TO, LSI1_TO, LSI2_TO, LSI3_TO, 129*4882a593Smuzhiyun LSI4_TO, LSI5_TO, LSI6_TO, LSI7_TO }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define SCYC_CTL 0x0170 132*4882a593Smuzhiyun #define SCYC_ADDR 0x0174 133*4882a593Smuzhiyun #define SCYC_EN 0x0178 134*4882a593Smuzhiyun #define SCYC_CMP 0x017C 135*4882a593Smuzhiyun #define SCYC_SWP 0x0180 136*4882a593Smuzhiyun #define LMISC 0x0184 137*4882a593Smuzhiyun #define SLSI 0x0188 138*4882a593Smuzhiyun #define L_CMDERR 0x018C 139*4882a593Smuzhiyun #define LAERR 0x0190 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define DCTL 0x0200 142*4882a593Smuzhiyun #define DTBC 0x0204 143*4882a593Smuzhiyun #define DLA 0x0208 144*4882a593Smuzhiyun #define DVA 0x0210 145*4882a593Smuzhiyun #define DCPP 0x0218 146*4882a593Smuzhiyun #define DGCS 0x0220 147*4882a593Smuzhiyun #define D_LLUE 0x0224 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define LINT_EN 0x0300 150*4882a593Smuzhiyun #define LINT_STAT 0x0304 151*4882a593Smuzhiyun #define LINT_MAP0 0x0308 152*4882a593Smuzhiyun #define LINT_MAP1 0x030C 153*4882a593Smuzhiyun #define VINT_EN 0x0310 154*4882a593Smuzhiyun #define VINT_STAT 0x0314 155*4882a593Smuzhiyun #define VINT_MAP0 0x0318 156*4882a593Smuzhiyun #define VINT_MAP1 0x031C 157*4882a593Smuzhiyun #define STATID 0x0320 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define V1_STATID 0x0324 160*4882a593Smuzhiyun #define V2_STATID 0x0328 161*4882a593Smuzhiyun #define V3_STATID 0x032C 162*4882a593Smuzhiyun #define V4_STATID 0x0330 163*4882a593Smuzhiyun #define V5_STATID 0x0334 164*4882a593Smuzhiyun #define V6_STATID 0x0338 165*4882a593Smuzhiyun #define V7_STATID 0x033C 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun static const int CA91CX42_V_STATID[8] = { 0, V1_STATID, V2_STATID, V3_STATID, 168*4882a593Smuzhiyun V4_STATID, V5_STATID, V6_STATID, 169*4882a593Smuzhiyun V7_STATID }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define LINT_MAP2 0x0340 172*4882a593Smuzhiyun #define VINT_MAP2 0x0344 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define MBOX0 0x0348 175*4882a593Smuzhiyun #define MBOX1 0x034C 176*4882a593Smuzhiyun #define MBOX2 0x0350 177*4882a593Smuzhiyun #define MBOX3 0x0354 178*4882a593Smuzhiyun #define SEMA0 0x0358 179*4882a593Smuzhiyun #define SEMA1 0x035C 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #define MAST_CTL 0x0400 182*4882a593Smuzhiyun #define MISC_CTL 0x0404 183*4882a593Smuzhiyun #define MISC_STAT 0x0408 184*4882a593Smuzhiyun #define USER_AM 0x040C 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define VSI0_CTL 0x0F00 187*4882a593Smuzhiyun #define VSI0_BS 0x0F04 188*4882a593Smuzhiyun #define VSI0_BD 0x0F08 189*4882a593Smuzhiyun #define VSI0_TO 0x0F0C 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define VSI1_CTL 0x0F14 192*4882a593Smuzhiyun #define VSI1_BS 0x0F18 193*4882a593Smuzhiyun #define VSI1_BD 0x0F1C 194*4882a593Smuzhiyun #define VSI1_TO 0x0F20 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define VSI2_CTL 0x0F28 197*4882a593Smuzhiyun #define VSI2_BS 0x0F2C 198*4882a593Smuzhiyun #define VSI2_BD 0x0F30 199*4882a593Smuzhiyun #define VSI2_TO 0x0F34 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun #define VSI3_CTL 0x0F3C 202*4882a593Smuzhiyun #define VSI3_BS 0x0F40 203*4882a593Smuzhiyun #define VSI3_BD 0x0F44 204*4882a593Smuzhiyun #define VSI3_TO 0x0F48 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define LM_CTL 0x0F64 207*4882a593Smuzhiyun #define LM_BS 0x0F68 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define VRAI_CTL 0x0F70 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define VRAI_BS 0x0F74 212*4882a593Smuzhiyun #define VCSR_CTL 0x0F80 213*4882a593Smuzhiyun #define VCSR_TO 0x0F84 214*4882a593Smuzhiyun #define V_AMERR 0x0F88 215*4882a593Smuzhiyun #define VAERR 0x0F8C 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define VSI4_CTL 0x0F90 218*4882a593Smuzhiyun #define VSI4_BS 0x0F94 219*4882a593Smuzhiyun #define VSI4_BD 0x0F98 220*4882a593Smuzhiyun #define VSI4_TO 0x0F9C 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define VSI5_CTL 0x0FA4 223*4882a593Smuzhiyun #define VSI5_BS 0x0FA8 224*4882a593Smuzhiyun #define VSI5_BD 0x0FAC 225*4882a593Smuzhiyun #define VSI5_TO 0x0FB0 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun #define VSI6_CTL 0x0FB8 228*4882a593Smuzhiyun #define VSI6_BS 0x0FBC 229*4882a593Smuzhiyun #define VSI6_BD 0x0FC0 230*4882a593Smuzhiyun #define VSI6_TO 0x0FC4 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define VSI7_CTL 0x0FCC 233*4882a593Smuzhiyun #define VSI7_BS 0x0FD0 234*4882a593Smuzhiyun #define VSI7_BD 0x0FD4 235*4882a593Smuzhiyun #define VSI7_TO 0x0FD8 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun static const int CA91CX42_VSI_CTL[] = { VSI0_CTL, VSI1_CTL, VSI2_CTL, VSI3_CTL, 238*4882a593Smuzhiyun VSI4_CTL, VSI5_CTL, VSI6_CTL, VSI7_CTL }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun static const int CA91CX42_VSI_BS[] = { VSI0_BS, VSI1_BS, VSI2_BS, VSI3_BS, 241*4882a593Smuzhiyun VSI4_BS, VSI5_BS, VSI6_BS, VSI7_BS }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun static const int CA91CX42_VSI_BD[] = { VSI0_BD, VSI1_BD, VSI2_BD, VSI3_BD, 244*4882a593Smuzhiyun VSI4_BD, VSI5_BD, VSI6_BD, VSI7_BD }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun static const int CA91CX42_VSI_TO[] = { VSI0_TO, VSI1_TO, VSI2_TO, VSI3_TO, 247*4882a593Smuzhiyun VSI4_TO, VSI5_TO, VSI6_TO, VSI7_TO }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define VCSR_CLR 0x0FF4 250*4882a593Smuzhiyun #define VCSR_SET 0x0FF8 251*4882a593Smuzhiyun #define VCSR_BS 0x0FFC 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /* 254*4882a593Smuzhiyun * PCI Class Register 255*4882a593Smuzhiyun * offset 008 256*4882a593Smuzhiyun */ 257*4882a593Smuzhiyun #define CA91CX42_BM_PCI_CLASS_BASE 0xFF000000 258*4882a593Smuzhiyun #define CA91CX42_OF_PCI_CLASS_BASE 24 259*4882a593Smuzhiyun #define CA91CX42_BM_PCI_CLASS_SUB 0x00FF0000 260*4882a593Smuzhiyun #define CA91CX42_OF_PCI_CLASS_SUB 16 261*4882a593Smuzhiyun #define CA91CX42_BM_PCI_CLASS_PROG 0x0000FF00 262*4882a593Smuzhiyun #define CA91CX42_OF_PCI_CLASS_PROG 8 263*4882a593Smuzhiyun #define CA91CX42_BM_PCI_CLASS_RID 0x000000FF 264*4882a593Smuzhiyun #define CA91CX42_OF_PCI_CLASS_RID 0 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define CA91CX42_OF_PCI_CLASS_RID_UNIVERSE_I 0 267*4882a593Smuzhiyun #define CA91CX42_OF_PCI_CLASS_RID_UNIVERSE_II 1 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun /* 270*4882a593Smuzhiyun * PCI Misc Register 271*4882a593Smuzhiyun * offset 00C 272*4882a593Smuzhiyun */ 273*4882a593Smuzhiyun #define CA91CX42_BM_PCI_MISC0_BISTC 0x80000000 274*4882a593Smuzhiyun #define CA91CX42_BM_PCI_MISC0_SBIST 0x60000000 275*4882a593Smuzhiyun #define CA91CX42_BM_PCI_MISC0_CCODE 0x0F000000 276*4882a593Smuzhiyun #define CA91CX42_BM_PCI_MISC0_MFUNCT 0x00800000 277*4882a593Smuzhiyun #define CA91CX42_BM_PCI_MISC0_LAYOUT 0x007F0000 278*4882a593Smuzhiyun #define CA91CX42_BM_PCI_MISC0_LTIMER 0x0000FF00 279*4882a593Smuzhiyun #define CA91CX42_OF_PCI_MISC0_LTIMER 8 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun /* 283*4882a593Smuzhiyun * LSI Control Register 284*4882a593Smuzhiyun * offset 100 285*4882a593Smuzhiyun */ 286*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_EN (1<<31) 287*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_PWEN (1<<30) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VDW_M (3<<22) 290*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VDW_D8 0 291*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VDW_D16 (1<<22) 292*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VDW_D32 (1<<23) 293*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VDW_D64 (3<<22) 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VAS_M (7<<16) 296*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VAS_A16 0 297*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VAS_A24 (1<<16) 298*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VAS_A32 (1<<17) 299*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VAS_CRCSR (5<<16) 300*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VAS_USER1 (3<<17) 301*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VAS_USER2 (7<<16) 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_PGM_M (1<<14) 304*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_PGM_DATA 0 305*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_PGM_PGM (1<<14) 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_SUPER_M (1<<12) 308*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_SUPER_NPRIV 0 309*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_SUPER_SUPR (1<<12) 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VCT_M (1<<8) 312*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VCT_BLT (1<<8) 313*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_VCT_MBLT (1<<8) 314*4882a593Smuzhiyun #define CA91CX42_LSI_CTL_LAS (1<<0) 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun /* 317*4882a593Smuzhiyun * SCYC_CTL Register 318*4882a593Smuzhiyun * offset 178 319*4882a593Smuzhiyun */ 320*4882a593Smuzhiyun #define CA91CX42_SCYC_CTL_LAS_PCIMEM 0 321*4882a593Smuzhiyun #define CA91CX42_SCYC_CTL_LAS_PCIIO (1<<2) 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define CA91CX42_SCYC_CTL_CYC_M (3<<0) 324*4882a593Smuzhiyun #define CA91CX42_SCYC_CTL_CYC_RMW (1<<0) 325*4882a593Smuzhiyun #define CA91CX42_SCYC_CTL_CYC_ADOH (1<<1) 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun /* 328*4882a593Smuzhiyun * LMISC Register 329*4882a593Smuzhiyun * offset 184 330*4882a593Smuzhiyun */ 331*4882a593Smuzhiyun #define CA91CX42_BM_LMISC_CRT 0xF0000000 332*4882a593Smuzhiyun #define CA91CX42_OF_LMISC_CRT 28 333*4882a593Smuzhiyun #define CA91CX42_BM_LMISC_CWT 0x0F000000 334*4882a593Smuzhiyun #define CA91CX42_OF_LMISC_CWT 24 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun /* 337*4882a593Smuzhiyun * SLSI Register 338*4882a593Smuzhiyun * offset 188 339*4882a593Smuzhiyun */ 340*4882a593Smuzhiyun #define CA91CX42_BM_SLSI_EN 0x80000000 341*4882a593Smuzhiyun #define CA91CX42_BM_SLSI_PWEN 0x40000000 342*4882a593Smuzhiyun #define CA91CX42_BM_SLSI_VDW 0x00F00000 343*4882a593Smuzhiyun #define CA91CX42_OF_SLSI_VDW 20 344*4882a593Smuzhiyun #define CA91CX42_BM_SLSI_PGM 0x0000F000 345*4882a593Smuzhiyun #define CA91CX42_OF_SLSI_PGM 12 346*4882a593Smuzhiyun #define CA91CX42_BM_SLSI_SUPER 0x00000F00 347*4882a593Smuzhiyun #define CA91CX42_OF_SLSI_SUPER 8 348*4882a593Smuzhiyun #define CA91CX42_BM_SLSI_BS 0x000000F6 349*4882a593Smuzhiyun #define CA91CX42_OF_SLSI_BS 2 350*4882a593Smuzhiyun #define CA91CX42_BM_SLSI_LAS 0x00000003 351*4882a593Smuzhiyun #define CA91CX42_OF_SLSI_LAS 0 352*4882a593Smuzhiyun #define CA91CX42_BM_SLSI_RESERVED 0x3F0F0000 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun /* 355*4882a593Smuzhiyun * DCTL Register 356*4882a593Smuzhiyun * offset 200 357*4882a593Smuzhiyun */ 358*4882a593Smuzhiyun #define CA91CX42_DCTL_L2V (1<<31) 359*4882a593Smuzhiyun #define CA91CX42_DCTL_VDW_M (3<<22) 360*4882a593Smuzhiyun #define CA91CX42_DCTL_VDW_D8 0 361*4882a593Smuzhiyun #define CA91CX42_DCTL_VDW_D16 (1<<22) 362*4882a593Smuzhiyun #define CA91CX42_DCTL_VDW_D32 (1<<23) 363*4882a593Smuzhiyun #define CA91CX42_DCTL_VDW_D64 (3<<22) 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun #define CA91CX42_DCTL_VAS_M (7<<16) 366*4882a593Smuzhiyun #define CA91CX42_DCTL_VAS_A16 0 367*4882a593Smuzhiyun #define CA91CX42_DCTL_VAS_A24 (1<<16) 368*4882a593Smuzhiyun #define CA91CX42_DCTL_VAS_A32 (1<<17) 369*4882a593Smuzhiyun #define CA91CX42_DCTL_VAS_USER1 (3<<17) 370*4882a593Smuzhiyun #define CA91CX42_DCTL_VAS_USER2 (7<<16) 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun #define CA91CX42_DCTL_PGM_M (1<<14) 373*4882a593Smuzhiyun #define CA91CX42_DCTL_PGM_DATA 0 374*4882a593Smuzhiyun #define CA91CX42_DCTL_PGM_PGM (1<<14) 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun #define CA91CX42_DCTL_SUPER_M (1<<12) 377*4882a593Smuzhiyun #define CA91CX42_DCTL_SUPER_NPRIV 0 378*4882a593Smuzhiyun #define CA91CX42_DCTL_SUPER_SUPR (1<<12) 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun #define CA91CX42_DCTL_VCT_M (1<<8) 381*4882a593Smuzhiyun #define CA91CX42_DCTL_VCT_BLT (1<<8) 382*4882a593Smuzhiyun #define CA91CX42_DCTL_LD64EN (1<<7) 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun /* 385*4882a593Smuzhiyun * DCPP Register 386*4882a593Smuzhiyun * offset 218 387*4882a593Smuzhiyun */ 388*4882a593Smuzhiyun #define CA91CX42_DCPP_M 0xf 389*4882a593Smuzhiyun #define CA91CX42_DCPP_NULL (1<<0) 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun /* 392*4882a593Smuzhiyun * DMA General Control/Status Register (DGCS) 393*4882a593Smuzhiyun * offset 220 394*4882a593Smuzhiyun */ 395*4882a593Smuzhiyun #define CA91CX42_DGCS_GO (1<<31) 396*4882a593Smuzhiyun #define CA91CX42_DGCS_STOP_REQ (1<<30) 397*4882a593Smuzhiyun #define CA91CX42_DGCS_HALT_REQ (1<<29) 398*4882a593Smuzhiyun #define CA91CX42_DGCS_CHAIN (1<<27) 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define CA91CX42_DGCS_VON_M (7<<20) 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #define CA91CX42_DGCS_VOFF_M (0xf<<16) 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #define CA91CX42_DGCS_ACT (1<<15) 405*4882a593Smuzhiyun #define CA91CX42_DGCS_STOP (1<<14) 406*4882a593Smuzhiyun #define CA91CX42_DGCS_HALT (1<<13) 407*4882a593Smuzhiyun #define CA91CX42_DGCS_DONE (1<<11) 408*4882a593Smuzhiyun #define CA91CX42_DGCS_LERR (1<<10) 409*4882a593Smuzhiyun #define CA91CX42_DGCS_VERR (1<<9) 410*4882a593Smuzhiyun #define CA91CX42_DGCS_PERR (1<<8) 411*4882a593Smuzhiyun #define CA91CX42_DGCS_INT_STOP (1<<6) 412*4882a593Smuzhiyun #define CA91CX42_DGCS_INT_HALT (1<<5) 413*4882a593Smuzhiyun #define CA91CX42_DGCS_INT_DONE (1<<3) 414*4882a593Smuzhiyun #define CA91CX42_DGCS_INT_LERR (1<<2) 415*4882a593Smuzhiyun #define CA91CX42_DGCS_INT_VERR (1<<1) 416*4882a593Smuzhiyun #define CA91CX42_DGCS_INT_PERR (1<<0) 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun /* 419*4882a593Smuzhiyun * PCI Interrupt Enable Register 420*4882a593Smuzhiyun * offset 300 421*4882a593Smuzhiyun */ 422*4882a593Smuzhiyun #define CA91CX42_LINT_LM3 0x00800000 423*4882a593Smuzhiyun #define CA91CX42_LINT_LM2 0x00400000 424*4882a593Smuzhiyun #define CA91CX42_LINT_LM1 0x00200000 425*4882a593Smuzhiyun #define CA91CX42_LINT_LM0 0x00100000 426*4882a593Smuzhiyun #define CA91CX42_LINT_MBOX3 0x00080000 427*4882a593Smuzhiyun #define CA91CX42_LINT_MBOX2 0x00040000 428*4882a593Smuzhiyun #define CA91CX42_LINT_MBOX1 0x00020000 429*4882a593Smuzhiyun #define CA91CX42_LINT_MBOX0 0x00010000 430*4882a593Smuzhiyun #define CA91CX42_LINT_ACFAIL 0x00008000 431*4882a593Smuzhiyun #define CA91CX42_LINT_SYSFAIL 0x00004000 432*4882a593Smuzhiyun #define CA91CX42_LINT_SW_INT 0x00002000 433*4882a593Smuzhiyun #define CA91CX42_LINT_SW_IACK 0x00001000 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun #define CA91CX42_LINT_VERR 0x00000400 436*4882a593Smuzhiyun #define CA91CX42_LINT_LERR 0x00000200 437*4882a593Smuzhiyun #define CA91CX42_LINT_DMA 0x00000100 438*4882a593Smuzhiyun #define CA91CX42_LINT_VIRQ7 0x00000080 439*4882a593Smuzhiyun #define CA91CX42_LINT_VIRQ6 0x00000040 440*4882a593Smuzhiyun #define CA91CX42_LINT_VIRQ5 0x00000020 441*4882a593Smuzhiyun #define CA91CX42_LINT_VIRQ4 0x00000010 442*4882a593Smuzhiyun #define CA91CX42_LINT_VIRQ3 0x00000008 443*4882a593Smuzhiyun #define CA91CX42_LINT_VIRQ2 0x00000004 444*4882a593Smuzhiyun #define CA91CX42_LINT_VIRQ1 0x00000002 445*4882a593Smuzhiyun #define CA91CX42_LINT_VOWN 0x00000001 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun static const int CA91CX42_LINT_VIRQ[] = { 0, CA91CX42_LINT_VIRQ1, 448*4882a593Smuzhiyun CA91CX42_LINT_VIRQ2, CA91CX42_LINT_VIRQ3, 449*4882a593Smuzhiyun CA91CX42_LINT_VIRQ4, CA91CX42_LINT_VIRQ5, 450*4882a593Smuzhiyun CA91CX42_LINT_VIRQ6, CA91CX42_LINT_VIRQ7 }; 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun #define CA91CX42_LINT_MBOX 0x000F0000 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun static const int CA91CX42_LINT_LM[] = { CA91CX42_LINT_LM0, CA91CX42_LINT_LM1, 455*4882a593Smuzhiyun CA91CX42_LINT_LM2, CA91CX42_LINT_LM3 }; 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun /* 458*4882a593Smuzhiyun * MAST_CTL Register 459*4882a593Smuzhiyun * offset 400 460*4882a593Smuzhiyun */ 461*4882a593Smuzhiyun #define CA91CX42_BM_MAST_CTL_MAXRTRY 0xF0000000 462*4882a593Smuzhiyun #define CA91CX42_OF_MAST_CTL_MAXRTRY 28 463*4882a593Smuzhiyun #define CA91CX42_BM_MAST_CTL_PWON 0x0F000000 464*4882a593Smuzhiyun #define CA91CX42_OF_MAST_CTL_PWON 24 465*4882a593Smuzhiyun #define CA91CX42_BM_MAST_CTL_VRL 0x00C00000 466*4882a593Smuzhiyun #define CA91CX42_OF_MAST_CTL_VRL 22 467*4882a593Smuzhiyun #define CA91CX42_BM_MAST_CTL_VRM 0x00200000 468*4882a593Smuzhiyun #define CA91CX42_BM_MAST_CTL_VREL 0x00100000 469*4882a593Smuzhiyun #define CA91CX42_BM_MAST_CTL_VOWN 0x00080000 470*4882a593Smuzhiyun #define CA91CX42_BM_MAST_CTL_VOWN_ACK 0x00040000 471*4882a593Smuzhiyun #define CA91CX42_BM_MAST_CTL_PABS 0x00001000 472*4882a593Smuzhiyun #define CA91CX42_BM_MAST_CTL_BUS_NO 0x0000000F 473*4882a593Smuzhiyun #define CA91CX42_OF_MAST_CTL_BUS_NO 0 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun /* 476*4882a593Smuzhiyun * MISC_CTL Register 477*4882a593Smuzhiyun * offset 404 478*4882a593Smuzhiyun */ 479*4882a593Smuzhiyun #define CA91CX42_MISC_CTL_VBTO 0xF0000000 480*4882a593Smuzhiyun #define CA91CX42_MISC_CTL_VARB 0x04000000 481*4882a593Smuzhiyun #define CA91CX42_MISC_CTL_VARBTO 0x03000000 482*4882a593Smuzhiyun #define CA91CX42_MISC_CTL_SW_LRST 0x00800000 483*4882a593Smuzhiyun #define CA91CX42_MISC_CTL_SW_SRST 0x00400000 484*4882a593Smuzhiyun #define CA91CX42_MISC_CTL_BI 0x00100000 485*4882a593Smuzhiyun #define CA91CX42_MISC_CTL_ENGBI 0x00080000 486*4882a593Smuzhiyun #define CA91CX42_MISC_CTL_RESCIND 0x00040000 487*4882a593Smuzhiyun #define CA91CX42_MISC_CTL_SYSCON 0x00020000 488*4882a593Smuzhiyun #define CA91CX42_MISC_CTL_V64AUTO 0x00010000 489*4882a593Smuzhiyun #define CA91CX42_MISC_CTL_RESERVED 0x0820FFFF 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun #define CA91CX42_OF_MISC_CTL_VARBTO 24 492*4882a593Smuzhiyun #define CA91CX42_OF_MISC_CTL_VBTO 28 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun /* 495*4882a593Smuzhiyun * MISC_STAT Register 496*4882a593Smuzhiyun * offset 408 497*4882a593Smuzhiyun */ 498*4882a593Smuzhiyun #define CA91CX42_BM_MISC_STAT_ENDIAN 0x80000000 499*4882a593Smuzhiyun #define CA91CX42_BM_MISC_STAT_LCLSIZE 0x40000000 500*4882a593Smuzhiyun #define CA91CX42_BM_MISC_STAT_DY4AUTO 0x08000000 501*4882a593Smuzhiyun #define CA91CX42_BM_MISC_STAT_MYBBSY 0x00200000 502*4882a593Smuzhiyun #define CA91CX42_BM_MISC_STAT_DY4DONE 0x00080000 503*4882a593Smuzhiyun #define CA91CX42_BM_MISC_STAT_TXFE 0x00040000 504*4882a593Smuzhiyun #define CA91CX42_BM_MISC_STAT_RXFE 0x00020000 505*4882a593Smuzhiyun #define CA91CX42_BM_MISC_STAT_DY4AUTOID 0x0000FF00 506*4882a593Smuzhiyun #define CA91CX42_OF_MISC_STAT_DY4AUTOID 8 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun /* 509*4882a593Smuzhiyun * VSI Control Register 510*4882a593Smuzhiyun * offset F00 511*4882a593Smuzhiyun */ 512*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_EN (1<<31) 513*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_PWEN (1<<30) 514*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_PREN (1<<29) 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_PGM_M (3<<22) 517*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_PGM_DATA (1<<22) 518*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_PGM_PGM (1<<23) 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_SUPER_M (3<<20) 521*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_SUPER_NPRIV (1<<20) 522*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_SUPER_SUPR (1<<21) 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_VAS_M (7<<16) 525*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_VAS_A16 0 526*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_VAS_A24 (1<<16) 527*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_VAS_A32 (1<<17) 528*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_VAS_USER1 (3<<17) 529*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_VAS_USER2 (7<<16) 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_LD64EN (1<<7) 532*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_LLRMW (1<<6) 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_LAS_M (3<<0) 535*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_LAS_PCI_MS 0 536*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_LAS_PCI_IO (1<<0) 537*4882a593Smuzhiyun #define CA91CX42_VSI_CTL_LAS_PCI_CONF (1<<1) 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun /* LM_CTL Register 540*4882a593Smuzhiyun * offset F64 541*4882a593Smuzhiyun */ 542*4882a593Smuzhiyun #define CA91CX42_LM_CTL_EN (1<<31) 543*4882a593Smuzhiyun #define CA91CX42_LM_CTL_PGM (1<<23) 544*4882a593Smuzhiyun #define CA91CX42_LM_CTL_DATA (1<<22) 545*4882a593Smuzhiyun #define CA91CX42_LM_CTL_SUPR (1<<21) 546*4882a593Smuzhiyun #define CA91CX42_LM_CTL_NPRIV (1<<20) 547*4882a593Smuzhiyun #define CA91CX42_LM_CTL_AS_M (7<<16) 548*4882a593Smuzhiyun #define CA91CX42_LM_CTL_AS_A16 0 549*4882a593Smuzhiyun #define CA91CX42_LM_CTL_AS_A24 (1<<16) 550*4882a593Smuzhiyun #define CA91CX42_LM_CTL_AS_A32 (1<<17) 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun /* 553*4882a593Smuzhiyun * VRAI_CTL Register 554*4882a593Smuzhiyun * offset F70 555*4882a593Smuzhiyun */ 556*4882a593Smuzhiyun #define CA91CX42_BM_VRAI_CTL_EN 0x80000000 557*4882a593Smuzhiyun #define CA91CX42_BM_VRAI_CTL_PGM 0x00C00000 558*4882a593Smuzhiyun #define CA91CX42_OF_VRAI_CTL_PGM 22 559*4882a593Smuzhiyun #define CA91CX42_BM_VRAI_CTL_SUPER 0x00300000 560*4882a593Smuzhiyun #define CA91CX42_OF_VRAI_CTL_SUPER 20 561*4882a593Smuzhiyun #define CA91CX42_BM_VRAI_CTL_VAS 0x00030000 562*4882a593Smuzhiyun #define CA91CX42_OF_VRAI_CTL_VAS 16 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun /* VCSR_CTL Register 565*4882a593Smuzhiyun * offset F80 566*4882a593Smuzhiyun */ 567*4882a593Smuzhiyun #define CA91CX42_VCSR_CTL_EN (1<<31) 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun #define CA91CX42_VCSR_CTL_LAS_M (3<<0) 570*4882a593Smuzhiyun #define CA91CX42_VCSR_CTL_LAS_PCI_MS 0 571*4882a593Smuzhiyun #define CA91CX42_VCSR_CTL_LAS_PCI_IO (1<<0) 572*4882a593Smuzhiyun #define CA91CX42_VCSR_CTL_LAS_PCI_CONF (1<<1) 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun /* VCSR_BS Register 575*4882a593Smuzhiyun * offset FFC 576*4882a593Smuzhiyun */ 577*4882a593Smuzhiyun #define CA91CX42_VCSR_BS_SLOT_M (0x1F<<27) 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun #endif /* _CA91CX42_H */ 580