xref: /OK3568_Linux_fs/kernel/drivers/vme/bridges/vme_ca91cx42.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Support for the Tundra Universe I/II VME-PCI Bridge Chips
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Martyn Welch <martyn.welch@ge.com>
6*4882a593Smuzhiyun  * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on work by Tom Armistead and Ajit Prem
9*4882a593Smuzhiyun  * Copyright 2004 Motorola Inc.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Derived from ca91c042.c by Michael Wyrick
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mm.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/dma-mapping.h>
20*4882a593Smuzhiyun #include <linux/poll.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/sched.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/time.h>
26*4882a593Smuzhiyun #include <linux/io.h>
27*4882a593Smuzhiyun #include <linux/uaccess.h>
28*4882a593Smuzhiyun #include <linux/vme.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "../vme_bridge.h"
31*4882a593Smuzhiyun #include "vme_ca91cx42.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static int ca91cx42_probe(struct pci_dev *, const struct pci_device_id *);
34*4882a593Smuzhiyun static void ca91cx42_remove(struct pci_dev *);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* Module parameters */
37*4882a593Smuzhiyun static int geoid;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static const char driver_name[] = "vme_ca91cx42";
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const struct pci_device_id ca91cx42_ids[] = {
42*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_CA91C142) },
43*4882a593Smuzhiyun 	{ },
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ca91cx42_ids);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct pci_driver ca91cx42_driver = {
49*4882a593Smuzhiyun 	.name = driver_name,
50*4882a593Smuzhiyun 	.id_table = ca91cx42_ids,
51*4882a593Smuzhiyun 	.probe = ca91cx42_probe,
52*4882a593Smuzhiyun 	.remove = ca91cx42_remove,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
ca91cx42_DMA_irqhandler(struct ca91cx42_driver * bridge)55*4882a593Smuzhiyun static u32 ca91cx42_DMA_irqhandler(struct ca91cx42_driver *bridge)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	wake_up(&bridge->dma_queue);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return CA91CX42_LINT_DMA;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
ca91cx42_LM_irqhandler(struct ca91cx42_driver * bridge,u32 stat)62*4882a593Smuzhiyun static u32 ca91cx42_LM_irqhandler(struct ca91cx42_driver *bridge, u32 stat)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	int i;
65*4882a593Smuzhiyun 	u32 serviced = 0;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
68*4882a593Smuzhiyun 		if (stat & CA91CX42_LINT_LM[i]) {
69*4882a593Smuzhiyun 			/* We only enable interrupts if the callback is set */
70*4882a593Smuzhiyun 			bridge->lm_callback[i](bridge->lm_data[i]);
71*4882a593Smuzhiyun 			serviced |= CA91CX42_LINT_LM[i];
72*4882a593Smuzhiyun 		}
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	return serviced;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* XXX This needs to be split into 4 queues */
ca91cx42_MB_irqhandler(struct ca91cx42_driver * bridge,int mbox_mask)79*4882a593Smuzhiyun static u32 ca91cx42_MB_irqhandler(struct ca91cx42_driver *bridge, int mbox_mask)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	wake_up(&bridge->mbox_queue);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	return CA91CX42_LINT_MBOX;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
ca91cx42_IACK_irqhandler(struct ca91cx42_driver * bridge)86*4882a593Smuzhiyun static u32 ca91cx42_IACK_irqhandler(struct ca91cx42_driver *bridge)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	wake_up(&bridge->iack_queue);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return CA91CX42_LINT_SW_IACK;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
ca91cx42_VERR_irqhandler(struct vme_bridge * ca91cx42_bridge)93*4882a593Smuzhiyun static u32 ca91cx42_VERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	int val;
96*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	val = ioread32(bridge->base + DGCS);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (!(val & 0x00000800)) {
103*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "ca91cx42_VERR_irqhandler DMA "
104*4882a593Smuzhiyun 			"Read Error DGCS=%08X\n", val);
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return CA91CX42_LINT_VERR;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
ca91cx42_LERR_irqhandler(struct vme_bridge * ca91cx42_bridge)110*4882a593Smuzhiyun static u32 ca91cx42_LERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	int val;
113*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	val = ioread32(bridge->base + DGCS);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	if (!(val & 0x00000800))
120*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "ca91cx42_LERR_irqhandler DMA "
121*4882a593Smuzhiyun 			"Read Error DGCS=%08X\n", val);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return CA91CX42_LINT_LERR;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 
ca91cx42_VIRQ_irqhandler(struct vme_bridge * ca91cx42_bridge,int stat)127*4882a593Smuzhiyun static u32 ca91cx42_VIRQ_irqhandler(struct vme_bridge *ca91cx42_bridge,
128*4882a593Smuzhiyun 	int stat)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	int vec, i, serviced = 0;
131*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	for (i = 7; i > 0; i--) {
137*4882a593Smuzhiyun 		if (stat & (1 << i)) {
138*4882a593Smuzhiyun 			vec = ioread32(bridge->base +
139*4882a593Smuzhiyun 				CA91CX42_V_STATID[i]) & 0xff;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 			vme_irq_handler(ca91cx42_bridge, i, vec);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 			serviced |= (1 << i);
144*4882a593Smuzhiyun 		}
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return serviced;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
ca91cx42_irqhandler(int irq,void * ptr)150*4882a593Smuzhiyun static irqreturn_t ca91cx42_irqhandler(int irq, void *ptr)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	u32 stat, enable, serviced = 0;
153*4882a593Smuzhiyun 	struct vme_bridge *ca91cx42_bridge;
154*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	ca91cx42_bridge = ptr;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	enable = ioread32(bridge->base + LINT_EN);
161*4882a593Smuzhiyun 	stat = ioread32(bridge->base + LINT_STAT);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* Only look at unmasked interrupts */
164*4882a593Smuzhiyun 	stat &= enable;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (unlikely(!stat))
167*4882a593Smuzhiyun 		return IRQ_NONE;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (stat & CA91CX42_LINT_DMA)
170*4882a593Smuzhiyun 		serviced |= ca91cx42_DMA_irqhandler(bridge);
171*4882a593Smuzhiyun 	if (stat & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
172*4882a593Smuzhiyun 			CA91CX42_LINT_LM3))
173*4882a593Smuzhiyun 		serviced |= ca91cx42_LM_irqhandler(bridge, stat);
174*4882a593Smuzhiyun 	if (stat & CA91CX42_LINT_MBOX)
175*4882a593Smuzhiyun 		serviced |= ca91cx42_MB_irqhandler(bridge, stat);
176*4882a593Smuzhiyun 	if (stat & CA91CX42_LINT_SW_IACK)
177*4882a593Smuzhiyun 		serviced |= ca91cx42_IACK_irqhandler(bridge);
178*4882a593Smuzhiyun 	if (stat & CA91CX42_LINT_VERR)
179*4882a593Smuzhiyun 		serviced |= ca91cx42_VERR_irqhandler(ca91cx42_bridge);
180*4882a593Smuzhiyun 	if (stat & CA91CX42_LINT_LERR)
181*4882a593Smuzhiyun 		serviced |= ca91cx42_LERR_irqhandler(ca91cx42_bridge);
182*4882a593Smuzhiyun 	if (stat & (CA91CX42_LINT_VIRQ1 | CA91CX42_LINT_VIRQ2 |
183*4882a593Smuzhiyun 			CA91CX42_LINT_VIRQ3 | CA91CX42_LINT_VIRQ4 |
184*4882a593Smuzhiyun 			CA91CX42_LINT_VIRQ5 | CA91CX42_LINT_VIRQ6 |
185*4882a593Smuzhiyun 			CA91CX42_LINT_VIRQ7))
186*4882a593Smuzhiyun 		serviced |= ca91cx42_VIRQ_irqhandler(ca91cx42_bridge, stat);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* Clear serviced interrupts */
189*4882a593Smuzhiyun 	iowrite32(serviced, bridge->base + LINT_STAT);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return IRQ_HANDLED;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
ca91cx42_irq_init(struct vme_bridge * ca91cx42_bridge)194*4882a593Smuzhiyun static int ca91cx42_irq_init(struct vme_bridge *ca91cx42_bridge)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	int result, tmp;
197*4882a593Smuzhiyun 	struct pci_dev *pdev;
198*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* Need pdev */
203*4882a593Smuzhiyun 	pdev = to_pci_dev(ca91cx42_bridge->parent);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* Disable interrupts from PCI to VME */
206*4882a593Smuzhiyun 	iowrite32(0, bridge->base + VINT_EN);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Disable PCI interrupts */
209*4882a593Smuzhiyun 	iowrite32(0, bridge->base + LINT_EN);
210*4882a593Smuzhiyun 	/* Clear Any Pending PCI Interrupts */
211*4882a593Smuzhiyun 	iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	result = request_irq(pdev->irq, ca91cx42_irqhandler, IRQF_SHARED,
214*4882a593Smuzhiyun 			driver_name, ca91cx42_bridge);
215*4882a593Smuzhiyun 	if (result) {
216*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Can't get assigned pci irq vector %02X\n",
217*4882a593Smuzhiyun 		       pdev->irq);
218*4882a593Smuzhiyun 		return result;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* Ensure all interrupts are mapped to PCI Interrupt 0 */
222*4882a593Smuzhiyun 	iowrite32(0, bridge->base + LINT_MAP0);
223*4882a593Smuzhiyun 	iowrite32(0, bridge->base + LINT_MAP1);
224*4882a593Smuzhiyun 	iowrite32(0, bridge->base + LINT_MAP2);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* Enable DMA, mailbox & LM Interrupts */
227*4882a593Smuzhiyun 	tmp = CA91CX42_LINT_MBOX3 | CA91CX42_LINT_MBOX2 | CA91CX42_LINT_MBOX1 |
228*4882a593Smuzhiyun 		CA91CX42_LINT_MBOX0 | CA91CX42_LINT_SW_IACK |
229*4882a593Smuzhiyun 		CA91CX42_LINT_VERR | CA91CX42_LINT_LERR | CA91CX42_LINT_DMA;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	iowrite32(tmp, bridge->base + LINT_EN);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
ca91cx42_irq_exit(struct ca91cx42_driver * bridge,struct pci_dev * pdev)236*4882a593Smuzhiyun static void ca91cx42_irq_exit(struct ca91cx42_driver *bridge,
237*4882a593Smuzhiyun 	struct pci_dev *pdev)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct vme_bridge *ca91cx42_bridge;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* Disable interrupts from PCI to VME */
242*4882a593Smuzhiyun 	iowrite32(0, bridge->base + VINT_EN);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* Disable PCI interrupts */
245*4882a593Smuzhiyun 	iowrite32(0, bridge->base + LINT_EN);
246*4882a593Smuzhiyun 	/* Clear Any Pending PCI Interrupts */
247*4882a593Smuzhiyun 	iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	ca91cx42_bridge = container_of((void *)bridge, struct vme_bridge,
250*4882a593Smuzhiyun 				       driver_priv);
251*4882a593Smuzhiyun 	free_irq(pdev->irq, ca91cx42_bridge);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
ca91cx42_iack_received(struct ca91cx42_driver * bridge,int level)254*4882a593Smuzhiyun static int ca91cx42_iack_received(struct ca91cx42_driver *bridge, int level)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	u32 tmp;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	tmp = ioread32(bridge->base + LINT_STAT);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (tmp & (1 << level))
261*4882a593Smuzhiyun 		return 0;
262*4882a593Smuzhiyun 	else
263*4882a593Smuzhiyun 		return 1;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun  * Set up an VME interrupt
268*4882a593Smuzhiyun  */
ca91cx42_irq_set(struct vme_bridge * ca91cx42_bridge,int level,int state,int sync)269*4882a593Smuzhiyun static void ca91cx42_irq_set(struct vme_bridge *ca91cx42_bridge, int level,
270*4882a593Smuzhiyun 	int state, int sync)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct pci_dev *pdev;
274*4882a593Smuzhiyun 	u32 tmp;
275*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* Enable IRQ level */
280*4882a593Smuzhiyun 	tmp = ioread32(bridge->base + LINT_EN);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (state == 0)
283*4882a593Smuzhiyun 		tmp &= ~CA91CX42_LINT_VIRQ[level];
284*4882a593Smuzhiyun 	else
285*4882a593Smuzhiyun 		tmp |= CA91CX42_LINT_VIRQ[level];
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	iowrite32(tmp, bridge->base + LINT_EN);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if ((state == 0) && (sync != 0)) {
290*4882a593Smuzhiyun 		pdev = to_pci_dev(ca91cx42_bridge->parent);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 		synchronize_irq(pdev->irq);
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
ca91cx42_irq_generate(struct vme_bridge * ca91cx42_bridge,int level,int statid)296*4882a593Smuzhiyun static int ca91cx42_irq_generate(struct vme_bridge *ca91cx42_bridge, int level,
297*4882a593Smuzhiyun 	int statid)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	u32 tmp;
300*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Universe can only generate even vectors */
305*4882a593Smuzhiyun 	if (statid & 1)
306*4882a593Smuzhiyun 		return -EINVAL;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	mutex_lock(&bridge->vme_int);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	tmp = ioread32(bridge->base + VINT_EN);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* Set Status/ID */
313*4882a593Smuzhiyun 	iowrite32(statid << 24, bridge->base + STATID);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* Assert VMEbus IRQ */
316*4882a593Smuzhiyun 	tmp = tmp | (1 << (level + 24));
317*4882a593Smuzhiyun 	iowrite32(tmp, bridge->base + VINT_EN);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* Wait for IACK */
320*4882a593Smuzhiyun 	wait_event_interruptible(bridge->iack_queue,
321*4882a593Smuzhiyun 				 ca91cx42_iack_received(bridge, level));
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	/* Return interrupt to low state */
324*4882a593Smuzhiyun 	tmp = ioread32(bridge->base + VINT_EN);
325*4882a593Smuzhiyun 	tmp = tmp & ~(1 << (level + 24));
326*4882a593Smuzhiyun 	iowrite32(tmp, bridge->base + VINT_EN);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	mutex_unlock(&bridge->vme_int);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
ca91cx42_slave_set(struct vme_slave_resource * image,int enabled,unsigned long long vme_base,unsigned long long size,dma_addr_t pci_base,u32 aspace,u32 cycle)333*4882a593Smuzhiyun static int ca91cx42_slave_set(struct vme_slave_resource *image, int enabled,
334*4882a593Smuzhiyun 	unsigned long long vme_base, unsigned long long size,
335*4882a593Smuzhiyun 	dma_addr_t pci_base, u32 aspace, u32 cycle)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	unsigned int i, addr = 0, granularity;
338*4882a593Smuzhiyun 	unsigned int temp_ctl = 0;
339*4882a593Smuzhiyun 	unsigned int vme_bound, pci_offset;
340*4882a593Smuzhiyun 	struct vme_bridge *ca91cx42_bridge;
341*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	ca91cx42_bridge = image->parent;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	i = image->number;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	switch (aspace) {
350*4882a593Smuzhiyun 	case VME_A16:
351*4882a593Smuzhiyun 		addr |= CA91CX42_VSI_CTL_VAS_A16;
352*4882a593Smuzhiyun 		break;
353*4882a593Smuzhiyun 	case VME_A24:
354*4882a593Smuzhiyun 		addr |= CA91CX42_VSI_CTL_VAS_A24;
355*4882a593Smuzhiyun 		break;
356*4882a593Smuzhiyun 	case VME_A32:
357*4882a593Smuzhiyun 		addr |= CA91CX42_VSI_CTL_VAS_A32;
358*4882a593Smuzhiyun 		break;
359*4882a593Smuzhiyun 	case VME_USER1:
360*4882a593Smuzhiyun 		addr |= CA91CX42_VSI_CTL_VAS_USER1;
361*4882a593Smuzhiyun 		break;
362*4882a593Smuzhiyun 	case VME_USER2:
363*4882a593Smuzhiyun 		addr |= CA91CX42_VSI_CTL_VAS_USER2;
364*4882a593Smuzhiyun 		break;
365*4882a593Smuzhiyun 	case VME_A64:
366*4882a593Smuzhiyun 	case VME_CRCSR:
367*4882a593Smuzhiyun 	case VME_USER3:
368*4882a593Smuzhiyun 	case VME_USER4:
369*4882a593Smuzhiyun 	default:
370*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
371*4882a593Smuzhiyun 		return -EINVAL;
372*4882a593Smuzhiyun 		break;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/*
376*4882a593Smuzhiyun 	 * Bound address is a valid address for the window, adjust
377*4882a593Smuzhiyun 	 * accordingly
378*4882a593Smuzhiyun 	 */
379*4882a593Smuzhiyun 	vme_bound = vme_base + size;
380*4882a593Smuzhiyun 	pci_offset = pci_base - vme_base;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if ((i == 0) || (i == 4))
383*4882a593Smuzhiyun 		granularity = 0x1000;
384*4882a593Smuzhiyun 	else
385*4882a593Smuzhiyun 		granularity = 0x10000;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (vme_base & (granularity - 1)) {
388*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Invalid VME base "
389*4882a593Smuzhiyun 			"alignment\n");
390*4882a593Smuzhiyun 		return -EINVAL;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 	if (vme_bound & (granularity - 1)) {
393*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Invalid VME bound "
394*4882a593Smuzhiyun 			"alignment\n");
395*4882a593Smuzhiyun 		return -EINVAL;
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 	if (pci_offset & (granularity - 1)) {
398*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Invalid PCI Offset "
399*4882a593Smuzhiyun 			"alignment\n");
400*4882a593Smuzhiyun 		return -EINVAL;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* Disable while we are mucking around */
404*4882a593Smuzhiyun 	temp_ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
405*4882a593Smuzhiyun 	temp_ctl &= ~CA91CX42_VSI_CTL_EN;
406*4882a593Smuzhiyun 	iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Setup mapping */
409*4882a593Smuzhiyun 	iowrite32(vme_base, bridge->base + CA91CX42_VSI_BS[i]);
410*4882a593Smuzhiyun 	iowrite32(vme_bound, bridge->base + CA91CX42_VSI_BD[i]);
411*4882a593Smuzhiyun 	iowrite32(pci_offset, bridge->base + CA91CX42_VSI_TO[i]);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* Setup address space */
414*4882a593Smuzhiyun 	temp_ctl &= ~CA91CX42_VSI_CTL_VAS_M;
415*4882a593Smuzhiyun 	temp_ctl |= addr;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	/* Setup cycle types */
418*4882a593Smuzhiyun 	temp_ctl &= ~(CA91CX42_VSI_CTL_PGM_M | CA91CX42_VSI_CTL_SUPER_M);
419*4882a593Smuzhiyun 	if (cycle & VME_SUPER)
420*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_VSI_CTL_SUPER_SUPR;
421*4882a593Smuzhiyun 	if (cycle & VME_USER)
422*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_VSI_CTL_SUPER_NPRIV;
423*4882a593Smuzhiyun 	if (cycle & VME_PROG)
424*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_VSI_CTL_PGM_PGM;
425*4882a593Smuzhiyun 	if (cycle & VME_DATA)
426*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_VSI_CTL_PGM_DATA;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* Write ctl reg without enable */
429*4882a593Smuzhiyun 	iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (enabled)
432*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_VSI_CTL_EN;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
ca91cx42_slave_get(struct vme_slave_resource * image,int * enabled,unsigned long long * vme_base,unsigned long long * size,dma_addr_t * pci_base,u32 * aspace,u32 * cycle)439*4882a593Smuzhiyun static int ca91cx42_slave_get(struct vme_slave_resource *image, int *enabled,
440*4882a593Smuzhiyun 	unsigned long long *vme_base, unsigned long long *size,
441*4882a593Smuzhiyun 	dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	unsigned int i, granularity = 0, ctl = 0;
444*4882a593Smuzhiyun 	unsigned long long vme_bound, pci_offset;
445*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	bridge = image->parent->driver_priv;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	i = image->number;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	if ((i == 0) || (i == 4))
452*4882a593Smuzhiyun 		granularity = 0x1000;
453*4882a593Smuzhiyun 	else
454*4882a593Smuzhiyun 		granularity = 0x10000;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/* Read Registers */
457*4882a593Smuzhiyun 	ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	*vme_base = ioread32(bridge->base + CA91CX42_VSI_BS[i]);
460*4882a593Smuzhiyun 	vme_bound = ioread32(bridge->base + CA91CX42_VSI_BD[i]);
461*4882a593Smuzhiyun 	pci_offset = ioread32(bridge->base + CA91CX42_VSI_TO[i]);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	*pci_base = (dma_addr_t)*vme_base + pci_offset;
464*4882a593Smuzhiyun 	*size = (unsigned long long)((vme_bound - *vme_base) + granularity);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	*enabled = 0;
467*4882a593Smuzhiyun 	*aspace = 0;
468*4882a593Smuzhiyun 	*cycle = 0;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if (ctl & CA91CX42_VSI_CTL_EN)
471*4882a593Smuzhiyun 		*enabled = 1;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A16)
474*4882a593Smuzhiyun 		*aspace = VME_A16;
475*4882a593Smuzhiyun 	if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A24)
476*4882a593Smuzhiyun 		*aspace = VME_A24;
477*4882a593Smuzhiyun 	if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A32)
478*4882a593Smuzhiyun 		*aspace = VME_A32;
479*4882a593Smuzhiyun 	if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER1)
480*4882a593Smuzhiyun 		*aspace = VME_USER1;
481*4882a593Smuzhiyun 	if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER2)
482*4882a593Smuzhiyun 		*aspace = VME_USER2;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	if (ctl & CA91CX42_VSI_CTL_SUPER_SUPR)
485*4882a593Smuzhiyun 		*cycle |= VME_SUPER;
486*4882a593Smuzhiyun 	if (ctl & CA91CX42_VSI_CTL_SUPER_NPRIV)
487*4882a593Smuzhiyun 		*cycle |= VME_USER;
488*4882a593Smuzhiyun 	if (ctl & CA91CX42_VSI_CTL_PGM_PGM)
489*4882a593Smuzhiyun 		*cycle |= VME_PROG;
490*4882a593Smuzhiyun 	if (ctl & CA91CX42_VSI_CTL_PGM_DATA)
491*4882a593Smuzhiyun 		*cycle |= VME_DATA;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun  * Allocate and map PCI Resource
498*4882a593Smuzhiyun  */
ca91cx42_alloc_resource(struct vme_master_resource * image,unsigned long long size)499*4882a593Smuzhiyun static int ca91cx42_alloc_resource(struct vme_master_resource *image,
500*4882a593Smuzhiyun 	unsigned long long size)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	unsigned long long existing_size;
503*4882a593Smuzhiyun 	int retval = 0;
504*4882a593Smuzhiyun 	struct pci_dev *pdev;
505*4882a593Smuzhiyun 	struct vme_bridge *ca91cx42_bridge;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	ca91cx42_bridge = image->parent;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	/* Find pci_dev container of dev */
510*4882a593Smuzhiyun 	if (!ca91cx42_bridge->parent) {
511*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Dev entry NULL\n");
512*4882a593Smuzhiyun 		return -EINVAL;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 	pdev = to_pci_dev(ca91cx42_bridge->parent);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	existing_size = (unsigned long long)(image->bus_resource.end -
517*4882a593Smuzhiyun 		image->bus_resource.start);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* If the existing size is OK, return */
520*4882a593Smuzhiyun 	if (existing_size == (size - 1))
521*4882a593Smuzhiyun 		return 0;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (existing_size != 0) {
524*4882a593Smuzhiyun 		iounmap(image->kern_base);
525*4882a593Smuzhiyun 		image->kern_base = NULL;
526*4882a593Smuzhiyun 		kfree(image->bus_resource.name);
527*4882a593Smuzhiyun 		release_resource(&image->bus_resource);
528*4882a593Smuzhiyun 		memset(&image->bus_resource, 0, sizeof(image->bus_resource));
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	if (!image->bus_resource.name) {
532*4882a593Smuzhiyun 		image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
533*4882a593Smuzhiyun 		if (!image->bus_resource.name) {
534*4882a593Smuzhiyun 			retval = -ENOMEM;
535*4882a593Smuzhiyun 			goto err_name;
536*4882a593Smuzhiyun 		}
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	sprintf((char *)image->bus_resource.name, "%s.%d",
540*4882a593Smuzhiyun 		ca91cx42_bridge->name, image->number);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	image->bus_resource.start = 0;
543*4882a593Smuzhiyun 	image->bus_resource.end = (unsigned long)size;
544*4882a593Smuzhiyun 	image->bus_resource.flags = IORESOURCE_MEM;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	retval = pci_bus_alloc_resource(pdev->bus,
547*4882a593Smuzhiyun 		&image->bus_resource, size, 0x10000, PCIBIOS_MIN_MEM,
548*4882a593Smuzhiyun 		0, NULL, NULL);
549*4882a593Smuzhiyun 	if (retval) {
550*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Failed to allocate mem "
551*4882a593Smuzhiyun 			"resource for window %d size 0x%lx start 0x%lx\n",
552*4882a593Smuzhiyun 			image->number, (unsigned long)size,
553*4882a593Smuzhiyun 			(unsigned long)image->bus_resource.start);
554*4882a593Smuzhiyun 		goto err_resource;
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	image->kern_base = ioremap(
558*4882a593Smuzhiyun 		image->bus_resource.start, size);
559*4882a593Smuzhiyun 	if (!image->kern_base) {
560*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Failed to remap resource\n");
561*4882a593Smuzhiyun 		retval = -ENOMEM;
562*4882a593Smuzhiyun 		goto err_remap;
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	return 0;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun err_remap:
568*4882a593Smuzhiyun 	release_resource(&image->bus_resource);
569*4882a593Smuzhiyun err_resource:
570*4882a593Smuzhiyun 	kfree(image->bus_resource.name);
571*4882a593Smuzhiyun 	memset(&image->bus_resource, 0, sizeof(image->bus_resource));
572*4882a593Smuzhiyun err_name:
573*4882a593Smuzhiyun 	return retval;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun /*
577*4882a593Smuzhiyun  * Free and unmap PCI Resource
578*4882a593Smuzhiyun  */
ca91cx42_free_resource(struct vme_master_resource * image)579*4882a593Smuzhiyun static void ca91cx42_free_resource(struct vme_master_resource *image)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	iounmap(image->kern_base);
582*4882a593Smuzhiyun 	image->kern_base = NULL;
583*4882a593Smuzhiyun 	release_resource(&image->bus_resource);
584*4882a593Smuzhiyun 	kfree(image->bus_resource.name);
585*4882a593Smuzhiyun 	memset(&image->bus_resource, 0, sizeof(image->bus_resource));
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 
ca91cx42_master_set(struct vme_master_resource * image,int enabled,unsigned long long vme_base,unsigned long long size,u32 aspace,u32 cycle,u32 dwidth)589*4882a593Smuzhiyun static int ca91cx42_master_set(struct vme_master_resource *image, int enabled,
590*4882a593Smuzhiyun 	unsigned long long vme_base, unsigned long long size, u32 aspace,
591*4882a593Smuzhiyun 	u32 cycle, u32 dwidth)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	int retval = 0;
594*4882a593Smuzhiyun 	unsigned int i, granularity = 0;
595*4882a593Smuzhiyun 	unsigned int temp_ctl = 0;
596*4882a593Smuzhiyun 	unsigned long long pci_bound, vme_offset, pci_base;
597*4882a593Smuzhiyun 	struct vme_bridge *ca91cx42_bridge;
598*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	ca91cx42_bridge = image->parent;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	i = image->number;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	if ((i == 0) || (i == 4))
607*4882a593Smuzhiyun 		granularity = 0x1000;
608*4882a593Smuzhiyun 	else
609*4882a593Smuzhiyun 		granularity = 0x10000;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	/* Verify input data */
612*4882a593Smuzhiyun 	if (vme_base & (granularity - 1)) {
613*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
614*4882a593Smuzhiyun 			"alignment\n");
615*4882a593Smuzhiyun 		retval = -EINVAL;
616*4882a593Smuzhiyun 		goto err_window;
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 	if (size & (granularity - 1)) {
619*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
620*4882a593Smuzhiyun 			"alignment\n");
621*4882a593Smuzhiyun 		retval = -EINVAL;
622*4882a593Smuzhiyun 		goto err_window;
623*4882a593Smuzhiyun 	}
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	spin_lock(&image->lock);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/*
628*4882a593Smuzhiyun 	 * Let's allocate the resource here rather than further up the stack as
629*4882a593Smuzhiyun 	 * it avoids pushing loads of bus dependent stuff up the stack
630*4882a593Smuzhiyun 	 */
631*4882a593Smuzhiyun 	retval = ca91cx42_alloc_resource(image, size);
632*4882a593Smuzhiyun 	if (retval) {
633*4882a593Smuzhiyun 		spin_unlock(&image->lock);
634*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Unable to allocate memory "
635*4882a593Smuzhiyun 			"for resource name\n");
636*4882a593Smuzhiyun 		retval = -ENOMEM;
637*4882a593Smuzhiyun 		goto err_res;
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	pci_base = (unsigned long long)image->bus_resource.start;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	/*
643*4882a593Smuzhiyun 	 * Bound address is a valid address for the window, adjust
644*4882a593Smuzhiyun 	 * according to window granularity.
645*4882a593Smuzhiyun 	 */
646*4882a593Smuzhiyun 	pci_bound = pci_base + size;
647*4882a593Smuzhiyun 	vme_offset = vme_base - pci_base;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* Disable while we are mucking around */
650*4882a593Smuzhiyun 	temp_ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
651*4882a593Smuzhiyun 	temp_ctl &= ~CA91CX42_LSI_CTL_EN;
652*4882a593Smuzhiyun 	iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/* Setup cycle types */
655*4882a593Smuzhiyun 	temp_ctl &= ~CA91CX42_LSI_CTL_VCT_M;
656*4882a593Smuzhiyun 	if (cycle & VME_BLT)
657*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VCT_BLT;
658*4882a593Smuzhiyun 	if (cycle & VME_MBLT)
659*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VCT_MBLT;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	/* Setup data width */
662*4882a593Smuzhiyun 	temp_ctl &= ~CA91CX42_LSI_CTL_VDW_M;
663*4882a593Smuzhiyun 	switch (dwidth) {
664*4882a593Smuzhiyun 	case VME_D8:
665*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VDW_D8;
666*4882a593Smuzhiyun 		break;
667*4882a593Smuzhiyun 	case VME_D16:
668*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VDW_D16;
669*4882a593Smuzhiyun 		break;
670*4882a593Smuzhiyun 	case VME_D32:
671*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VDW_D32;
672*4882a593Smuzhiyun 		break;
673*4882a593Smuzhiyun 	case VME_D64:
674*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VDW_D64;
675*4882a593Smuzhiyun 		break;
676*4882a593Smuzhiyun 	default:
677*4882a593Smuzhiyun 		spin_unlock(&image->lock);
678*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Invalid data width\n");
679*4882a593Smuzhiyun 		retval = -EINVAL;
680*4882a593Smuzhiyun 		goto err_dwidth;
681*4882a593Smuzhiyun 		break;
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	/* Setup address space */
685*4882a593Smuzhiyun 	temp_ctl &= ~CA91CX42_LSI_CTL_VAS_M;
686*4882a593Smuzhiyun 	switch (aspace) {
687*4882a593Smuzhiyun 	case VME_A16:
688*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VAS_A16;
689*4882a593Smuzhiyun 		break;
690*4882a593Smuzhiyun 	case VME_A24:
691*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VAS_A24;
692*4882a593Smuzhiyun 		break;
693*4882a593Smuzhiyun 	case VME_A32:
694*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VAS_A32;
695*4882a593Smuzhiyun 		break;
696*4882a593Smuzhiyun 	case VME_CRCSR:
697*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VAS_CRCSR;
698*4882a593Smuzhiyun 		break;
699*4882a593Smuzhiyun 	case VME_USER1:
700*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VAS_USER1;
701*4882a593Smuzhiyun 		break;
702*4882a593Smuzhiyun 	case VME_USER2:
703*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_VAS_USER2;
704*4882a593Smuzhiyun 		break;
705*4882a593Smuzhiyun 	case VME_A64:
706*4882a593Smuzhiyun 	case VME_USER3:
707*4882a593Smuzhiyun 	case VME_USER4:
708*4882a593Smuzhiyun 	default:
709*4882a593Smuzhiyun 		spin_unlock(&image->lock);
710*4882a593Smuzhiyun 		dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
711*4882a593Smuzhiyun 		retval = -EINVAL;
712*4882a593Smuzhiyun 		goto err_aspace;
713*4882a593Smuzhiyun 		break;
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	temp_ctl &= ~(CA91CX42_LSI_CTL_PGM_M | CA91CX42_LSI_CTL_SUPER_M);
717*4882a593Smuzhiyun 	if (cycle & VME_SUPER)
718*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_SUPER_SUPR;
719*4882a593Smuzhiyun 	if (cycle & VME_PROG)
720*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_PGM_PGM;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	/* Setup mapping */
723*4882a593Smuzhiyun 	iowrite32(pci_base, bridge->base + CA91CX42_LSI_BS[i]);
724*4882a593Smuzhiyun 	iowrite32(pci_bound, bridge->base + CA91CX42_LSI_BD[i]);
725*4882a593Smuzhiyun 	iowrite32(vme_offset, bridge->base + CA91CX42_LSI_TO[i]);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	/* Write ctl reg without enable */
728*4882a593Smuzhiyun 	iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	if (enabled)
731*4882a593Smuzhiyun 		temp_ctl |= CA91CX42_LSI_CTL_EN;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	spin_unlock(&image->lock);
736*4882a593Smuzhiyun 	return 0;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun err_aspace:
739*4882a593Smuzhiyun err_dwidth:
740*4882a593Smuzhiyun 	ca91cx42_free_resource(image);
741*4882a593Smuzhiyun err_res:
742*4882a593Smuzhiyun err_window:
743*4882a593Smuzhiyun 	return retval;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
__ca91cx42_master_get(struct vme_master_resource * image,int * enabled,unsigned long long * vme_base,unsigned long long * size,u32 * aspace,u32 * cycle,u32 * dwidth)746*4882a593Smuzhiyun static int __ca91cx42_master_get(struct vme_master_resource *image,
747*4882a593Smuzhiyun 	int *enabled, unsigned long long *vme_base, unsigned long long *size,
748*4882a593Smuzhiyun 	u32 *aspace, u32 *cycle, u32 *dwidth)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	unsigned int i, ctl;
751*4882a593Smuzhiyun 	unsigned long long pci_base, pci_bound, vme_offset;
752*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	bridge = image->parent->driver_priv;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	i = image->number;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	pci_base = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
761*4882a593Smuzhiyun 	vme_offset = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
762*4882a593Smuzhiyun 	pci_bound = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	*vme_base = pci_base + vme_offset;
765*4882a593Smuzhiyun 	*size = (unsigned long long)(pci_bound - pci_base);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	*enabled = 0;
768*4882a593Smuzhiyun 	*aspace = 0;
769*4882a593Smuzhiyun 	*cycle = 0;
770*4882a593Smuzhiyun 	*dwidth = 0;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	if (ctl & CA91CX42_LSI_CTL_EN)
773*4882a593Smuzhiyun 		*enabled = 1;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	/* Setup address space */
776*4882a593Smuzhiyun 	switch (ctl & CA91CX42_LSI_CTL_VAS_M) {
777*4882a593Smuzhiyun 	case CA91CX42_LSI_CTL_VAS_A16:
778*4882a593Smuzhiyun 		*aspace = VME_A16;
779*4882a593Smuzhiyun 		break;
780*4882a593Smuzhiyun 	case CA91CX42_LSI_CTL_VAS_A24:
781*4882a593Smuzhiyun 		*aspace = VME_A24;
782*4882a593Smuzhiyun 		break;
783*4882a593Smuzhiyun 	case CA91CX42_LSI_CTL_VAS_A32:
784*4882a593Smuzhiyun 		*aspace = VME_A32;
785*4882a593Smuzhiyun 		break;
786*4882a593Smuzhiyun 	case CA91CX42_LSI_CTL_VAS_CRCSR:
787*4882a593Smuzhiyun 		*aspace = VME_CRCSR;
788*4882a593Smuzhiyun 		break;
789*4882a593Smuzhiyun 	case CA91CX42_LSI_CTL_VAS_USER1:
790*4882a593Smuzhiyun 		*aspace = VME_USER1;
791*4882a593Smuzhiyun 		break;
792*4882a593Smuzhiyun 	case CA91CX42_LSI_CTL_VAS_USER2:
793*4882a593Smuzhiyun 		*aspace = VME_USER2;
794*4882a593Smuzhiyun 		break;
795*4882a593Smuzhiyun 	}
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	/* XXX Not sure howto check for MBLT */
798*4882a593Smuzhiyun 	/* Setup cycle types */
799*4882a593Smuzhiyun 	if (ctl & CA91CX42_LSI_CTL_VCT_BLT)
800*4882a593Smuzhiyun 		*cycle |= VME_BLT;
801*4882a593Smuzhiyun 	else
802*4882a593Smuzhiyun 		*cycle |= VME_SCT;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	if (ctl & CA91CX42_LSI_CTL_SUPER_SUPR)
805*4882a593Smuzhiyun 		*cycle |= VME_SUPER;
806*4882a593Smuzhiyun 	else
807*4882a593Smuzhiyun 		*cycle |= VME_USER;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	if (ctl & CA91CX42_LSI_CTL_PGM_PGM)
810*4882a593Smuzhiyun 		*cycle = VME_PROG;
811*4882a593Smuzhiyun 	else
812*4882a593Smuzhiyun 		*cycle = VME_DATA;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	/* Setup data width */
815*4882a593Smuzhiyun 	switch (ctl & CA91CX42_LSI_CTL_VDW_M) {
816*4882a593Smuzhiyun 	case CA91CX42_LSI_CTL_VDW_D8:
817*4882a593Smuzhiyun 		*dwidth = VME_D8;
818*4882a593Smuzhiyun 		break;
819*4882a593Smuzhiyun 	case CA91CX42_LSI_CTL_VDW_D16:
820*4882a593Smuzhiyun 		*dwidth = VME_D16;
821*4882a593Smuzhiyun 		break;
822*4882a593Smuzhiyun 	case CA91CX42_LSI_CTL_VDW_D32:
823*4882a593Smuzhiyun 		*dwidth = VME_D32;
824*4882a593Smuzhiyun 		break;
825*4882a593Smuzhiyun 	case CA91CX42_LSI_CTL_VDW_D64:
826*4882a593Smuzhiyun 		*dwidth = VME_D64;
827*4882a593Smuzhiyun 		break;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	return 0;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
ca91cx42_master_get(struct vme_master_resource * image,int * enabled,unsigned long long * vme_base,unsigned long long * size,u32 * aspace,u32 * cycle,u32 * dwidth)833*4882a593Smuzhiyun static int ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
834*4882a593Smuzhiyun 	unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
835*4882a593Smuzhiyun 	u32 *cycle, u32 *dwidth)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	int retval;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	spin_lock(&image->lock);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	retval = __ca91cx42_master_get(image, enabled, vme_base, size, aspace,
842*4882a593Smuzhiyun 		cycle, dwidth);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	spin_unlock(&image->lock);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	return retval;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
ca91cx42_master_read(struct vme_master_resource * image,void * buf,size_t count,loff_t offset)849*4882a593Smuzhiyun static ssize_t ca91cx42_master_read(struct vme_master_resource *image,
850*4882a593Smuzhiyun 	void *buf, size_t count, loff_t offset)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	ssize_t retval;
853*4882a593Smuzhiyun 	void __iomem *addr = image->kern_base + offset;
854*4882a593Smuzhiyun 	unsigned int done = 0;
855*4882a593Smuzhiyun 	unsigned int count32;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	if (count == 0)
858*4882a593Smuzhiyun 		return 0;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	spin_lock(&image->lock);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	/* The following code handles VME address alignment. We cannot use
863*4882a593Smuzhiyun 	 * memcpy_xxx here because it may cut data transfers in to 8-bit
864*4882a593Smuzhiyun 	 * cycles when D16 or D32 cycles are required on the VME bus.
865*4882a593Smuzhiyun 	 * On the other hand, the bridge itself assures that the maximum data
866*4882a593Smuzhiyun 	 * cycle configured for the transfer is used and splits it
867*4882a593Smuzhiyun 	 * automatically for non-aligned addresses, so we don't want the
868*4882a593Smuzhiyun 	 * overhead of needlessly forcing small transfers for the entire cycle.
869*4882a593Smuzhiyun 	 */
870*4882a593Smuzhiyun 	if ((uintptr_t)addr & 0x1) {
871*4882a593Smuzhiyun 		*(u8 *)buf = ioread8(addr);
872*4882a593Smuzhiyun 		done += 1;
873*4882a593Smuzhiyun 		if (done == count)
874*4882a593Smuzhiyun 			goto out;
875*4882a593Smuzhiyun 	}
876*4882a593Smuzhiyun 	if ((uintptr_t)(addr + done) & 0x2) {
877*4882a593Smuzhiyun 		if ((count - done) < 2) {
878*4882a593Smuzhiyun 			*(u8 *)(buf + done) = ioread8(addr + done);
879*4882a593Smuzhiyun 			done += 1;
880*4882a593Smuzhiyun 			goto out;
881*4882a593Smuzhiyun 		} else {
882*4882a593Smuzhiyun 			*(u16 *)(buf + done) = ioread16(addr + done);
883*4882a593Smuzhiyun 			done += 2;
884*4882a593Smuzhiyun 		}
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	count32 = (count - done) & ~0x3;
888*4882a593Smuzhiyun 	while (done < count32) {
889*4882a593Smuzhiyun 		*(u32 *)(buf + done) = ioread32(addr + done);
890*4882a593Smuzhiyun 		done += 4;
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	if ((count - done) & 0x2) {
894*4882a593Smuzhiyun 		*(u16 *)(buf + done) = ioread16(addr + done);
895*4882a593Smuzhiyun 		done += 2;
896*4882a593Smuzhiyun 	}
897*4882a593Smuzhiyun 	if ((count - done) & 0x1) {
898*4882a593Smuzhiyun 		*(u8 *)(buf + done) = ioread8(addr + done);
899*4882a593Smuzhiyun 		done += 1;
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun out:
902*4882a593Smuzhiyun 	retval = count;
903*4882a593Smuzhiyun 	spin_unlock(&image->lock);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	return retval;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
ca91cx42_master_write(struct vme_master_resource * image,void * buf,size_t count,loff_t offset)908*4882a593Smuzhiyun static ssize_t ca91cx42_master_write(struct vme_master_resource *image,
909*4882a593Smuzhiyun 	void *buf, size_t count, loff_t offset)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun 	ssize_t retval;
912*4882a593Smuzhiyun 	void __iomem *addr = image->kern_base + offset;
913*4882a593Smuzhiyun 	unsigned int done = 0;
914*4882a593Smuzhiyun 	unsigned int count32;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	if (count == 0)
917*4882a593Smuzhiyun 		return 0;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	spin_lock(&image->lock);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/* Here we apply for the same strategy we do in master_read
922*4882a593Smuzhiyun 	 * function in order to assure the correct cycles.
923*4882a593Smuzhiyun 	 */
924*4882a593Smuzhiyun 	if ((uintptr_t)addr & 0x1) {
925*4882a593Smuzhiyun 		iowrite8(*(u8 *)buf, addr);
926*4882a593Smuzhiyun 		done += 1;
927*4882a593Smuzhiyun 		if (done == count)
928*4882a593Smuzhiyun 			goto out;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 	if ((uintptr_t)(addr + done) & 0x2) {
931*4882a593Smuzhiyun 		if ((count - done) < 2) {
932*4882a593Smuzhiyun 			iowrite8(*(u8 *)(buf + done), addr + done);
933*4882a593Smuzhiyun 			done += 1;
934*4882a593Smuzhiyun 			goto out;
935*4882a593Smuzhiyun 		} else {
936*4882a593Smuzhiyun 			iowrite16(*(u16 *)(buf + done), addr + done);
937*4882a593Smuzhiyun 			done += 2;
938*4882a593Smuzhiyun 		}
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	count32 = (count - done) & ~0x3;
942*4882a593Smuzhiyun 	while (done < count32) {
943*4882a593Smuzhiyun 		iowrite32(*(u32 *)(buf + done), addr + done);
944*4882a593Smuzhiyun 		done += 4;
945*4882a593Smuzhiyun 	}
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	if ((count - done) & 0x2) {
948*4882a593Smuzhiyun 		iowrite16(*(u16 *)(buf + done), addr + done);
949*4882a593Smuzhiyun 		done += 2;
950*4882a593Smuzhiyun 	}
951*4882a593Smuzhiyun 	if ((count - done) & 0x1) {
952*4882a593Smuzhiyun 		iowrite8(*(u8 *)(buf + done), addr + done);
953*4882a593Smuzhiyun 		done += 1;
954*4882a593Smuzhiyun 	}
955*4882a593Smuzhiyun out:
956*4882a593Smuzhiyun 	retval = count;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	spin_unlock(&image->lock);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	return retval;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun 
ca91cx42_master_rmw(struct vme_master_resource * image,unsigned int mask,unsigned int compare,unsigned int swap,loff_t offset)963*4882a593Smuzhiyun static unsigned int ca91cx42_master_rmw(struct vme_master_resource *image,
964*4882a593Smuzhiyun 	unsigned int mask, unsigned int compare, unsigned int swap,
965*4882a593Smuzhiyun 	loff_t offset)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	u32 result;
968*4882a593Smuzhiyun 	uintptr_t pci_addr;
969*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
970*4882a593Smuzhiyun 	struct device *dev;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	bridge = image->parent->driver_priv;
973*4882a593Smuzhiyun 	dev = image->parent->parent;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	/* Find the PCI address that maps to the desired VME address */
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	/* Locking as we can only do one of these at a time */
978*4882a593Smuzhiyun 	mutex_lock(&bridge->vme_rmw);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	/* Lock image */
981*4882a593Smuzhiyun 	spin_lock(&image->lock);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	pci_addr = (uintptr_t)image->kern_base + offset;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	/* Address must be 4-byte aligned */
986*4882a593Smuzhiyun 	if (pci_addr & 0x3) {
987*4882a593Smuzhiyun 		dev_err(dev, "RMW Address not 4-byte aligned\n");
988*4882a593Smuzhiyun 		result = -EINVAL;
989*4882a593Smuzhiyun 		goto out;
990*4882a593Smuzhiyun 	}
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	/* Ensure RMW Disabled whilst configuring */
993*4882a593Smuzhiyun 	iowrite32(0, bridge->base + SCYC_CTL);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	/* Configure registers */
996*4882a593Smuzhiyun 	iowrite32(mask, bridge->base + SCYC_EN);
997*4882a593Smuzhiyun 	iowrite32(compare, bridge->base + SCYC_CMP);
998*4882a593Smuzhiyun 	iowrite32(swap, bridge->base + SCYC_SWP);
999*4882a593Smuzhiyun 	iowrite32(pci_addr, bridge->base + SCYC_ADDR);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	/* Enable RMW */
1002*4882a593Smuzhiyun 	iowrite32(CA91CX42_SCYC_CTL_CYC_RMW, bridge->base + SCYC_CTL);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	/* Kick process off with a read to the required address. */
1005*4882a593Smuzhiyun 	result = ioread32(image->kern_base + offset);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	/* Disable RMW */
1008*4882a593Smuzhiyun 	iowrite32(0, bridge->base + SCYC_CTL);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun out:
1011*4882a593Smuzhiyun 	spin_unlock(&image->lock);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	mutex_unlock(&bridge->vme_rmw);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	return result;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
ca91cx42_dma_list_add(struct vme_dma_list * list,struct vme_dma_attr * src,struct vme_dma_attr * dest,size_t count)1018*4882a593Smuzhiyun static int ca91cx42_dma_list_add(struct vme_dma_list *list,
1019*4882a593Smuzhiyun 	struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	struct ca91cx42_dma_entry *entry, *prev;
1022*4882a593Smuzhiyun 	struct vme_dma_pci *pci_attr;
1023*4882a593Smuzhiyun 	struct vme_dma_vme *vme_attr;
1024*4882a593Smuzhiyun 	dma_addr_t desc_ptr;
1025*4882a593Smuzhiyun 	int retval = 0;
1026*4882a593Smuzhiyun 	struct device *dev;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	dev = list->parent->parent->parent;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	/* XXX descriptor must be aligned on 64-bit boundaries */
1031*4882a593Smuzhiyun 	entry = kmalloc(sizeof(*entry), GFP_KERNEL);
1032*4882a593Smuzhiyun 	if (!entry) {
1033*4882a593Smuzhiyun 		retval = -ENOMEM;
1034*4882a593Smuzhiyun 		goto err_mem;
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	/* Test descriptor alignment */
1038*4882a593Smuzhiyun 	if ((unsigned long)&entry->descriptor & CA91CX42_DCPP_M) {
1039*4882a593Smuzhiyun 		dev_err(dev, "Descriptor not aligned to 16 byte boundary as "
1040*4882a593Smuzhiyun 			"required: %p\n", &entry->descriptor);
1041*4882a593Smuzhiyun 		retval = -EINVAL;
1042*4882a593Smuzhiyun 		goto err_align;
1043*4882a593Smuzhiyun 	}
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	memset(&entry->descriptor, 0, sizeof(entry->descriptor));
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	if (dest->type == VME_DMA_VME) {
1048*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_L2V;
1049*4882a593Smuzhiyun 		vme_attr = dest->private;
1050*4882a593Smuzhiyun 		pci_attr = src->private;
1051*4882a593Smuzhiyun 	} else {
1052*4882a593Smuzhiyun 		vme_attr = src->private;
1053*4882a593Smuzhiyun 		pci_attr = dest->private;
1054*4882a593Smuzhiyun 	}
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	/* Check we can do fulfill required attributes */
1057*4882a593Smuzhiyun 	if ((vme_attr->aspace & ~(VME_A16 | VME_A24 | VME_A32 | VME_USER1 |
1058*4882a593Smuzhiyun 		VME_USER2)) != 0) {
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 		dev_err(dev, "Unsupported cycle type\n");
1061*4882a593Smuzhiyun 		retval = -EINVAL;
1062*4882a593Smuzhiyun 		goto err_aspace;
1063*4882a593Smuzhiyun 	}
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	if ((vme_attr->cycle & ~(VME_SCT | VME_BLT | VME_SUPER | VME_USER |
1066*4882a593Smuzhiyun 		VME_PROG | VME_DATA)) != 0) {
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 		dev_err(dev, "Unsupported cycle type\n");
1069*4882a593Smuzhiyun 		retval = -EINVAL;
1070*4882a593Smuzhiyun 		goto err_cycle;
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	/* Check to see if we can fulfill source and destination */
1074*4882a593Smuzhiyun 	if (!(((src->type == VME_DMA_PCI) && (dest->type == VME_DMA_VME)) ||
1075*4882a593Smuzhiyun 		((src->type == VME_DMA_VME) && (dest->type == VME_DMA_PCI)))) {
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 		dev_err(dev, "Cannot perform transfer with this "
1078*4882a593Smuzhiyun 			"source-destination combination\n");
1079*4882a593Smuzhiyun 		retval = -EINVAL;
1080*4882a593Smuzhiyun 		goto err_direct;
1081*4882a593Smuzhiyun 	}
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	/* Setup cycle types */
1084*4882a593Smuzhiyun 	if (vme_attr->cycle & VME_BLT)
1085*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_VCT_BLT;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	/* Setup data width */
1088*4882a593Smuzhiyun 	switch (vme_attr->dwidth) {
1089*4882a593Smuzhiyun 	case VME_D8:
1090*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D8;
1091*4882a593Smuzhiyun 		break;
1092*4882a593Smuzhiyun 	case VME_D16:
1093*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D16;
1094*4882a593Smuzhiyun 		break;
1095*4882a593Smuzhiyun 	case VME_D32:
1096*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D32;
1097*4882a593Smuzhiyun 		break;
1098*4882a593Smuzhiyun 	case VME_D64:
1099*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D64;
1100*4882a593Smuzhiyun 		break;
1101*4882a593Smuzhiyun 	default:
1102*4882a593Smuzhiyun 		dev_err(dev, "Invalid data width\n");
1103*4882a593Smuzhiyun 		return -EINVAL;
1104*4882a593Smuzhiyun 	}
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	/* Setup address space */
1107*4882a593Smuzhiyun 	switch (vme_attr->aspace) {
1108*4882a593Smuzhiyun 	case VME_A16:
1109*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A16;
1110*4882a593Smuzhiyun 		break;
1111*4882a593Smuzhiyun 	case VME_A24:
1112*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A24;
1113*4882a593Smuzhiyun 		break;
1114*4882a593Smuzhiyun 	case VME_A32:
1115*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A32;
1116*4882a593Smuzhiyun 		break;
1117*4882a593Smuzhiyun 	case VME_USER1:
1118*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER1;
1119*4882a593Smuzhiyun 		break;
1120*4882a593Smuzhiyun 	case VME_USER2:
1121*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER2;
1122*4882a593Smuzhiyun 		break;
1123*4882a593Smuzhiyun 	default:
1124*4882a593Smuzhiyun 		dev_err(dev, "Invalid address space\n");
1125*4882a593Smuzhiyun 		return -EINVAL;
1126*4882a593Smuzhiyun 		break;
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	if (vme_attr->cycle & VME_SUPER)
1130*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_SUPER_SUPR;
1131*4882a593Smuzhiyun 	if (vme_attr->cycle & VME_PROG)
1132*4882a593Smuzhiyun 		entry->descriptor.dctl |= CA91CX42_DCTL_PGM_PGM;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	entry->descriptor.dtbc = count;
1135*4882a593Smuzhiyun 	entry->descriptor.dla = pci_attr->address;
1136*4882a593Smuzhiyun 	entry->descriptor.dva = vme_attr->address;
1137*4882a593Smuzhiyun 	entry->descriptor.dcpp = CA91CX42_DCPP_NULL;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/* Add to list */
1140*4882a593Smuzhiyun 	list_add_tail(&entry->list, &list->entries);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	/* Fill out previous descriptors "Next Address" */
1143*4882a593Smuzhiyun 	if (entry->list.prev != &list->entries) {
1144*4882a593Smuzhiyun 		prev = list_entry(entry->list.prev, struct ca91cx42_dma_entry,
1145*4882a593Smuzhiyun 			list);
1146*4882a593Smuzhiyun 		/* We need the bus address for the pointer */
1147*4882a593Smuzhiyun 		desc_ptr = virt_to_bus(&entry->descriptor);
1148*4882a593Smuzhiyun 		prev->descriptor.dcpp = desc_ptr & ~CA91CX42_DCPP_M;
1149*4882a593Smuzhiyun 	}
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	return 0;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun err_cycle:
1154*4882a593Smuzhiyun err_aspace:
1155*4882a593Smuzhiyun err_direct:
1156*4882a593Smuzhiyun err_align:
1157*4882a593Smuzhiyun 	kfree(entry);
1158*4882a593Smuzhiyun err_mem:
1159*4882a593Smuzhiyun 	return retval;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun 
ca91cx42_dma_busy(struct vme_bridge * ca91cx42_bridge)1162*4882a593Smuzhiyun static int ca91cx42_dma_busy(struct vme_bridge *ca91cx42_bridge)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 	u32 tmp;
1165*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	tmp = ioread32(bridge->base + DGCS);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	if (tmp & CA91CX42_DGCS_ACT)
1172*4882a593Smuzhiyun 		return 0;
1173*4882a593Smuzhiyun 	else
1174*4882a593Smuzhiyun 		return 1;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
ca91cx42_dma_list_exec(struct vme_dma_list * list)1177*4882a593Smuzhiyun static int ca91cx42_dma_list_exec(struct vme_dma_list *list)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	struct vme_dma_resource *ctrlr;
1180*4882a593Smuzhiyun 	struct ca91cx42_dma_entry *entry;
1181*4882a593Smuzhiyun 	int retval;
1182*4882a593Smuzhiyun 	dma_addr_t bus_addr;
1183*4882a593Smuzhiyun 	u32 val;
1184*4882a593Smuzhiyun 	struct device *dev;
1185*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	ctrlr = list->parent;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	bridge = ctrlr->parent->driver_priv;
1190*4882a593Smuzhiyun 	dev = ctrlr->parent->parent;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	mutex_lock(&ctrlr->mtx);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	if (!(list_empty(&ctrlr->running))) {
1195*4882a593Smuzhiyun 		/*
1196*4882a593Smuzhiyun 		 * XXX We have an active DMA transfer and currently haven't
1197*4882a593Smuzhiyun 		 *     sorted out the mechanism for "pending" DMA transfers.
1198*4882a593Smuzhiyun 		 *     Return busy.
1199*4882a593Smuzhiyun 		 */
1200*4882a593Smuzhiyun 		/* Need to add to pending here */
1201*4882a593Smuzhiyun 		mutex_unlock(&ctrlr->mtx);
1202*4882a593Smuzhiyun 		return -EBUSY;
1203*4882a593Smuzhiyun 	} else {
1204*4882a593Smuzhiyun 		list_add(&list->list, &ctrlr->running);
1205*4882a593Smuzhiyun 	}
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	/* Get first bus address and write into registers */
1208*4882a593Smuzhiyun 	entry = list_first_entry(&list->entries, struct ca91cx42_dma_entry,
1209*4882a593Smuzhiyun 		list);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	bus_addr = virt_to_bus(&entry->descriptor);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	mutex_unlock(&ctrlr->mtx);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	iowrite32(0, bridge->base + DTBC);
1216*4882a593Smuzhiyun 	iowrite32(bus_addr & ~CA91CX42_DCPP_M, bridge->base + DCPP);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	/* Start the operation */
1219*4882a593Smuzhiyun 	val = ioread32(bridge->base + DGCS);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	/* XXX Could set VMEbus On and Off Counters here */
1222*4882a593Smuzhiyun 	val &= (CA91CX42_DGCS_VON_M | CA91CX42_DGCS_VOFF_M);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	val |= (CA91CX42_DGCS_CHAIN | CA91CX42_DGCS_STOP | CA91CX42_DGCS_HALT |
1225*4882a593Smuzhiyun 		CA91CX42_DGCS_DONE | CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
1226*4882a593Smuzhiyun 		CA91CX42_DGCS_PERR);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	iowrite32(val, bridge->base + DGCS);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	val |= CA91CX42_DGCS_GO;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	iowrite32(val, bridge->base + DGCS);
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	retval = wait_event_interruptible(bridge->dma_queue,
1235*4882a593Smuzhiyun 					  ca91cx42_dma_busy(ctrlr->parent));
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	if (retval) {
1238*4882a593Smuzhiyun 		val = ioread32(bridge->base + DGCS);
1239*4882a593Smuzhiyun 		iowrite32(val | CA91CX42_DGCS_STOP_REQ, bridge->base + DGCS);
1240*4882a593Smuzhiyun 		/* Wait for the operation to abort */
1241*4882a593Smuzhiyun 		wait_event(bridge->dma_queue,
1242*4882a593Smuzhiyun 			   ca91cx42_dma_busy(ctrlr->parent));
1243*4882a593Smuzhiyun 		retval = -EINTR;
1244*4882a593Smuzhiyun 		goto exit;
1245*4882a593Smuzhiyun 	}
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	/*
1248*4882a593Smuzhiyun 	 * Read status register, this register is valid until we kick off a
1249*4882a593Smuzhiyun 	 * new transfer.
1250*4882a593Smuzhiyun 	 */
1251*4882a593Smuzhiyun 	val = ioread32(bridge->base + DGCS);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	if (val & (CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
1254*4882a593Smuzhiyun 		CA91CX42_DGCS_PERR)) {
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 		dev_err(dev, "ca91c042: DMA Error. DGCS=%08X\n", val);
1257*4882a593Smuzhiyun 		val = ioread32(bridge->base + DCTL);
1258*4882a593Smuzhiyun 		retval = -EIO;
1259*4882a593Smuzhiyun 	}
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun exit:
1262*4882a593Smuzhiyun 	/* Remove list from running list */
1263*4882a593Smuzhiyun 	mutex_lock(&ctrlr->mtx);
1264*4882a593Smuzhiyun 	list_del(&list->list);
1265*4882a593Smuzhiyun 	mutex_unlock(&ctrlr->mtx);
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	return retval;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun 
ca91cx42_dma_list_empty(struct vme_dma_list * list)1271*4882a593Smuzhiyun static int ca91cx42_dma_list_empty(struct vme_dma_list *list)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun 	struct list_head *pos, *temp;
1274*4882a593Smuzhiyun 	struct ca91cx42_dma_entry *entry;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	/* detach and free each entry */
1277*4882a593Smuzhiyun 	list_for_each_safe(pos, temp, &list->entries) {
1278*4882a593Smuzhiyun 		list_del(pos);
1279*4882a593Smuzhiyun 		entry = list_entry(pos, struct ca91cx42_dma_entry, list);
1280*4882a593Smuzhiyun 		kfree(entry);
1281*4882a593Smuzhiyun 	}
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	return 0;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun /*
1287*4882a593Smuzhiyun  * All 4 location monitors reside at the same base - this is therefore a
1288*4882a593Smuzhiyun  * system wide configuration.
1289*4882a593Smuzhiyun  *
1290*4882a593Smuzhiyun  * This does not enable the LM monitor - that should be done when the first
1291*4882a593Smuzhiyun  * callback is attached and disabled when the last callback is removed.
1292*4882a593Smuzhiyun  */
ca91cx42_lm_set(struct vme_lm_resource * lm,unsigned long long lm_base,u32 aspace,u32 cycle)1293*4882a593Smuzhiyun static int ca91cx42_lm_set(struct vme_lm_resource *lm,
1294*4882a593Smuzhiyun 	unsigned long long lm_base, u32 aspace, u32 cycle)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun 	u32 temp_base, lm_ctl = 0;
1297*4882a593Smuzhiyun 	int i;
1298*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
1299*4882a593Smuzhiyun 	struct device *dev;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	bridge = lm->parent->driver_priv;
1302*4882a593Smuzhiyun 	dev = lm->parent->parent;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	/* Check the alignment of the location monitor */
1305*4882a593Smuzhiyun 	temp_base = (u32)lm_base;
1306*4882a593Smuzhiyun 	if (temp_base & 0xffff) {
1307*4882a593Smuzhiyun 		dev_err(dev, "Location monitor must be aligned to 64KB "
1308*4882a593Smuzhiyun 			"boundary");
1309*4882a593Smuzhiyun 		return -EINVAL;
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	mutex_lock(&lm->mtx);
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	/* If we already have a callback attached, we can't move it! */
1315*4882a593Smuzhiyun 	for (i = 0; i < lm->monitors; i++) {
1316*4882a593Smuzhiyun 		if (bridge->lm_callback[i]) {
1317*4882a593Smuzhiyun 			mutex_unlock(&lm->mtx);
1318*4882a593Smuzhiyun 			dev_err(dev, "Location monitor callback attached, "
1319*4882a593Smuzhiyun 				"can't reset\n");
1320*4882a593Smuzhiyun 			return -EBUSY;
1321*4882a593Smuzhiyun 		}
1322*4882a593Smuzhiyun 	}
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	switch (aspace) {
1325*4882a593Smuzhiyun 	case VME_A16:
1326*4882a593Smuzhiyun 		lm_ctl |= CA91CX42_LM_CTL_AS_A16;
1327*4882a593Smuzhiyun 		break;
1328*4882a593Smuzhiyun 	case VME_A24:
1329*4882a593Smuzhiyun 		lm_ctl |= CA91CX42_LM_CTL_AS_A24;
1330*4882a593Smuzhiyun 		break;
1331*4882a593Smuzhiyun 	case VME_A32:
1332*4882a593Smuzhiyun 		lm_ctl |= CA91CX42_LM_CTL_AS_A32;
1333*4882a593Smuzhiyun 		break;
1334*4882a593Smuzhiyun 	default:
1335*4882a593Smuzhiyun 		mutex_unlock(&lm->mtx);
1336*4882a593Smuzhiyun 		dev_err(dev, "Invalid address space\n");
1337*4882a593Smuzhiyun 		return -EINVAL;
1338*4882a593Smuzhiyun 		break;
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	if (cycle & VME_SUPER)
1342*4882a593Smuzhiyun 		lm_ctl |= CA91CX42_LM_CTL_SUPR;
1343*4882a593Smuzhiyun 	if (cycle & VME_USER)
1344*4882a593Smuzhiyun 		lm_ctl |= CA91CX42_LM_CTL_NPRIV;
1345*4882a593Smuzhiyun 	if (cycle & VME_PROG)
1346*4882a593Smuzhiyun 		lm_ctl |= CA91CX42_LM_CTL_PGM;
1347*4882a593Smuzhiyun 	if (cycle & VME_DATA)
1348*4882a593Smuzhiyun 		lm_ctl |= CA91CX42_LM_CTL_DATA;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	iowrite32(lm_base, bridge->base + LM_BS);
1351*4882a593Smuzhiyun 	iowrite32(lm_ctl, bridge->base + LM_CTL);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	mutex_unlock(&lm->mtx);
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	return 0;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun /* Get configuration of the callback monitor and return whether it is enabled
1359*4882a593Smuzhiyun  * or disabled.
1360*4882a593Smuzhiyun  */
ca91cx42_lm_get(struct vme_lm_resource * lm,unsigned long long * lm_base,u32 * aspace,u32 * cycle)1361*4882a593Smuzhiyun static int ca91cx42_lm_get(struct vme_lm_resource *lm,
1362*4882a593Smuzhiyun 	unsigned long long *lm_base, u32 *aspace, u32 *cycle)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun 	u32 lm_ctl, enabled = 0;
1365*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	bridge = lm->parent->driver_priv;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	mutex_lock(&lm->mtx);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	*lm_base = (unsigned long long)ioread32(bridge->base + LM_BS);
1372*4882a593Smuzhiyun 	lm_ctl = ioread32(bridge->base + LM_CTL);
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	if (lm_ctl & CA91CX42_LM_CTL_EN)
1375*4882a593Smuzhiyun 		enabled = 1;
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A16)
1378*4882a593Smuzhiyun 		*aspace = VME_A16;
1379*4882a593Smuzhiyun 	if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A24)
1380*4882a593Smuzhiyun 		*aspace = VME_A24;
1381*4882a593Smuzhiyun 	if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A32)
1382*4882a593Smuzhiyun 		*aspace = VME_A32;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	*cycle = 0;
1385*4882a593Smuzhiyun 	if (lm_ctl & CA91CX42_LM_CTL_SUPR)
1386*4882a593Smuzhiyun 		*cycle |= VME_SUPER;
1387*4882a593Smuzhiyun 	if (lm_ctl & CA91CX42_LM_CTL_NPRIV)
1388*4882a593Smuzhiyun 		*cycle |= VME_USER;
1389*4882a593Smuzhiyun 	if (lm_ctl & CA91CX42_LM_CTL_PGM)
1390*4882a593Smuzhiyun 		*cycle |= VME_PROG;
1391*4882a593Smuzhiyun 	if (lm_ctl & CA91CX42_LM_CTL_DATA)
1392*4882a593Smuzhiyun 		*cycle |= VME_DATA;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	mutex_unlock(&lm->mtx);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	return enabled;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun /*
1400*4882a593Smuzhiyun  * Attach a callback to a specific location monitor.
1401*4882a593Smuzhiyun  *
1402*4882a593Smuzhiyun  * Callback will be passed the monitor triggered.
1403*4882a593Smuzhiyun  */
ca91cx42_lm_attach(struct vme_lm_resource * lm,int monitor,void (* callback)(void *),void * data)1404*4882a593Smuzhiyun static int ca91cx42_lm_attach(struct vme_lm_resource *lm, int monitor,
1405*4882a593Smuzhiyun 	void (*callback)(void *), void *data)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun 	u32 lm_ctl, tmp;
1408*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
1409*4882a593Smuzhiyun 	struct device *dev;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	bridge = lm->parent->driver_priv;
1412*4882a593Smuzhiyun 	dev = lm->parent->parent;
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	mutex_lock(&lm->mtx);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	/* Ensure that the location monitor is configured - need PGM or DATA */
1417*4882a593Smuzhiyun 	lm_ctl = ioread32(bridge->base + LM_CTL);
1418*4882a593Smuzhiyun 	if ((lm_ctl & (CA91CX42_LM_CTL_PGM | CA91CX42_LM_CTL_DATA)) == 0) {
1419*4882a593Smuzhiyun 		mutex_unlock(&lm->mtx);
1420*4882a593Smuzhiyun 		dev_err(dev, "Location monitor not properly configured\n");
1421*4882a593Smuzhiyun 		return -EINVAL;
1422*4882a593Smuzhiyun 	}
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	/* Check that a callback isn't already attached */
1425*4882a593Smuzhiyun 	if (bridge->lm_callback[monitor]) {
1426*4882a593Smuzhiyun 		mutex_unlock(&lm->mtx);
1427*4882a593Smuzhiyun 		dev_err(dev, "Existing callback attached\n");
1428*4882a593Smuzhiyun 		return -EBUSY;
1429*4882a593Smuzhiyun 	}
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	/* Attach callback */
1432*4882a593Smuzhiyun 	bridge->lm_callback[monitor] = callback;
1433*4882a593Smuzhiyun 	bridge->lm_data[monitor] = data;
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	/* Enable Location Monitor interrupt */
1436*4882a593Smuzhiyun 	tmp = ioread32(bridge->base + LINT_EN);
1437*4882a593Smuzhiyun 	tmp |= CA91CX42_LINT_LM[monitor];
1438*4882a593Smuzhiyun 	iowrite32(tmp, bridge->base + LINT_EN);
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	/* Ensure that global Location Monitor Enable set */
1441*4882a593Smuzhiyun 	if ((lm_ctl & CA91CX42_LM_CTL_EN) == 0) {
1442*4882a593Smuzhiyun 		lm_ctl |= CA91CX42_LM_CTL_EN;
1443*4882a593Smuzhiyun 		iowrite32(lm_ctl, bridge->base + LM_CTL);
1444*4882a593Smuzhiyun 	}
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	mutex_unlock(&lm->mtx);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	return 0;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun /*
1452*4882a593Smuzhiyun  * Detach a callback function forn a specific location monitor.
1453*4882a593Smuzhiyun  */
ca91cx42_lm_detach(struct vme_lm_resource * lm,int monitor)1454*4882a593Smuzhiyun static int ca91cx42_lm_detach(struct vme_lm_resource *lm, int monitor)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun 	u32 tmp;
1457*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	bridge = lm->parent->driver_priv;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	mutex_lock(&lm->mtx);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/* Disable Location Monitor and ensure previous interrupts are clear */
1464*4882a593Smuzhiyun 	tmp = ioread32(bridge->base + LINT_EN);
1465*4882a593Smuzhiyun 	tmp &= ~CA91CX42_LINT_LM[monitor];
1466*4882a593Smuzhiyun 	iowrite32(tmp, bridge->base + LINT_EN);
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	iowrite32(CA91CX42_LINT_LM[monitor],
1469*4882a593Smuzhiyun 		 bridge->base + LINT_STAT);
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	/* Detach callback */
1472*4882a593Smuzhiyun 	bridge->lm_callback[monitor] = NULL;
1473*4882a593Smuzhiyun 	bridge->lm_data[monitor] = NULL;
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	/* If all location monitors disabled, disable global Location Monitor */
1476*4882a593Smuzhiyun 	if ((tmp & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
1477*4882a593Smuzhiyun 			CA91CX42_LINT_LM3)) == 0) {
1478*4882a593Smuzhiyun 		tmp = ioread32(bridge->base + LM_CTL);
1479*4882a593Smuzhiyun 		tmp &= ~CA91CX42_LM_CTL_EN;
1480*4882a593Smuzhiyun 		iowrite32(tmp, bridge->base + LM_CTL);
1481*4882a593Smuzhiyun 	}
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	mutex_unlock(&lm->mtx);
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	return 0;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun 
ca91cx42_slot_get(struct vme_bridge * ca91cx42_bridge)1488*4882a593Smuzhiyun static int ca91cx42_slot_get(struct vme_bridge *ca91cx42_bridge)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	u32 slot = 0;
1491*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	if (!geoid) {
1496*4882a593Smuzhiyun 		slot = ioread32(bridge->base + VCSR_BS);
1497*4882a593Smuzhiyun 		slot = ((slot & CA91CX42_VCSR_BS_SLOT_M) >> 27);
1498*4882a593Smuzhiyun 	} else
1499*4882a593Smuzhiyun 		slot = geoid;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	return (int)slot;
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun }
1504*4882a593Smuzhiyun 
ca91cx42_alloc_consistent(struct device * parent,size_t size,dma_addr_t * dma)1505*4882a593Smuzhiyun static void *ca91cx42_alloc_consistent(struct device *parent, size_t size,
1506*4882a593Smuzhiyun 	dma_addr_t *dma)
1507*4882a593Smuzhiyun {
1508*4882a593Smuzhiyun 	struct pci_dev *pdev;
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	/* Find pci_dev container of dev */
1511*4882a593Smuzhiyun 	pdev = to_pci_dev(parent);
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	return pci_alloc_consistent(pdev, size, dma);
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun 
ca91cx42_free_consistent(struct device * parent,size_t size,void * vaddr,dma_addr_t dma)1516*4882a593Smuzhiyun static void ca91cx42_free_consistent(struct device *parent, size_t size,
1517*4882a593Smuzhiyun 	void *vaddr, dma_addr_t dma)
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun 	struct pci_dev *pdev;
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	/* Find pci_dev container of dev */
1522*4882a593Smuzhiyun 	pdev = to_pci_dev(parent);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	pci_free_consistent(pdev, size, vaddr, dma);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun /*
1528*4882a593Smuzhiyun  * Configure CR/CSR space
1529*4882a593Smuzhiyun  *
1530*4882a593Smuzhiyun  * Access to the CR/CSR can be configured at power-up. The location of the
1531*4882a593Smuzhiyun  * CR/CSR registers in the CR/CSR address space is determined by the boards
1532*4882a593Smuzhiyun  * Auto-ID or Geographic address. This function ensures that the window is
1533*4882a593Smuzhiyun  * enabled at an offset consistent with the boards geopgraphic address.
1534*4882a593Smuzhiyun  */
ca91cx42_crcsr_init(struct vme_bridge * ca91cx42_bridge,struct pci_dev * pdev)1535*4882a593Smuzhiyun static int ca91cx42_crcsr_init(struct vme_bridge *ca91cx42_bridge,
1536*4882a593Smuzhiyun 	struct pci_dev *pdev)
1537*4882a593Smuzhiyun {
1538*4882a593Smuzhiyun 	unsigned int crcsr_addr;
1539*4882a593Smuzhiyun 	int tmp, slot;
1540*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	slot = ca91cx42_slot_get(ca91cx42_bridge);
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	/* Write CSR Base Address if slot ID is supplied as a module param */
1547*4882a593Smuzhiyun 	if (geoid)
1548*4882a593Smuzhiyun 		iowrite32(geoid << 27, bridge->base + VCSR_BS);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	dev_info(&pdev->dev, "CR/CSR Offset: %d\n", slot);
1551*4882a593Smuzhiyun 	if (slot == 0) {
1552*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Slot number is unset, not configuring "
1553*4882a593Smuzhiyun 			"CR/CSR space\n");
1554*4882a593Smuzhiyun 		return -EINVAL;
1555*4882a593Smuzhiyun 	}
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	/* Allocate mem for CR/CSR image */
1558*4882a593Smuzhiyun 	bridge->crcsr_kernel = pci_zalloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
1559*4882a593Smuzhiyun 						     &bridge->crcsr_bus);
1560*4882a593Smuzhiyun 	if (!bridge->crcsr_kernel) {
1561*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to allocate memory for CR/CSR "
1562*4882a593Smuzhiyun 			"image\n");
1563*4882a593Smuzhiyun 		return -ENOMEM;
1564*4882a593Smuzhiyun 	}
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	crcsr_addr = slot * (512 * 1024);
1567*4882a593Smuzhiyun 	iowrite32(bridge->crcsr_bus - crcsr_addr, bridge->base + VCSR_TO);
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	tmp = ioread32(bridge->base + VCSR_CTL);
1570*4882a593Smuzhiyun 	tmp |= CA91CX42_VCSR_CTL_EN;
1571*4882a593Smuzhiyun 	iowrite32(tmp, bridge->base + VCSR_CTL);
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	return 0;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun 
ca91cx42_crcsr_exit(struct vme_bridge * ca91cx42_bridge,struct pci_dev * pdev)1576*4882a593Smuzhiyun static void ca91cx42_crcsr_exit(struct vme_bridge *ca91cx42_bridge,
1577*4882a593Smuzhiyun 	struct pci_dev *pdev)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun 	u32 tmp;
1580*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	/* Turn off CR/CSR space */
1585*4882a593Smuzhiyun 	tmp = ioread32(bridge->base + VCSR_CTL);
1586*4882a593Smuzhiyun 	tmp &= ~CA91CX42_VCSR_CTL_EN;
1587*4882a593Smuzhiyun 	iowrite32(tmp, bridge->base + VCSR_CTL);
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	/* Free image */
1590*4882a593Smuzhiyun 	iowrite32(0, bridge->base + VCSR_TO);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
1593*4882a593Smuzhiyun 		bridge->crcsr_bus);
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun 
ca91cx42_probe(struct pci_dev * pdev,const struct pci_device_id * id)1596*4882a593Smuzhiyun static int ca91cx42_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun 	int retval, i;
1599*4882a593Smuzhiyun 	u32 data;
1600*4882a593Smuzhiyun 	struct list_head *pos = NULL, *n;
1601*4882a593Smuzhiyun 	struct vme_bridge *ca91cx42_bridge;
1602*4882a593Smuzhiyun 	struct ca91cx42_driver *ca91cx42_device;
1603*4882a593Smuzhiyun 	struct vme_master_resource *master_image;
1604*4882a593Smuzhiyun 	struct vme_slave_resource *slave_image;
1605*4882a593Smuzhiyun 	struct vme_dma_resource *dma_ctrlr;
1606*4882a593Smuzhiyun 	struct vme_lm_resource *lm;
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	/* We want to support more than one of each bridge so we need to
1609*4882a593Smuzhiyun 	 * dynamically allocate the bridge structure
1610*4882a593Smuzhiyun 	 */
1611*4882a593Smuzhiyun 	ca91cx42_bridge = kzalloc(sizeof(*ca91cx42_bridge), GFP_KERNEL);
1612*4882a593Smuzhiyun 	if (!ca91cx42_bridge) {
1613*4882a593Smuzhiyun 		retval = -ENOMEM;
1614*4882a593Smuzhiyun 		goto err_struct;
1615*4882a593Smuzhiyun 	}
1616*4882a593Smuzhiyun 	vme_init_bridge(ca91cx42_bridge);
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	ca91cx42_device = kzalloc(sizeof(*ca91cx42_device), GFP_KERNEL);
1619*4882a593Smuzhiyun 	if (!ca91cx42_device) {
1620*4882a593Smuzhiyun 		retval = -ENOMEM;
1621*4882a593Smuzhiyun 		goto err_driver;
1622*4882a593Smuzhiyun 	}
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	ca91cx42_bridge->driver_priv = ca91cx42_device;
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	/* Enable the device */
1627*4882a593Smuzhiyun 	retval = pci_enable_device(pdev);
1628*4882a593Smuzhiyun 	if (retval) {
1629*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to enable device\n");
1630*4882a593Smuzhiyun 		goto err_enable;
1631*4882a593Smuzhiyun 	}
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	/* Map Registers */
1634*4882a593Smuzhiyun 	retval = pci_request_regions(pdev, driver_name);
1635*4882a593Smuzhiyun 	if (retval) {
1636*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to reserve resources\n");
1637*4882a593Smuzhiyun 		goto err_resource;
1638*4882a593Smuzhiyun 	}
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	/* map registers in BAR 0 */
1641*4882a593Smuzhiyun 	ca91cx42_device->base = ioremap(pci_resource_start(pdev, 0),
1642*4882a593Smuzhiyun 		4096);
1643*4882a593Smuzhiyun 	if (!ca91cx42_device->base) {
1644*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to remap CRG region\n");
1645*4882a593Smuzhiyun 		retval = -EIO;
1646*4882a593Smuzhiyun 		goto err_remap;
1647*4882a593Smuzhiyun 	}
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	/* Check to see if the mapping worked out */
1650*4882a593Smuzhiyun 	data = ioread32(ca91cx42_device->base + CA91CX42_PCI_ID) & 0x0000FFFF;
1651*4882a593Smuzhiyun 	if (data != PCI_VENDOR_ID_TUNDRA) {
1652*4882a593Smuzhiyun 		dev_err(&pdev->dev, "PCI_ID check failed\n");
1653*4882a593Smuzhiyun 		retval = -EIO;
1654*4882a593Smuzhiyun 		goto err_test;
1655*4882a593Smuzhiyun 	}
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	/* Initialize wait queues & mutual exclusion flags */
1658*4882a593Smuzhiyun 	init_waitqueue_head(&ca91cx42_device->dma_queue);
1659*4882a593Smuzhiyun 	init_waitqueue_head(&ca91cx42_device->iack_queue);
1660*4882a593Smuzhiyun 	mutex_init(&ca91cx42_device->vme_int);
1661*4882a593Smuzhiyun 	mutex_init(&ca91cx42_device->vme_rmw);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	ca91cx42_bridge->parent = &pdev->dev;
1664*4882a593Smuzhiyun 	strcpy(ca91cx42_bridge->name, driver_name);
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	/* Setup IRQ */
1667*4882a593Smuzhiyun 	retval = ca91cx42_irq_init(ca91cx42_bridge);
1668*4882a593Smuzhiyun 	if (retval != 0) {
1669*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Chip Initialization failed.\n");
1670*4882a593Smuzhiyun 		goto err_irq;
1671*4882a593Smuzhiyun 	}
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	/* Add master windows to list */
1674*4882a593Smuzhiyun 	for (i = 0; i < CA91C142_MAX_MASTER; i++) {
1675*4882a593Smuzhiyun 		master_image = kmalloc(sizeof(*master_image), GFP_KERNEL);
1676*4882a593Smuzhiyun 		if (!master_image) {
1677*4882a593Smuzhiyun 			retval = -ENOMEM;
1678*4882a593Smuzhiyun 			goto err_master;
1679*4882a593Smuzhiyun 		}
1680*4882a593Smuzhiyun 		master_image->parent = ca91cx42_bridge;
1681*4882a593Smuzhiyun 		spin_lock_init(&master_image->lock);
1682*4882a593Smuzhiyun 		master_image->locked = 0;
1683*4882a593Smuzhiyun 		master_image->number = i;
1684*4882a593Smuzhiyun 		master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
1685*4882a593Smuzhiyun 			VME_CRCSR | VME_USER1 | VME_USER2;
1686*4882a593Smuzhiyun 		master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
1687*4882a593Smuzhiyun 			VME_SUPER | VME_USER | VME_PROG | VME_DATA;
1688*4882a593Smuzhiyun 		master_image->width_attr = VME_D8 | VME_D16 | VME_D32 | VME_D64;
1689*4882a593Smuzhiyun 		memset(&master_image->bus_resource, 0,
1690*4882a593Smuzhiyun 		       sizeof(master_image->bus_resource));
1691*4882a593Smuzhiyun 		master_image->kern_base  = NULL;
1692*4882a593Smuzhiyun 		list_add_tail(&master_image->list,
1693*4882a593Smuzhiyun 			&ca91cx42_bridge->master_resources);
1694*4882a593Smuzhiyun 	}
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	/* Add slave windows to list */
1697*4882a593Smuzhiyun 	for (i = 0; i < CA91C142_MAX_SLAVE; i++) {
1698*4882a593Smuzhiyun 		slave_image = kmalloc(sizeof(*slave_image), GFP_KERNEL);
1699*4882a593Smuzhiyun 		if (!slave_image) {
1700*4882a593Smuzhiyun 			retval = -ENOMEM;
1701*4882a593Smuzhiyun 			goto err_slave;
1702*4882a593Smuzhiyun 		}
1703*4882a593Smuzhiyun 		slave_image->parent = ca91cx42_bridge;
1704*4882a593Smuzhiyun 		mutex_init(&slave_image->mtx);
1705*4882a593Smuzhiyun 		slave_image->locked = 0;
1706*4882a593Smuzhiyun 		slave_image->number = i;
1707*4882a593Smuzhiyun 		slave_image->address_attr = VME_A24 | VME_A32 | VME_USER1 |
1708*4882a593Smuzhiyun 			VME_USER2;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 		/* Only windows 0 and 4 support A16 */
1711*4882a593Smuzhiyun 		if (i == 0 || i == 4)
1712*4882a593Smuzhiyun 			slave_image->address_attr |= VME_A16;
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 		slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
1715*4882a593Smuzhiyun 			VME_SUPER | VME_USER | VME_PROG | VME_DATA;
1716*4882a593Smuzhiyun 		list_add_tail(&slave_image->list,
1717*4882a593Smuzhiyun 			&ca91cx42_bridge->slave_resources);
1718*4882a593Smuzhiyun 	}
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	/* Add dma engines to list */
1721*4882a593Smuzhiyun 	for (i = 0; i < CA91C142_MAX_DMA; i++) {
1722*4882a593Smuzhiyun 		dma_ctrlr = kmalloc(sizeof(*dma_ctrlr), GFP_KERNEL);
1723*4882a593Smuzhiyun 		if (!dma_ctrlr) {
1724*4882a593Smuzhiyun 			retval = -ENOMEM;
1725*4882a593Smuzhiyun 			goto err_dma;
1726*4882a593Smuzhiyun 		}
1727*4882a593Smuzhiyun 		dma_ctrlr->parent = ca91cx42_bridge;
1728*4882a593Smuzhiyun 		mutex_init(&dma_ctrlr->mtx);
1729*4882a593Smuzhiyun 		dma_ctrlr->locked = 0;
1730*4882a593Smuzhiyun 		dma_ctrlr->number = i;
1731*4882a593Smuzhiyun 		dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
1732*4882a593Smuzhiyun 			VME_DMA_MEM_TO_VME;
1733*4882a593Smuzhiyun 		INIT_LIST_HEAD(&dma_ctrlr->pending);
1734*4882a593Smuzhiyun 		INIT_LIST_HEAD(&dma_ctrlr->running);
1735*4882a593Smuzhiyun 		list_add_tail(&dma_ctrlr->list,
1736*4882a593Smuzhiyun 			&ca91cx42_bridge->dma_resources);
1737*4882a593Smuzhiyun 	}
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	/* Add location monitor to list */
1740*4882a593Smuzhiyun 	lm = kmalloc(sizeof(*lm), GFP_KERNEL);
1741*4882a593Smuzhiyun 	if (!lm) {
1742*4882a593Smuzhiyun 		retval = -ENOMEM;
1743*4882a593Smuzhiyun 		goto err_lm;
1744*4882a593Smuzhiyun 	}
1745*4882a593Smuzhiyun 	lm->parent = ca91cx42_bridge;
1746*4882a593Smuzhiyun 	mutex_init(&lm->mtx);
1747*4882a593Smuzhiyun 	lm->locked = 0;
1748*4882a593Smuzhiyun 	lm->number = 1;
1749*4882a593Smuzhiyun 	lm->monitors = 4;
1750*4882a593Smuzhiyun 	list_add_tail(&lm->list, &ca91cx42_bridge->lm_resources);
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	ca91cx42_bridge->slave_get = ca91cx42_slave_get;
1753*4882a593Smuzhiyun 	ca91cx42_bridge->slave_set = ca91cx42_slave_set;
1754*4882a593Smuzhiyun 	ca91cx42_bridge->master_get = ca91cx42_master_get;
1755*4882a593Smuzhiyun 	ca91cx42_bridge->master_set = ca91cx42_master_set;
1756*4882a593Smuzhiyun 	ca91cx42_bridge->master_read = ca91cx42_master_read;
1757*4882a593Smuzhiyun 	ca91cx42_bridge->master_write = ca91cx42_master_write;
1758*4882a593Smuzhiyun 	ca91cx42_bridge->master_rmw = ca91cx42_master_rmw;
1759*4882a593Smuzhiyun 	ca91cx42_bridge->dma_list_add = ca91cx42_dma_list_add;
1760*4882a593Smuzhiyun 	ca91cx42_bridge->dma_list_exec = ca91cx42_dma_list_exec;
1761*4882a593Smuzhiyun 	ca91cx42_bridge->dma_list_empty = ca91cx42_dma_list_empty;
1762*4882a593Smuzhiyun 	ca91cx42_bridge->irq_set = ca91cx42_irq_set;
1763*4882a593Smuzhiyun 	ca91cx42_bridge->irq_generate = ca91cx42_irq_generate;
1764*4882a593Smuzhiyun 	ca91cx42_bridge->lm_set = ca91cx42_lm_set;
1765*4882a593Smuzhiyun 	ca91cx42_bridge->lm_get = ca91cx42_lm_get;
1766*4882a593Smuzhiyun 	ca91cx42_bridge->lm_attach = ca91cx42_lm_attach;
1767*4882a593Smuzhiyun 	ca91cx42_bridge->lm_detach = ca91cx42_lm_detach;
1768*4882a593Smuzhiyun 	ca91cx42_bridge->slot_get = ca91cx42_slot_get;
1769*4882a593Smuzhiyun 	ca91cx42_bridge->alloc_consistent = ca91cx42_alloc_consistent;
1770*4882a593Smuzhiyun 	ca91cx42_bridge->free_consistent = ca91cx42_free_consistent;
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	data = ioread32(ca91cx42_device->base + MISC_CTL);
1773*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Board is%s the VME system controller\n",
1774*4882a593Smuzhiyun 		(data & CA91CX42_MISC_CTL_SYSCON) ? "" : " not");
1775*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Slot ID is %d\n",
1776*4882a593Smuzhiyun 		ca91cx42_slot_get(ca91cx42_bridge));
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	if (ca91cx42_crcsr_init(ca91cx42_bridge, pdev))
1779*4882a593Smuzhiyun 		dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	/* Need to save ca91cx42_bridge pointer locally in link list for use in
1782*4882a593Smuzhiyun 	 * ca91cx42_remove()
1783*4882a593Smuzhiyun 	 */
1784*4882a593Smuzhiyun 	retval = vme_register_bridge(ca91cx42_bridge);
1785*4882a593Smuzhiyun 	if (retval != 0) {
1786*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Chip Registration failed.\n");
1787*4882a593Smuzhiyun 		goto err_reg;
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	pci_set_drvdata(pdev, ca91cx42_bridge);
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	return 0;
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun err_reg:
1795*4882a593Smuzhiyun 	ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
1796*4882a593Smuzhiyun err_lm:
1797*4882a593Smuzhiyun 	/* resources are stored in link list */
1798*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
1799*4882a593Smuzhiyun 		lm = list_entry(pos, struct vme_lm_resource, list);
1800*4882a593Smuzhiyun 		list_del(pos);
1801*4882a593Smuzhiyun 		kfree(lm);
1802*4882a593Smuzhiyun 	}
1803*4882a593Smuzhiyun err_dma:
1804*4882a593Smuzhiyun 	/* resources are stored in link list */
1805*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
1806*4882a593Smuzhiyun 		dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
1807*4882a593Smuzhiyun 		list_del(pos);
1808*4882a593Smuzhiyun 		kfree(dma_ctrlr);
1809*4882a593Smuzhiyun 	}
1810*4882a593Smuzhiyun err_slave:
1811*4882a593Smuzhiyun 	/* resources are stored in link list */
1812*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
1813*4882a593Smuzhiyun 		slave_image = list_entry(pos, struct vme_slave_resource, list);
1814*4882a593Smuzhiyun 		list_del(pos);
1815*4882a593Smuzhiyun 		kfree(slave_image);
1816*4882a593Smuzhiyun 	}
1817*4882a593Smuzhiyun err_master:
1818*4882a593Smuzhiyun 	/* resources are stored in link list */
1819*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
1820*4882a593Smuzhiyun 		master_image = list_entry(pos, struct vme_master_resource,
1821*4882a593Smuzhiyun 			list);
1822*4882a593Smuzhiyun 		list_del(pos);
1823*4882a593Smuzhiyun 		kfree(master_image);
1824*4882a593Smuzhiyun 	}
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	ca91cx42_irq_exit(ca91cx42_device, pdev);
1827*4882a593Smuzhiyun err_irq:
1828*4882a593Smuzhiyun err_test:
1829*4882a593Smuzhiyun 	iounmap(ca91cx42_device->base);
1830*4882a593Smuzhiyun err_remap:
1831*4882a593Smuzhiyun 	pci_release_regions(pdev);
1832*4882a593Smuzhiyun err_resource:
1833*4882a593Smuzhiyun 	pci_disable_device(pdev);
1834*4882a593Smuzhiyun err_enable:
1835*4882a593Smuzhiyun 	kfree(ca91cx42_device);
1836*4882a593Smuzhiyun err_driver:
1837*4882a593Smuzhiyun 	kfree(ca91cx42_bridge);
1838*4882a593Smuzhiyun err_struct:
1839*4882a593Smuzhiyun 	return retval;
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun 
ca91cx42_remove(struct pci_dev * pdev)1843*4882a593Smuzhiyun static void ca91cx42_remove(struct pci_dev *pdev)
1844*4882a593Smuzhiyun {
1845*4882a593Smuzhiyun 	struct list_head *pos = NULL, *n;
1846*4882a593Smuzhiyun 	struct vme_master_resource *master_image;
1847*4882a593Smuzhiyun 	struct vme_slave_resource *slave_image;
1848*4882a593Smuzhiyun 	struct vme_dma_resource *dma_ctrlr;
1849*4882a593Smuzhiyun 	struct vme_lm_resource *lm;
1850*4882a593Smuzhiyun 	struct ca91cx42_driver *bridge;
1851*4882a593Smuzhiyun 	struct vme_bridge *ca91cx42_bridge = pci_get_drvdata(pdev);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	bridge = ca91cx42_bridge->driver_priv;
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	/* Turn off Ints */
1857*4882a593Smuzhiyun 	iowrite32(0, bridge->base + LINT_EN);
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	/* Turn off the windows */
1860*4882a593Smuzhiyun 	iowrite32(0x00800000, bridge->base + LSI0_CTL);
1861*4882a593Smuzhiyun 	iowrite32(0x00800000, bridge->base + LSI1_CTL);
1862*4882a593Smuzhiyun 	iowrite32(0x00800000, bridge->base + LSI2_CTL);
1863*4882a593Smuzhiyun 	iowrite32(0x00800000, bridge->base + LSI3_CTL);
1864*4882a593Smuzhiyun 	iowrite32(0x00800000, bridge->base + LSI4_CTL);
1865*4882a593Smuzhiyun 	iowrite32(0x00800000, bridge->base + LSI5_CTL);
1866*4882a593Smuzhiyun 	iowrite32(0x00800000, bridge->base + LSI6_CTL);
1867*4882a593Smuzhiyun 	iowrite32(0x00800000, bridge->base + LSI7_CTL);
1868*4882a593Smuzhiyun 	iowrite32(0x00F00000, bridge->base + VSI0_CTL);
1869*4882a593Smuzhiyun 	iowrite32(0x00F00000, bridge->base + VSI1_CTL);
1870*4882a593Smuzhiyun 	iowrite32(0x00F00000, bridge->base + VSI2_CTL);
1871*4882a593Smuzhiyun 	iowrite32(0x00F00000, bridge->base + VSI3_CTL);
1872*4882a593Smuzhiyun 	iowrite32(0x00F00000, bridge->base + VSI4_CTL);
1873*4882a593Smuzhiyun 	iowrite32(0x00F00000, bridge->base + VSI5_CTL);
1874*4882a593Smuzhiyun 	iowrite32(0x00F00000, bridge->base + VSI6_CTL);
1875*4882a593Smuzhiyun 	iowrite32(0x00F00000, bridge->base + VSI7_CTL);
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	vme_unregister_bridge(ca91cx42_bridge);
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	/* resources are stored in link list */
1882*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
1883*4882a593Smuzhiyun 		lm = list_entry(pos, struct vme_lm_resource, list);
1884*4882a593Smuzhiyun 		list_del(pos);
1885*4882a593Smuzhiyun 		kfree(lm);
1886*4882a593Smuzhiyun 	}
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	/* resources are stored in link list */
1889*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
1890*4882a593Smuzhiyun 		dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
1891*4882a593Smuzhiyun 		list_del(pos);
1892*4882a593Smuzhiyun 		kfree(dma_ctrlr);
1893*4882a593Smuzhiyun 	}
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	/* resources are stored in link list */
1896*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
1897*4882a593Smuzhiyun 		slave_image = list_entry(pos, struct vme_slave_resource, list);
1898*4882a593Smuzhiyun 		list_del(pos);
1899*4882a593Smuzhiyun 		kfree(slave_image);
1900*4882a593Smuzhiyun 	}
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	/* resources are stored in link list */
1903*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
1904*4882a593Smuzhiyun 		master_image = list_entry(pos, struct vme_master_resource,
1905*4882a593Smuzhiyun 			list);
1906*4882a593Smuzhiyun 		list_del(pos);
1907*4882a593Smuzhiyun 		kfree(master_image);
1908*4882a593Smuzhiyun 	}
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun 	ca91cx42_irq_exit(bridge, pdev);
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	iounmap(bridge->base);
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	pci_release_regions(pdev);
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 	pci_disable_device(pdev);
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	kfree(ca91cx42_bridge);
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun module_pci_driver(ca91cx42_driver);
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun MODULE_PARM_DESC(geoid, "Override geographical addressing");
1924*4882a593Smuzhiyun module_param(geoid, int, 0);
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun MODULE_DESCRIPTION("VME driver for the Tundra Universe II VME bridge");
1927*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1928