xref: /OK3568_Linux_fs/kernel/drivers/video/rockchip/mpp/mpp_vepu2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2019 Fuzhou Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * author:
6*4882a593Smuzhiyun  *	Alpha Lin, alpha.lin@rock-chips.com
7*4882a593Smuzhiyun  *	Randy Li, randy.li@rock-chips.com
8*4882a593Smuzhiyun  *	Ding Wei, leo.ding@rock-chips.com
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <asm/cacheflush.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/seq_file.h>
20*4882a593Smuzhiyun #include <linux/uaccess.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun #include <linux/proc_fs.h>
23*4882a593Smuzhiyun #include <linux/nospec.h>
24*4882a593Smuzhiyun #include <soc/rockchip/pm_domains.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "mpp_debug.h"
27*4882a593Smuzhiyun #include "mpp_common.h"
28*4882a593Smuzhiyun #include "mpp_iommu.h"
29*4882a593Smuzhiyun #include "hack/mpp_hack_px30.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define VEPU2_DRIVER_NAME		"mpp_vepu2"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define	VEPU2_SESSION_MAX_BUFFERS		20
34*4882a593Smuzhiyun /* The maximum registers number of all the version */
35*4882a593Smuzhiyun #define VEPU2_REG_NUM				184
36*4882a593Smuzhiyun #define VEPU2_REG_HW_ID_INDEX		-1 /* INVALID */
37*4882a593Smuzhiyun #define VEPU2_REG_START_INDEX			0
38*4882a593Smuzhiyun #define VEPU2_REG_END_INDEX			183
39*4882a593Smuzhiyun #define VEPU2_REG_OUT_INDEX			(77)
40*4882a593Smuzhiyun #define VEPU2_REG_STRM_INDEX			(53)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define VEPU2_REG_ENC_EN			0x19c
43*4882a593Smuzhiyun #define VEPU2_REG_ENC_EN_INDEX			(103)
44*4882a593Smuzhiyun #define VEPU2_ENC_START				BIT(0)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define VEPU2_GET_FORMAT(x)			(((x) >> 4) & 0x3)
47*4882a593Smuzhiyun #define VEPU2_FORMAT_MASK			(0x30)
48*4882a593Smuzhiyun #define VEPU2_GET_WIDTH(x)			(((x >> 8) & 0x1ff) << 4)
49*4882a593Smuzhiyun #define VEPU2_GET_HEIGHT(x)			(((x >> 20) & 0x1ff) << 4)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define VEPU2_FMT_RESERVED			(0)
52*4882a593Smuzhiyun #define VEPU2_FMT_VP8E				(1)
53*4882a593Smuzhiyun #define VEPU2_FMT_JPEGE				(2)
54*4882a593Smuzhiyun #define VEPU2_FMT_H264E				(3)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define VEPU2_REG_MB_CTRL			0x1a0
57*4882a593Smuzhiyun #define VEPU2_REG_MB_CTRL_INDEX			(104)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define VEPU2_REG_INT				0x1b4
60*4882a593Smuzhiyun #define VEPU2_REG_INT_INDEX			(109)
61*4882a593Smuzhiyun #define VEPU2_MV_SAD_WR_EN			BIT(24)
62*4882a593Smuzhiyun #define VEPU2_ROCON_WRITE_DIS			BIT(20)
63*4882a593Smuzhiyun #define VEPU2_INT_SLICE_EN			BIT(16)
64*4882a593Smuzhiyun #define VEPU2_CLOCK_GATE_EN			BIT(12)
65*4882a593Smuzhiyun #define VEPU2_INT_TIMEOUT_EN			BIT(10)
66*4882a593Smuzhiyun #define VEPU2_INT_CLEAR				BIT(9)
67*4882a593Smuzhiyun #define VEPU2_IRQ_DIS				BIT(8)
68*4882a593Smuzhiyun #define VEPU2_INT_TIMEOUT			BIT(6)
69*4882a593Smuzhiyun #define VEPU2_INT_BUF_FULL			BIT(5)
70*4882a593Smuzhiyun #define VEPU2_INT_BUS_ERROR			BIT(4)
71*4882a593Smuzhiyun #define VEPU2_INT_SLICE				BIT(2)
72*4882a593Smuzhiyun #define VEPU2_INT_RDY				BIT(1)
73*4882a593Smuzhiyun #define VEPU2_INT_RAW				BIT(0)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define RKVPUE2_REG_DMV_4P_1P(i)		(0x1e0 + ((i) << 4))
76*4882a593Smuzhiyun #define RKVPUE2_REG_DMV_4P_1P_INDEX(i)		(120 + (i))
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define VEPU2_REG_CLR_CACHE_BASE		0xc10
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define to_vepu_task(task)		\
81*4882a593Smuzhiyun 		container_of(task, struct vepu_task, mpp_task)
82*4882a593Smuzhiyun #define to_vepu_dev(dev)		\
83*4882a593Smuzhiyun 		container_of(dev, struct vepu_dev, mpp)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun struct vepu_task {
86*4882a593Smuzhiyun 	struct mpp_task mpp_task;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	enum MPP_CLOCK_MODE clk_mode;
89*4882a593Smuzhiyun 	u32 reg[VEPU2_REG_NUM];
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	struct reg_offset_info off_inf;
92*4882a593Smuzhiyun 	u32 irq_status;
93*4882a593Smuzhiyun 	/* req for current task */
94*4882a593Smuzhiyun 	u32 w_req_cnt;
95*4882a593Smuzhiyun 	struct mpp_request w_reqs[MPP_MAX_MSG_NUM];
96*4882a593Smuzhiyun 	u32 r_req_cnt;
97*4882a593Smuzhiyun 	struct mpp_request r_reqs[MPP_MAX_MSG_NUM];
98*4882a593Smuzhiyun 	/* image info */
99*4882a593Smuzhiyun 	u32 width;
100*4882a593Smuzhiyun 	u32 height;
101*4882a593Smuzhiyun 	u32 pixels;
102*4882a593Smuzhiyun 	struct mpp_dma_buffer *bs_buf;
103*4882a593Smuzhiyun 	u32 offset_bs;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun struct vepu_session_priv {
107*4882a593Smuzhiyun 	struct rw_semaphore rw_sem;
108*4882a593Smuzhiyun 	/* codec info from user */
109*4882a593Smuzhiyun 	struct {
110*4882a593Smuzhiyun 		/* show mode */
111*4882a593Smuzhiyun 		u32 flag;
112*4882a593Smuzhiyun 		/* item data */
113*4882a593Smuzhiyun 		u64 val;
114*4882a593Smuzhiyun 	} codec_info[ENC_INFO_BUTT];
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun struct vepu_dev {
118*4882a593Smuzhiyun 	struct mpp_dev mpp;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	struct mpp_clk_info aclk_info;
121*4882a593Smuzhiyun 	struct mpp_clk_info hclk_info;
122*4882a593Smuzhiyun 	u32 default_max_load;
123*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_MPP_PROC_FS
124*4882a593Smuzhiyun 	struct proc_dir_entry *procfs;
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun 	struct reset_control *rst_a;
127*4882a593Smuzhiyun 	struct reset_control *rst_h;
128*4882a593Smuzhiyun 	/* for ccu(central control unit) */
129*4882a593Smuzhiyun 	struct vepu_ccu *ccu;
130*4882a593Smuzhiyun 	bool disable_work;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun struct vepu_ccu {
134*4882a593Smuzhiyun 	u32 core_num;
135*4882a593Smuzhiyun 	/* lock for core attach */
136*4882a593Smuzhiyun 	spinlock_t lock;
137*4882a593Smuzhiyun 	struct mpp_dev *main_core;
138*4882a593Smuzhiyun 	struct mpp_dev *cores[MPP_MAX_CORE_NUM];
139*4882a593Smuzhiyun 	unsigned long core_idle;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static struct mpp_hw_info vepu_v2_hw_info = {
143*4882a593Smuzhiyun 	.reg_num = VEPU2_REG_NUM,
144*4882a593Smuzhiyun 	.reg_id = VEPU2_REG_HW_ID_INDEX,
145*4882a593Smuzhiyun 	.reg_start = VEPU2_REG_START_INDEX,
146*4882a593Smuzhiyun 	.reg_end = VEPU2_REG_END_INDEX,
147*4882a593Smuzhiyun 	.reg_en = VEPU2_REG_ENC_EN_INDEX,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun  * file handle translate information
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun static const u16 trans_tbl_default[] = {
154*4882a593Smuzhiyun 	48, 49, 50, 56, 57, 63, 64, 77, 78, 81
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static const u16 trans_tbl_vp8e[] = {
158*4882a593Smuzhiyun 	27, 44, 45, 48, 49, 50, 56, 57, 63, 64,
159*4882a593Smuzhiyun 	76, 77, 78, 80, 81, 106, 108,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static struct mpp_trans_info trans_rk_vepu2[] = {
163*4882a593Smuzhiyun 	[VEPU2_FMT_RESERVED] = {
164*4882a593Smuzhiyun 		.count = 0,
165*4882a593Smuzhiyun 		.table = NULL,
166*4882a593Smuzhiyun 	},
167*4882a593Smuzhiyun 	[VEPU2_FMT_VP8E] = {
168*4882a593Smuzhiyun 		.count = ARRAY_SIZE(trans_tbl_vp8e),
169*4882a593Smuzhiyun 		.table = trans_tbl_vp8e,
170*4882a593Smuzhiyun 	},
171*4882a593Smuzhiyun 	[VEPU2_FMT_JPEGE] = {
172*4882a593Smuzhiyun 		.count = ARRAY_SIZE(trans_tbl_default),
173*4882a593Smuzhiyun 		.table = trans_tbl_default,
174*4882a593Smuzhiyun 	},
175*4882a593Smuzhiyun 	[VEPU2_FMT_H264E] = {
176*4882a593Smuzhiyun 		.count = ARRAY_SIZE(trans_tbl_default),
177*4882a593Smuzhiyun 		.table = trans_tbl_default,
178*4882a593Smuzhiyun 	},
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
vepu_process_reg_fd(struct mpp_session * session,struct vepu_task * task,struct mpp_task_msgs * msgs)181*4882a593Smuzhiyun static int vepu_process_reg_fd(struct mpp_session *session,
182*4882a593Smuzhiyun 			       struct vepu_task *task,
183*4882a593Smuzhiyun 			       struct mpp_task_msgs *msgs)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	int ret;
186*4882a593Smuzhiyun 	int fd_bs;
187*4882a593Smuzhiyun 	int fmt = VEPU2_GET_FORMAT(task->reg[VEPU2_REG_ENC_EN_INDEX]);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (session->msg_flags & MPP_FLAGS_REG_NO_OFFSET)
190*4882a593Smuzhiyun 		fd_bs = task->reg[VEPU2_REG_OUT_INDEX];
191*4882a593Smuzhiyun 	else
192*4882a593Smuzhiyun 		fd_bs = task->reg[VEPU2_REG_OUT_INDEX] & 0x3ff;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	ret = mpp_translate_reg_address(session, &task->mpp_task,
195*4882a593Smuzhiyun 					fmt, task->reg, &task->off_inf);
196*4882a593Smuzhiyun 	if (ret)
197*4882a593Smuzhiyun 		return ret;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	mpp_translate_reg_offset_info(&task->mpp_task,
200*4882a593Smuzhiyun 				      &task->off_inf, task->reg);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (fmt == VEPU2_FMT_JPEGE) {
203*4882a593Smuzhiyun 		struct mpp_dma_buffer *bs_buf = mpp_dma_find_buffer_fd(session->dma, fd_bs);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		task->offset_bs = mpp_query_reg_offset_info(&task->off_inf, VEPU2_REG_OUT_INDEX);
206*4882a593Smuzhiyun 		if (bs_buf && task->offset_bs > 0)
207*4882a593Smuzhiyun 			mpp_dma_buf_sync(bs_buf, 0, task->offset_bs, DMA_TO_DEVICE, false);
208*4882a593Smuzhiyun 		task->bs_buf = bs_buf;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
vepu_extract_task_msg(struct vepu_task * task,struct mpp_task_msgs * msgs)214*4882a593Smuzhiyun static int vepu_extract_task_msg(struct vepu_task *task,
215*4882a593Smuzhiyun 				 struct mpp_task_msgs *msgs)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	u32 i;
218*4882a593Smuzhiyun 	int ret;
219*4882a593Smuzhiyun 	struct mpp_request *req;
220*4882a593Smuzhiyun 	struct mpp_hw_info *hw_info = task->mpp_task.hw_info;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	for (i = 0; i < msgs->req_cnt; i++) {
223*4882a593Smuzhiyun 		u32 off_s, off_e;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		req = &msgs->reqs[i];
226*4882a593Smuzhiyun 		if (!req->size)
227*4882a593Smuzhiyun 			continue;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		switch (req->cmd) {
230*4882a593Smuzhiyun 		case MPP_CMD_SET_REG_WRITE: {
231*4882a593Smuzhiyun 			off_s = hw_info->reg_start * sizeof(u32);
232*4882a593Smuzhiyun 			off_e = hw_info->reg_end * sizeof(u32);
233*4882a593Smuzhiyun 			ret = mpp_check_req(req, 0, sizeof(task->reg),
234*4882a593Smuzhiyun 					    off_s, off_e);
235*4882a593Smuzhiyun 			if (ret)
236*4882a593Smuzhiyun 				continue;
237*4882a593Smuzhiyun 			if (copy_from_user((u8 *)task->reg + req->offset,
238*4882a593Smuzhiyun 					   req->data, req->size)) {
239*4882a593Smuzhiyun 				mpp_err("copy_from_user reg failed\n");
240*4882a593Smuzhiyun 				return -EIO;
241*4882a593Smuzhiyun 			}
242*4882a593Smuzhiyun 			memcpy(&task->w_reqs[task->w_req_cnt++],
243*4882a593Smuzhiyun 			       req, sizeof(*req));
244*4882a593Smuzhiyun 		} break;
245*4882a593Smuzhiyun 		case MPP_CMD_SET_REG_READ: {
246*4882a593Smuzhiyun 			off_s = hw_info->reg_start * sizeof(u32);
247*4882a593Smuzhiyun 			off_e = hw_info->reg_end * sizeof(u32);
248*4882a593Smuzhiyun 			ret = mpp_check_req(req, 0, sizeof(task->reg),
249*4882a593Smuzhiyun 					    off_s, off_e);
250*4882a593Smuzhiyun 			if (ret)
251*4882a593Smuzhiyun 				continue;
252*4882a593Smuzhiyun 			memcpy(&task->r_reqs[task->r_req_cnt++],
253*4882a593Smuzhiyun 			       req, sizeof(*req));
254*4882a593Smuzhiyun 		} break;
255*4882a593Smuzhiyun 		case MPP_CMD_SET_REG_ADDR_OFFSET: {
256*4882a593Smuzhiyun 			mpp_extract_reg_offset_info(&task->off_inf, req);
257*4882a593Smuzhiyun 		} break;
258*4882a593Smuzhiyun 		default:
259*4882a593Smuzhiyun 			break;
260*4882a593Smuzhiyun 		}
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 	mpp_debug(DEBUG_TASK_INFO, "w_req_cnt %d, r_req_cnt %d\n",
263*4882a593Smuzhiyun 		  task->w_req_cnt, task->r_req_cnt);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
vepu_alloc_task(struct mpp_session * session,struct mpp_task_msgs * msgs)268*4882a593Smuzhiyun static void *vepu_alloc_task(struct mpp_session *session,
269*4882a593Smuzhiyun 			     struct mpp_task_msgs *msgs)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	int ret;
272*4882a593Smuzhiyun 	struct mpp_task *mpp_task = NULL;
273*4882a593Smuzhiyun 	struct vepu_task *task = NULL;
274*4882a593Smuzhiyun 	struct mpp_dev *mpp = session->mpp;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	mpp_debug_enter();
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	task = kzalloc(sizeof(*task), GFP_KERNEL);
279*4882a593Smuzhiyun 	if (!task)
280*4882a593Smuzhiyun 		return NULL;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	mpp_task = &task->mpp_task;
283*4882a593Smuzhiyun 	mpp_task_init(session, mpp_task);
284*4882a593Smuzhiyun 	mpp_task->hw_info = mpp->var->hw_info;
285*4882a593Smuzhiyun 	mpp_task->reg = task->reg;
286*4882a593Smuzhiyun 	/* extract reqs for current task */
287*4882a593Smuzhiyun 	ret = vepu_extract_task_msg(task, msgs);
288*4882a593Smuzhiyun 	if (ret)
289*4882a593Smuzhiyun 		goto fail;
290*4882a593Smuzhiyun 	/* process fd in register */
291*4882a593Smuzhiyun 	if (!(msgs->flags & MPP_FLAGS_REG_FD_NO_TRANS)) {
292*4882a593Smuzhiyun 		ret = vepu_process_reg_fd(session, task, msgs);
293*4882a593Smuzhiyun 		if (ret)
294*4882a593Smuzhiyun 			goto fail;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 	task->clk_mode = CLK_MODE_NORMAL;
297*4882a593Smuzhiyun 	/* get resolution info */
298*4882a593Smuzhiyun 	task->width = VEPU2_GET_WIDTH(task->reg[VEPU2_REG_ENC_EN_INDEX]);
299*4882a593Smuzhiyun 	task->height = VEPU2_GET_HEIGHT(task->reg[VEPU2_REG_ENC_EN_INDEX]);
300*4882a593Smuzhiyun 	task->pixels = task->width * task->height;
301*4882a593Smuzhiyun 	mpp_debug(DEBUG_TASK_INFO, "width=%d, height=%d\n", task->width, task->height);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	mpp_debug_leave();
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	return mpp_task;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun fail:
308*4882a593Smuzhiyun 	mpp_task_dump_mem_region(mpp, mpp_task);
309*4882a593Smuzhiyun 	mpp_task_dump_reg(mpp, mpp_task);
310*4882a593Smuzhiyun 	mpp_task_finalize(session, mpp_task);
311*4882a593Smuzhiyun 	kfree(task);
312*4882a593Smuzhiyun 	return NULL;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
vepu_prepare(struct mpp_dev * mpp,struct mpp_task * mpp_task)315*4882a593Smuzhiyun static void *vepu_prepare(struct mpp_dev *mpp, struct mpp_task *mpp_task)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
318*4882a593Smuzhiyun 	struct vepu_ccu *ccu = enc->ccu;
319*4882a593Smuzhiyun 	unsigned long core_idle;
320*4882a593Smuzhiyun 	unsigned long flags;
321*4882a593Smuzhiyun 	s32 core_id;
322*4882a593Smuzhiyun 	u32 i;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	spin_lock_irqsave(&ccu->lock, flags);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	core_idle = ccu->core_idle;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	for (i = 0; i < ccu->core_num; i++) {
329*4882a593Smuzhiyun 		struct mpp_dev *mpp = ccu->cores[i];
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 		if (mpp && mpp->disable)
332*4882a593Smuzhiyun 			clear_bit(mpp->core_id, &core_idle);
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	core_id = find_first_bit(&core_idle, ccu->core_num);
336*4882a593Smuzhiyun 	if (core_id >= ARRAY_SIZE(ccu->cores)) {
337*4882a593Smuzhiyun 		mpp_task = NULL;
338*4882a593Smuzhiyun 		mpp_dbg_core("core %d all busy %lx\n", core_id, ccu->core_idle);
339*4882a593Smuzhiyun 		goto done;
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	core_id = array_index_nospec(core_id, MPP_MAX_CORE_NUM);
343*4882a593Smuzhiyun 	clear_bit(core_id, &ccu->core_idle);
344*4882a593Smuzhiyun 	mpp_task->mpp = ccu->cores[core_id];
345*4882a593Smuzhiyun 	mpp_task->core_id = core_id;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	mpp_dbg_core("core cnt %d core %d set idle %lx -> %lx\n",
348*4882a593Smuzhiyun 		     ccu->core_num, core_id, core_idle, ccu->core_idle);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun done:
351*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ccu->lock, flags);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return mpp_task;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
vepu_run(struct mpp_dev * mpp,struct mpp_task * mpp_task)356*4882a593Smuzhiyun static int vepu_run(struct mpp_dev *mpp,
357*4882a593Smuzhiyun 		    struct mpp_task *mpp_task)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	u32 i;
360*4882a593Smuzhiyun 	u32 reg_en;
361*4882a593Smuzhiyun 	struct vepu_task *task = to_vepu_task(mpp_task);
362*4882a593Smuzhiyun 	u32 timing_en = mpp->srv->timing_en;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	mpp_debug_enter();
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* clear cache */
367*4882a593Smuzhiyun 	mpp_write_relaxed(mpp, VEPU2_REG_CLR_CACHE_BASE, 1);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	reg_en = mpp_task->hw_info->reg_en;
370*4882a593Smuzhiyun 	/* First, flush correct encoder format */
371*4882a593Smuzhiyun 	mpp_write_relaxed(mpp, VEPU2_REG_ENC_EN,
372*4882a593Smuzhiyun 			  task->reg[reg_en] & VEPU2_FORMAT_MASK);
373*4882a593Smuzhiyun 	/* Second, flush others register */
374*4882a593Smuzhiyun 	for (i = 0; i < task->w_req_cnt; i++) {
375*4882a593Smuzhiyun 		struct mpp_request *req = &task->w_reqs[i];
376*4882a593Smuzhiyun 		int s = req->offset / sizeof(u32);
377*4882a593Smuzhiyun 		int e = s + req->size / sizeof(u32);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 		mpp_write_req(mpp, task->reg, s, e, reg_en);
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* flush tlb before starting hardware */
383*4882a593Smuzhiyun 	mpp_iommu_flush_tlb(mpp->iommu_info);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* init current task */
386*4882a593Smuzhiyun 	mpp->cur_task = mpp_task;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	mpp_task_run_begin(mpp_task, timing_en, MPP_WORK_TIMEOUT_DELAY);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* Last, flush the registers */
391*4882a593Smuzhiyun 	wmb();
392*4882a593Smuzhiyun 	mpp_write(mpp, VEPU2_REG_ENC_EN,
393*4882a593Smuzhiyun 		  task->reg[reg_en] | VEPU2_ENC_START);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	mpp_task_run_end(mpp_task, timing_en);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	mpp_debug_leave();
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return 0;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
vepu_px30_run(struct mpp_dev * mpp,struct mpp_task * mpp_task)402*4882a593Smuzhiyun static int vepu_px30_run(struct mpp_dev *mpp,
403*4882a593Smuzhiyun 		    struct mpp_task *mpp_task)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	mpp_iommu_flush_tlb(mpp->iommu_info);
406*4882a593Smuzhiyun 	return vepu_run(mpp, mpp_task);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
vepu_irq(struct mpp_dev * mpp)409*4882a593Smuzhiyun static int vepu_irq(struct mpp_dev *mpp)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	mpp->irq_status = mpp_read(mpp, VEPU2_REG_INT);
412*4882a593Smuzhiyun 	if (!(mpp->irq_status & VEPU2_INT_RAW))
413*4882a593Smuzhiyun 		return IRQ_NONE;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	mpp_write(mpp, VEPU2_REG_INT, 0);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
vepu_isr(struct mpp_dev * mpp)420*4882a593Smuzhiyun static int vepu_isr(struct mpp_dev *mpp)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	u32 err_mask;
423*4882a593Smuzhiyun 	struct vepu_task *task = NULL;
424*4882a593Smuzhiyun 	struct mpp_task *mpp_task = mpp->cur_task;
425*4882a593Smuzhiyun 	unsigned long core_idle;
426*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
427*4882a593Smuzhiyun 	struct vepu_ccu *ccu = enc->ccu;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* FIXME use a spin lock here */
430*4882a593Smuzhiyun 	if (!mpp_task) {
431*4882a593Smuzhiyun 		dev_err(mpp->dev, "no current task\n");
432*4882a593Smuzhiyun 		return IRQ_HANDLED;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 	mpp_time_diff(mpp_task);
435*4882a593Smuzhiyun 	mpp->cur_task = NULL;
436*4882a593Smuzhiyun 	task = to_vepu_task(mpp_task);
437*4882a593Smuzhiyun 	task->irq_status = mpp->irq_status;
438*4882a593Smuzhiyun 	mpp_debug(DEBUG_IRQ_STATUS, "irq_status: %08x\n",
439*4882a593Smuzhiyun 		  task->irq_status);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	err_mask = VEPU2_INT_TIMEOUT
442*4882a593Smuzhiyun 		| VEPU2_INT_BUF_FULL
443*4882a593Smuzhiyun 		| VEPU2_INT_BUS_ERROR;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (err_mask & task->irq_status)
446*4882a593Smuzhiyun 		atomic_inc(&mpp->reset_request);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	mpp_task_finish(mpp_task->session, mpp_task);
449*4882a593Smuzhiyun 	/* the whole vepu has no ccu that manage multi core */
450*4882a593Smuzhiyun 	if (ccu) {
451*4882a593Smuzhiyun 		core_idle = ccu->core_idle;
452*4882a593Smuzhiyun 		set_bit(mpp->core_id, &ccu->core_idle);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 		mpp_dbg_core("core %d isr idle %lx -> %lx\n", mpp->core_id, core_idle,
455*4882a593Smuzhiyun 			ccu->core_idle);
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	mpp_debug_leave();
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	return IRQ_HANDLED;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
vepu_finish(struct mpp_dev * mpp,struct mpp_task * mpp_task)463*4882a593Smuzhiyun static int vepu_finish(struct mpp_dev *mpp,
464*4882a593Smuzhiyun 		       struct mpp_task *mpp_task)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	u32 i;
467*4882a593Smuzhiyun 	u32 s, e;
468*4882a593Smuzhiyun 	struct mpp_request *req;
469*4882a593Smuzhiyun 	struct vepu_task *task = to_vepu_task(mpp_task);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	mpp_debug_enter();
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* read register after running */
474*4882a593Smuzhiyun 	for (i = 0; i < task->r_req_cnt; i++) {
475*4882a593Smuzhiyun 		req = &task->r_reqs[i];
476*4882a593Smuzhiyun 		s = req->offset / sizeof(u32);
477*4882a593Smuzhiyun 		e = s + req->size / sizeof(u32);
478*4882a593Smuzhiyun 		mpp_read_req(mpp, task->reg, s, e);
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 	/* revert hack for irq status */
481*4882a593Smuzhiyun 	task->reg[VEPU2_REG_INT_INDEX] = task->irq_status;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (task->bs_buf)
484*4882a593Smuzhiyun 		mpp_dma_buf_sync(task->bs_buf, 0,
485*4882a593Smuzhiyun 				 task->reg[VEPU2_REG_STRM_INDEX] / 8 +
486*4882a593Smuzhiyun 				 task->offset_bs,
487*4882a593Smuzhiyun 				 DMA_FROM_DEVICE, true);
488*4882a593Smuzhiyun 	mpp_debug_leave();
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	return 0;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
vepu_result(struct mpp_dev * mpp,struct mpp_task * mpp_task,struct mpp_task_msgs * msgs)493*4882a593Smuzhiyun static int vepu_result(struct mpp_dev *mpp,
494*4882a593Smuzhiyun 		       struct mpp_task *mpp_task,
495*4882a593Smuzhiyun 		       struct mpp_task_msgs *msgs)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	u32 i;
498*4882a593Smuzhiyun 	struct mpp_request *req;
499*4882a593Smuzhiyun 	struct vepu_task *task = to_vepu_task(mpp_task);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* FIXME may overflow the kernel */
502*4882a593Smuzhiyun 	for (i = 0; i < task->r_req_cnt; i++) {
503*4882a593Smuzhiyun 		req = &task->r_reqs[i];
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 		if (copy_to_user(req->data,
506*4882a593Smuzhiyun 				 (u8 *)task->reg + req->offset,
507*4882a593Smuzhiyun 				 req->size)) {
508*4882a593Smuzhiyun 			mpp_err("copy_to_user reg fail\n");
509*4882a593Smuzhiyun 			return -EIO;
510*4882a593Smuzhiyun 		}
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
vepu_free_task(struct mpp_session * session,struct mpp_task * mpp_task)516*4882a593Smuzhiyun static int vepu_free_task(struct mpp_session *session,
517*4882a593Smuzhiyun 			  struct mpp_task *mpp_task)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	struct vepu_task *task = to_vepu_task(mpp_task);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	mpp_task_finalize(session, mpp_task);
522*4882a593Smuzhiyun 	kfree(task);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
vepu_control(struct mpp_session * session,struct mpp_request * req)527*4882a593Smuzhiyun static int vepu_control(struct mpp_session *session, struct mpp_request *req)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	switch (req->cmd) {
530*4882a593Smuzhiyun 	case MPP_CMD_SEND_CODEC_INFO: {
531*4882a593Smuzhiyun 		int i;
532*4882a593Smuzhiyun 		int cnt;
533*4882a593Smuzhiyun 		struct codec_info_elem elem;
534*4882a593Smuzhiyun 		struct vepu_session_priv *priv;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		if (!session || !session->priv) {
537*4882a593Smuzhiyun 			mpp_err("session info null\n");
538*4882a593Smuzhiyun 			return -EINVAL;
539*4882a593Smuzhiyun 		}
540*4882a593Smuzhiyun 		priv = session->priv;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 		cnt = req->size / sizeof(elem);
543*4882a593Smuzhiyun 		cnt = (cnt > ENC_INFO_BUTT) ? ENC_INFO_BUTT : cnt;
544*4882a593Smuzhiyun 		mpp_debug(DEBUG_IOCTL, "codec info count %d\n", cnt);
545*4882a593Smuzhiyun 		for (i = 0; i < cnt; i++) {
546*4882a593Smuzhiyun 			if (copy_from_user(&elem, req->data + i * sizeof(elem), sizeof(elem))) {
547*4882a593Smuzhiyun 				mpp_err("copy_from_user failed\n");
548*4882a593Smuzhiyun 				continue;
549*4882a593Smuzhiyun 			}
550*4882a593Smuzhiyun 			if (elem.type > ENC_INFO_BASE && elem.type < ENC_INFO_BUTT &&
551*4882a593Smuzhiyun 			    elem.flag > CODEC_INFO_FLAG_NULL && elem.flag < CODEC_INFO_FLAG_BUTT) {
552*4882a593Smuzhiyun 				elem.type = array_index_nospec(elem.type, ENC_INFO_BUTT);
553*4882a593Smuzhiyun 				priv->codec_info[elem.type].flag = elem.flag;
554*4882a593Smuzhiyun 				priv->codec_info[elem.type].val = elem.data;
555*4882a593Smuzhiyun 			} else {
556*4882a593Smuzhiyun 				mpp_err("codec info invalid, type %d, flag %d\n",
557*4882a593Smuzhiyun 					elem.type, elem.flag);
558*4882a593Smuzhiyun 			}
559*4882a593Smuzhiyun 		}
560*4882a593Smuzhiyun 	} break;
561*4882a593Smuzhiyun 	default: {
562*4882a593Smuzhiyun 		mpp_err("unknown mpp ioctl cmd %x\n", req->cmd);
563*4882a593Smuzhiyun 	} break;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	return 0;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
vepu_free_session(struct mpp_session * session)569*4882a593Smuzhiyun static int vepu_free_session(struct mpp_session *session)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	if (session && session->priv) {
572*4882a593Smuzhiyun 		kfree(session->priv);
573*4882a593Smuzhiyun 		session->priv = NULL;
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	return 0;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
vepu_init_session(struct mpp_session * session)579*4882a593Smuzhiyun static int vepu_init_session(struct mpp_session *session)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	struct vepu_session_priv *priv;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	if (!session) {
584*4882a593Smuzhiyun 		mpp_err("session is null\n");
585*4882a593Smuzhiyun 		return -EINVAL;
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
589*4882a593Smuzhiyun 	if (!priv)
590*4882a593Smuzhiyun 		return -ENOMEM;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	init_rwsem(&priv->rw_sem);
593*4882a593Smuzhiyun 	session->priv = priv;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	return 0;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_MPP_PROC_FS
vepu_procfs_remove(struct mpp_dev * mpp)599*4882a593Smuzhiyun static int vepu_procfs_remove(struct mpp_dev *mpp)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	if (enc->procfs) {
604*4882a593Smuzhiyun 		proc_remove(enc->procfs);
605*4882a593Smuzhiyun 		enc->procfs = NULL;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	return 0;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
vepu_dump_session(struct mpp_session * session,struct seq_file * seq)611*4882a593Smuzhiyun static int vepu_dump_session(struct mpp_session *session, struct seq_file *seq)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun 	int i;
614*4882a593Smuzhiyun 	struct vepu_session_priv *priv = session->priv;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	down_read(&priv->rw_sem);
617*4882a593Smuzhiyun 	/* item name */
618*4882a593Smuzhiyun 	seq_puts(seq, "------------------------------------------------------");
619*4882a593Smuzhiyun 	seq_puts(seq, "------------------------------------------------------\n");
620*4882a593Smuzhiyun 	seq_printf(seq, "|%8s|", (const char *)"session");
621*4882a593Smuzhiyun 	seq_printf(seq, "%8s|", (const char *)"device");
622*4882a593Smuzhiyun 	for (i = ENC_INFO_BASE; i < ENC_INFO_BUTT; i++) {
623*4882a593Smuzhiyun 		bool show = priv->codec_info[i].flag;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 		if (show)
626*4882a593Smuzhiyun 			seq_printf(seq, "%8s|", enc_info_item_name[i]);
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 	seq_puts(seq, "\n");
629*4882a593Smuzhiyun 	/* item data*/
630*4882a593Smuzhiyun 	seq_printf(seq, "|%8d|", session->index);
631*4882a593Smuzhiyun 	seq_printf(seq, "%8s|", mpp_device_name[session->device_type]);
632*4882a593Smuzhiyun 	for (i = ENC_INFO_BASE; i < ENC_INFO_BUTT; i++) {
633*4882a593Smuzhiyun 		u32 flag = priv->codec_info[i].flag;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		if (!flag)
636*4882a593Smuzhiyun 			continue;
637*4882a593Smuzhiyun 		if (flag == CODEC_INFO_FLAG_NUMBER) {
638*4882a593Smuzhiyun 			u32 data = priv->codec_info[i].val;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 			seq_printf(seq, "%8d|", data);
641*4882a593Smuzhiyun 		} else if (flag == CODEC_INFO_FLAG_STRING) {
642*4882a593Smuzhiyun 			const char *name = (const char *)&priv->codec_info[i].val;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 			seq_printf(seq, "%8s|", name);
645*4882a593Smuzhiyun 		} else {
646*4882a593Smuzhiyun 			seq_printf(seq, "%8s|", (const char *)"null");
647*4882a593Smuzhiyun 		}
648*4882a593Smuzhiyun 	}
649*4882a593Smuzhiyun 	seq_puts(seq, "\n");
650*4882a593Smuzhiyun 	up_read(&priv->rw_sem);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	return 0;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun 
vepu_show_session_info(struct seq_file * seq,void * offset)655*4882a593Smuzhiyun static int vepu_show_session_info(struct seq_file *seq, void *offset)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun 	struct mpp_session *session = NULL, *n;
658*4882a593Smuzhiyun 	struct mpp_dev *mpp = seq->private;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	mutex_lock(&mpp->srv->session_lock);
661*4882a593Smuzhiyun 	list_for_each_entry_safe(session, n,
662*4882a593Smuzhiyun 				 &mpp->srv->session_list,
663*4882a593Smuzhiyun 				 service_link) {
664*4882a593Smuzhiyun 		if (session->device_type != MPP_DEVICE_VEPU2 &&
665*4882a593Smuzhiyun 		    session->device_type != MPP_DEVICE_VEPU2_JPEG)
666*4882a593Smuzhiyun 			continue;
667*4882a593Smuzhiyun 		if (!session->priv)
668*4882a593Smuzhiyun 			continue;
669*4882a593Smuzhiyun 		if (mpp->dev_ops->dump_session)
670*4882a593Smuzhiyun 			mpp->dev_ops->dump_session(session, seq);
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 	mutex_unlock(&mpp->srv->session_lock);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	return 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
vepu_procfs_init(struct mpp_dev * mpp)677*4882a593Smuzhiyun static int vepu_procfs_init(struct mpp_dev *mpp)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
680*4882a593Smuzhiyun 	char name[32];
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	if (!mpp->dev || !mpp->dev->of_node || !mpp->dev->of_node->name ||
683*4882a593Smuzhiyun 	    !mpp->srv || !mpp->srv->procfs)
684*4882a593Smuzhiyun 		return -EINVAL;
685*4882a593Smuzhiyun 	if (enc->ccu)
686*4882a593Smuzhiyun 		snprintf(name, sizeof(name) - 1, "%s%d",
687*4882a593Smuzhiyun 			mpp->dev->of_node->name, mpp->core_id);
688*4882a593Smuzhiyun 	else
689*4882a593Smuzhiyun 		snprintf(name, sizeof(name) - 1, "%s",
690*4882a593Smuzhiyun 			mpp->dev->of_node->name);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	enc->procfs = proc_mkdir(name, mpp->srv->procfs);
693*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(enc->procfs)) {
694*4882a593Smuzhiyun 		mpp_err("failed on open procfs\n");
695*4882a593Smuzhiyun 		enc->procfs = NULL;
696*4882a593Smuzhiyun 		return -EIO;
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* for common mpp_dev options */
700*4882a593Smuzhiyun 	mpp_procfs_create_common(enc->procfs, mpp);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	mpp_procfs_create_u32("aclk", 0644,
703*4882a593Smuzhiyun 			      enc->procfs, &enc->aclk_info.debug_rate_hz);
704*4882a593Smuzhiyun 	mpp_procfs_create_u32("session_buffers", 0644,
705*4882a593Smuzhiyun 			      enc->procfs, &mpp->session_max_buffers);
706*4882a593Smuzhiyun 	/* for show session info */
707*4882a593Smuzhiyun 	proc_create_single_data("sessions-info", 0444,
708*4882a593Smuzhiyun 				enc->procfs, vepu_show_session_info, mpp);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	return 0;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
vepu_procfs_ccu_init(struct mpp_dev * mpp)713*4882a593Smuzhiyun static int vepu_procfs_ccu_init(struct mpp_dev *mpp)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	if (!enc->procfs)
718*4882a593Smuzhiyun 		goto done;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun done:
721*4882a593Smuzhiyun 	return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun #else
vepu_procfs_remove(struct mpp_dev * mpp)724*4882a593Smuzhiyun static inline int vepu_procfs_remove(struct mpp_dev *mpp)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	return 0;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
vepu_procfs_init(struct mpp_dev * mpp)729*4882a593Smuzhiyun static inline int vepu_procfs_init(struct mpp_dev *mpp)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	return 0;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
vepu_procfs_ccu_init(struct mpp_dev * mpp)734*4882a593Smuzhiyun static inline int vepu_procfs_ccu_init(struct mpp_dev *mpp)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
vepu_dump_session(struct mpp_session * session,struct seq_file * seq)739*4882a593Smuzhiyun static inline int vepu_dump_session(struct mpp_session *session, struct seq_file *seq)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun #endif
744*4882a593Smuzhiyun 
vepu_init(struct mpp_dev * mpp)745*4882a593Smuzhiyun static int vepu_init(struct mpp_dev *mpp)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun 	int ret;
748*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	mpp->grf_info = &mpp->srv->grf_infos[MPP_DRIVER_VEPU2];
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* Get clock info from dtsi */
753*4882a593Smuzhiyun 	ret = mpp_get_clk_info(mpp, &enc->aclk_info, "aclk_vcodec");
754*4882a593Smuzhiyun 	if (ret)
755*4882a593Smuzhiyun 		mpp_err("failed on clk_get aclk_vcodec\n");
756*4882a593Smuzhiyun 	ret = mpp_get_clk_info(mpp, &enc->hclk_info, "hclk_vcodec");
757*4882a593Smuzhiyun 	if (ret)
758*4882a593Smuzhiyun 		mpp_err("failed on clk_get hclk_vcodec\n");
759*4882a593Smuzhiyun 	/* Get normal max workload from dtsi */
760*4882a593Smuzhiyun 	of_property_read_u32(mpp->dev->of_node,
761*4882a593Smuzhiyun 			     "rockchip,default-max-load", &enc->default_max_load);
762*4882a593Smuzhiyun 	/* Set default rates */
763*4882a593Smuzhiyun 	mpp_set_clk_info_rate_hz(&enc->aclk_info, CLK_MODE_DEFAULT, 300 * MHZ);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* Get reset control from dtsi */
766*4882a593Smuzhiyun 	enc->rst_a = mpp_reset_control_get(mpp, RST_TYPE_A, "video_a");
767*4882a593Smuzhiyun 	if (!enc->rst_a)
768*4882a593Smuzhiyun 		mpp_err("No aclk reset resource define\n");
769*4882a593Smuzhiyun 	enc->rst_h = mpp_reset_control_get(mpp, RST_TYPE_H, "video_h");
770*4882a593Smuzhiyun 	if (!enc->rst_h)
771*4882a593Smuzhiyun 		mpp_err("No hclk reset resource define\n");
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	return 0;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
vepu_px30_init(struct mpp_dev * mpp)776*4882a593Smuzhiyun static int vepu_px30_init(struct mpp_dev *mpp)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	vepu_init(mpp);
779*4882a593Smuzhiyun 	return px30_workaround_combo_init(mpp);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
vepu_clk_on(struct mpp_dev * mpp)782*4882a593Smuzhiyun static int vepu_clk_on(struct mpp_dev *mpp)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	mpp_clk_safe_enable(enc->aclk_info.clk);
787*4882a593Smuzhiyun 	mpp_clk_safe_enable(enc->hclk_info.clk);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	return 0;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun 
vepu_clk_off(struct mpp_dev * mpp)792*4882a593Smuzhiyun static int vepu_clk_off(struct mpp_dev *mpp)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	mpp_clk_safe_disable(enc->aclk_info.clk);
797*4882a593Smuzhiyun 	mpp_clk_safe_disable(enc->hclk_info.clk);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	return 0;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
vepu_get_freq(struct mpp_dev * mpp,struct mpp_task * mpp_task)802*4882a593Smuzhiyun static int vepu_get_freq(struct mpp_dev *mpp,
803*4882a593Smuzhiyun 			 struct mpp_task *mpp_task)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	u32 task_cnt;
806*4882a593Smuzhiyun 	u32 workload;
807*4882a593Smuzhiyun 	struct mpp_task *loop = NULL, *n;
808*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
809*4882a593Smuzhiyun 	struct vepu_task *task = to_vepu_task(mpp_task);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* if not set max load, consider not have advanced mode */
812*4882a593Smuzhiyun 	if (!enc->default_max_load)
813*4882a593Smuzhiyun 		return 0;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	task_cnt = 1;
816*4882a593Smuzhiyun 	workload = task->pixels;
817*4882a593Smuzhiyun 	/* calc workload in pending list */
818*4882a593Smuzhiyun 	mutex_lock(&mpp->queue->pending_lock);
819*4882a593Smuzhiyun 	list_for_each_entry_safe(loop, n,
820*4882a593Smuzhiyun 				 &mpp->queue->pending_list,
821*4882a593Smuzhiyun 				 queue_link) {
822*4882a593Smuzhiyun 		struct vepu_task *loop_task = to_vepu_task(loop);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 		task_cnt++;
825*4882a593Smuzhiyun 		workload += loop_task->pixels;
826*4882a593Smuzhiyun 	}
827*4882a593Smuzhiyun 	mutex_unlock(&mpp->queue->pending_lock);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	if (workload > enc->default_max_load)
830*4882a593Smuzhiyun 		task->clk_mode = CLK_MODE_ADVANCED;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	mpp_debug(DEBUG_TASK_INFO, "pending task %d, workload %d, clk_mode=%d\n",
833*4882a593Smuzhiyun 		  task_cnt, workload, task->clk_mode);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	return 0;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun 
vepu_set_freq(struct mpp_dev * mpp,struct mpp_task * mpp_task)838*4882a593Smuzhiyun static int vepu_set_freq(struct mpp_dev *mpp,
839*4882a593Smuzhiyun 			 struct mpp_task *mpp_task)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
842*4882a593Smuzhiyun 	struct vepu_task *task = to_vepu_task(mpp_task);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	mpp_clk_set_rate(&enc->aclk_info, task->clk_mode);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	return 0;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
vepu_reduce_freq(struct mpp_dev * mpp)849*4882a593Smuzhiyun static int vepu_reduce_freq(struct mpp_dev *mpp)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	mpp_clk_set_rate(&enc->aclk_info, CLK_MODE_REDUCE);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	return 0;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun 
vepu_reset(struct mpp_dev * mpp)858*4882a593Smuzhiyun static int vepu_reset(struct mpp_dev *mpp)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun 	struct vepu_dev *enc = to_vepu_dev(mpp);
861*4882a593Smuzhiyun 	struct vepu_ccu *ccu = enc->ccu;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	mpp_write(mpp, VEPU2_REG_ENC_EN, 0);
864*4882a593Smuzhiyun 	udelay(5);
865*4882a593Smuzhiyun 	if (enc->rst_a && enc->rst_h) {
866*4882a593Smuzhiyun 		/* Don't skip this or iommu won't work after reset */
867*4882a593Smuzhiyun 		mpp_pmu_idle_request(mpp, true);
868*4882a593Smuzhiyun 		mpp_safe_reset(enc->rst_a);
869*4882a593Smuzhiyun 		mpp_safe_reset(enc->rst_h);
870*4882a593Smuzhiyun 		udelay(5);
871*4882a593Smuzhiyun 		mpp_safe_unreset(enc->rst_a);
872*4882a593Smuzhiyun 		mpp_safe_unreset(enc->rst_h);
873*4882a593Smuzhiyun 		mpp_pmu_idle_request(mpp, false);
874*4882a593Smuzhiyun 	}
875*4882a593Smuzhiyun 	mpp_write(mpp, VEPU2_REG_INT, VEPU2_INT_CLEAR);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	if (ccu) {
878*4882a593Smuzhiyun 		set_bit(mpp->core_id, &ccu->core_idle);
879*4882a593Smuzhiyun 		mpp_dbg_core("core %d reset idle %lx\n", mpp->core_id, ccu->core_idle);
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	return 0;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun static struct mpp_hw_ops vepu_v2_hw_ops = {
886*4882a593Smuzhiyun 	.init = vepu_init,
887*4882a593Smuzhiyun 	.clk_on = vepu_clk_on,
888*4882a593Smuzhiyun 	.clk_off = vepu_clk_off,
889*4882a593Smuzhiyun 	.get_freq = vepu_get_freq,
890*4882a593Smuzhiyun 	.set_freq = vepu_set_freq,
891*4882a593Smuzhiyun 	.reduce_freq = vepu_reduce_freq,
892*4882a593Smuzhiyun 	.reset = vepu_reset,
893*4882a593Smuzhiyun };
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun static struct mpp_hw_ops vepu_px30_hw_ops = {
896*4882a593Smuzhiyun 	.init = vepu_px30_init,
897*4882a593Smuzhiyun 	.clk_on = vepu_clk_on,
898*4882a593Smuzhiyun 	.clk_off = vepu_clk_off,
899*4882a593Smuzhiyun 	.set_freq = vepu_set_freq,
900*4882a593Smuzhiyun 	.reduce_freq = vepu_reduce_freq,
901*4882a593Smuzhiyun 	.reset = vepu_reset,
902*4882a593Smuzhiyun 	.set_grf = px30_workaround_combo_switch_grf,
903*4882a593Smuzhiyun };
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun static struct mpp_dev_ops vepu_v2_dev_ops = {
906*4882a593Smuzhiyun 	.alloc_task = vepu_alloc_task,
907*4882a593Smuzhiyun 	.run = vepu_run,
908*4882a593Smuzhiyun 	.irq = vepu_irq,
909*4882a593Smuzhiyun 	.isr = vepu_isr,
910*4882a593Smuzhiyun 	.finish = vepu_finish,
911*4882a593Smuzhiyun 	.result = vepu_result,
912*4882a593Smuzhiyun 	.free_task = vepu_free_task,
913*4882a593Smuzhiyun 	.ioctl = vepu_control,
914*4882a593Smuzhiyun 	.init_session = vepu_init_session,
915*4882a593Smuzhiyun 	.free_session = vepu_free_session,
916*4882a593Smuzhiyun 	.dump_session = vepu_dump_session,
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun static struct mpp_dev_ops vepu_px30_dev_ops = {
920*4882a593Smuzhiyun 	.alloc_task = vepu_alloc_task,
921*4882a593Smuzhiyun 	.run = vepu_px30_run,
922*4882a593Smuzhiyun 	.irq = vepu_irq,
923*4882a593Smuzhiyun 	.isr = vepu_isr,
924*4882a593Smuzhiyun 	.finish = vepu_finish,
925*4882a593Smuzhiyun 	.result = vepu_result,
926*4882a593Smuzhiyun 	.free_task = vepu_free_task,
927*4882a593Smuzhiyun 	.ioctl = vepu_control,
928*4882a593Smuzhiyun 	.init_session = vepu_init_session,
929*4882a593Smuzhiyun 	.free_session = vepu_free_session,
930*4882a593Smuzhiyun 	.dump_session = vepu_dump_session,
931*4882a593Smuzhiyun };
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun static struct mpp_dev_ops vepu_ccu_dev_ops = {
934*4882a593Smuzhiyun 	.alloc_task = vepu_alloc_task,
935*4882a593Smuzhiyun 	.prepare = vepu_prepare,
936*4882a593Smuzhiyun 	.run = vepu_run,
937*4882a593Smuzhiyun 	.irq = vepu_irq,
938*4882a593Smuzhiyun 	.isr = vepu_isr,
939*4882a593Smuzhiyun 	.finish = vepu_finish,
940*4882a593Smuzhiyun 	.result = vepu_result,
941*4882a593Smuzhiyun 	.free_task = vepu_free_task,
942*4882a593Smuzhiyun 	.ioctl = vepu_control,
943*4882a593Smuzhiyun 	.init_session = vepu_init_session,
944*4882a593Smuzhiyun 	.free_session = vepu_free_session,
945*4882a593Smuzhiyun 	.dump_session = vepu_dump_session,
946*4882a593Smuzhiyun };
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun static const struct mpp_dev_var vepu_v2_data = {
950*4882a593Smuzhiyun 	.device_type = MPP_DEVICE_VEPU2,
951*4882a593Smuzhiyun 	.hw_info = &vepu_v2_hw_info,
952*4882a593Smuzhiyun 	.trans_info = trans_rk_vepu2,
953*4882a593Smuzhiyun 	.hw_ops = &vepu_v2_hw_ops,
954*4882a593Smuzhiyun 	.dev_ops = &vepu_v2_dev_ops,
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun static const struct mpp_dev_var vepu_px30_data = {
958*4882a593Smuzhiyun 	.device_type = MPP_DEVICE_VEPU2,
959*4882a593Smuzhiyun 	.hw_info = &vepu_v2_hw_info,
960*4882a593Smuzhiyun 	.trans_info = trans_rk_vepu2,
961*4882a593Smuzhiyun 	.hw_ops = &vepu_px30_hw_ops,
962*4882a593Smuzhiyun 	.dev_ops = &vepu_px30_dev_ops,
963*4882a593Smuzhiyun };
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun static const struct mpp_dev_var vepu_ccu_data = {
966*4882a593Smuzhiyun 	.device_type = MPP_DEVICE_VEPU2_JPEG,
967*4882a593Smuzhiyun 	.hw_info = &vepu_v2_hw_info,
968*4882a593Smuzhiyun 	.trans_info = trans_rk_vepu2,
969*4882a593Smuzhiyun 	.hw_ops = &vepu_v2_hw_ops,
970*4882a593Smuzhiyun 	.dev_ops = &vepu_ccu_dev_ops,
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun static const struct of_device_id mpp_vepu2_dt_match[] = {
974*4882a593Smuzhiyun 	{
975*4882a593Smuzhiyun 		.compatible = "rockchip,vpu-encoder-v2",
976*4882a593Smuzhiyun 		.data = &vepu_v2_data,
977*4882a593Smuzhiyun 	},
978*4882a593Smuzhiyun #ifdef CONFIG_CPU_PX30
979*4882a593Smuzhiyun 	{
980*4882a593Smuzhiyun 		.compatible = "rockchip,vpu-encoder-px30",
981*4882a593Smuzhiyun 		.data = &vepu_px30_data,
982*4882a593Smuzhiyun 	},
983*4882a593Smuzhiyun #endif
984*4882a593Smuzhiyun #ifdef CONFIG_CPU_RK3588
985*4882a593Smuzhiyun 	{
986*4882a593Smuzhiyun 		.compatible = "rockchip,vpu-jpege-core",
987*4882a593Smuzhiyun 		.data = &vepu_ccu_data,
988*4882a593Smuzhiyun 	},
989*4882a593Smuzhiyun 	{
990*4882a593Smuzhiyun 		.compatible = "rockchip,vpu-jpege-ccu",
991*4882a593Smuzhiyun 	},
992*4882a593Smuzhiyun #endif
993*4882a593Smuzhiyun 	{},
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun 
vepu_ccu_probe(struct platform_device * pdev)996*4882a593Smuzhiyun static int vepu_ccu_probe(struct platform_device *pdev)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct vepu_ccu *ccu;
999*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	ccu = devm_kzalloc(dev, sizeof(*ccu), GFP_KERNEL);
1002*4882a593Smuzhiyun 	if (!ccu)
1003*4882a593Smuzhiyun 		return -ENOMEM;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ccu);
1006*4882a593Smuzhiyun 	spin_lock_init(&ccu->lock);
1007*4882a593Smuzhiyun 	return 0;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
vepu_attach_ccu(struct device * dev,struct vepu_dev * enc)1010*4882a593Smuzhiyun static int vepu_attach_ccu(struct device *dev, struct vepu_dev *enc)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun 	struct device_node *np;
1013*4882a593Smuzhiyun 	struct platform_device *pdev;
1014*4882a593Smuzhiyun 	struct vepu_ccu *ccu;
1015*4882a593Smuzhiyun 	unsigned long flags;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	np = of_parse_phandle(dev->of_node, "rockchip,ccu", 0);
1018*4882a593Smuzhiyun 	if (!np || !of_device_is_available(np))
1019*4882a593Smuzhiyun 		return -ENODEV;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	pdev = of_find_device_by_node(np);
1022*4882a593Smuzhiyun 	of_node_put(np);
1023*4882a593Smuzhiyun 	if (!pdev)
1024*4882a593Smuzhiyun 		return -ENODEV;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	ccu = platform_get_drvdata(pdev);
1027*4882a593Smuzhiyun 	if (!ccu)
1028*4882a593Smuzhiyun 		return -ENOMEM;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	spin_lock_irqsave(&ccu->lock, flags);
1031*4882a593Smuzhiyun 	ccu->core_num++;
1032*4882a593Smuzhiyun 	ccu->cores[enc->mpp.core_id] = &enc->mpp;
1033*4882a593Smuzhiyun 	set_bit(enc->mpp.core_id, &ccu->core_idle);
1034*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ccu->lock, flags);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	/* attach the ccu-domain to current core */
1037*4882a593Smuzhiyun 	if (!ccu->main_core) {
1038*4882a593Smuzhiyun 		/**
1039*4882a593Smuzhiyun 		 * set the first device for the main-core,
1040*4882a593Smuzhiyun 		 * then the domain of the main-core named ccu-domain
1041*4882a593Smuzhiyun 		 */
1042*4882a593Smuzhiyun 		ccu->main_core = &enc->mpp;
1043*4882a593Smuzhiyun 	} else {
1044*4882a593Smuzhiyun 		struct mpp_iommu_info *ccu_info, *cur_info;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 		/* set the ccu domain for current device */
1047*4882a593Smuzhiyun 		ccu_info = ccu->main_core->iommu_info;
1048*4882a593Smuzhiyun 		cur_info = enc->mpp.iommu_info;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 		if (cur_info)
1051*4882a593Smuzhiyun 			cur_info->domain = ccu_info->domain;
1052*4882a593Smuzhiyun 		mpp_iommu_attach(cur_info);
1053*4882a593Smuzhiyun 	}
1054*4882a593Smuzhiyun 	enc->ccu = ccu;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	dev_info(dev, "attach ccu success\n");
1057*4882a593Smuzhiyun 	return 0;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun 
vepu_core_probe(struct platform_device * pdev)1060*4882a593Smuzhiyun static int vepu_core_probe(struct platform_device *pdev)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1063*4882a593Smuzhiyun 	struct vepu_dev *enc = NULL;
1064*4882a593Smuzhiyun 	struct mpp_dev *mpp = NULL;
1065*4882a593Smuzhiyun 	const struct of_device_id *match = NULL;
1066*4882a593Smuzhiyun 	int ret = 0;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	enc = devm_kzalloc(dev, sizeof(struct vepu_dev), GFP_KERNEL);
1069*4882a593Smuzhiyun 	if (!enc)
1070*4882a593Smuzhiyun 		return -ENOMEM;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	mpp = &enc->mpp;
1073*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mpp);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	if (pdev->dev.of_node) {
1076*4882a593Smuzhiyun 		match = of_match_node(mpp_vepu2_dt_match, pdev->dev.of_node);
1077*4882a593Smuzhiyun 		if (match)
1078*4882a593Smuzhiyun 			mpp->var = (struct mpp_dev_var *)match->data;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 		mpp->core_id = of_alias_get_id(pdev->dev.of_node, "jpege");
1081*4882a593Smuzhiyun 	}
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	ret = mpp_dev_probe(mpp, pdev);
1084*4882a593Smuzhiyun 	if (ret) {
1085*4882a593Smuzhiyun 		dev_err(dev, "probe sub driver failed\n");
1086*4882a593Smuzhiyun 		return -EINVAL;
1087*4882a593Smuzhiyun 	}
1088*4882a593Smuzhiyun 	/* current device attach to ccu */
1089*4882a593Smuzhiyun 	ret = vepu_attach_ccu(dev, enc);
1090*4882a593Smuzhiyun 	if (ret)
1091*4882a593Smuzhiyun 		return ret;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, mpp->irq,
1094*4882a593Smuzhiyun 					mpp_dev_irq,
1095*4882a593Smuzhiyun 					mpp_dev_isr_sched,
1096*4882a593Smuzhiyun 					IRQF_SHARED,
1097*4882a593Smuzhiyun 					dev_name(dev), mpp);
1098*4882a593Smuzhiyun 	if (ret) {
1099*4882a593Smuzhiyun 		dev_err(dev, "register interrupter runtime failed\n");
1100*4882a593Smuzhiyun 		return -EINVAL;
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	mpp->session_max_buffers = VEPU2_SESSION_MAX_BUFFERS;
1104*4882a593Smuzhiyun 	vepu_procfs_init(mpp);
1105*4882a593Smuzhiyun 	vepu_procfs_ccu_init(mpp);
1106*4882a593Smuzhiyun 	/* if current is main-core, register current device to mpp service */
1107*4882a593Smuzhiyun 	if (mpp == enc->ccu->main_core)
1108*4882a593Smuzhiyun 		mpp_dev_register_srv(mpp, mpp->srv);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	return 0;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun 
vepu_probe_default(struct platform_device * pdev)1113*4882a593Smuzhiyun static int vepu_probe_default(struct platform_device *pdev)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1116*4882a593Smuzhiyun 	struct vepu_dev *enc = NULL;
1117*4882a593Smuzhiyun 	struct mpp_dev *mpp = NULL;
1118*4882a593Smuzhiyun 	const struct of_device_id *match = NULL;
1119*4882a593Smuzhiyun 	int ret = 0;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	enc = devm_kzalloc(dev, sizeof(struct vepu_dev), GFP_KERNEL);
1122*4882a593Smuzhiyun 	if (!enc)
1123*4882a593Smuzhiyun 		return -ENOMEM;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	mpp = &enc->mpp;
1126*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mpp);
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	if (pdev->dev.of_node) {
1129*4882a593Smuzhiyun 		match = of_match_node(mpp_vepu2_dt_match, pdev->dev.of_node);
1130*4882a593Smuzhiyun 		if (match)
1131*4882a593Smuzhiyun 			mpp->var = (struct mpp_dev_var *)match->data;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 		mpp->core_id = of_alias_get_id(pdev->dev.of_node, "vepu");
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	ret = mpp_dev_probe(mpp, pdev);
1137*4882a593Smuzhiyun 	if (ret) {
1138*4882a593Smuzhiyun 		dev_err(dev, "probe sub driver failed\n");
1139*4882a593Smuzhiyun 		return -EINVAL;
1140*4882a593Smuzhiyun 	}
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, mpp->irq,
1143*4882a593Smuzhiyun 					mpp_dev_irq,
1144*4882a593Smuzhiyun 					mpp_dev_isr_sched,
1145*4882a593Smuzhiyun 					IRQF_SHARED,
1146*4882a593Smuzhiyun 					dev_name(dev), mpp);
1147*4882a593Smuzhiyun 	if (ret) {
1148*4882a593Smuzhiyun 		dev_err(dev, "register interrupter runtime failed\n");
1149*4882a593Smuzhiyun 		return -EINVAL;
1150*4882a593Smuzhiyun 	}
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	mpp->session_max_buffers = VEPU2_SESSION_MAX_BUFFERS;
1153*4882a593Smuzhiyun 	vepu_procfs_init(mpp);
1154*4882a593Smuzhiyun 	/* register current device to mpp service */
1155*4882a593Smuzhiyun 	mpp_dev_register_srv(mpp, mpp->srv);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	return 0;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun 
vepu_probe(struct platform_device * pdev)1160*4882a593Smuzhiyun static int vepu_probe(struct platform_device *pdev)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun 	int ret;
1163*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1164*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	dev_info(dev, "probing start\n");
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	if (strstr(np->name, "ccu"))
1169*4882a593Smuzhiyun 		ret = vepu_ccu_probe(pdev);
1170*4882a593Smuzhiyun 	else if (strstr(np->name, "core"))
1171*4882a593Smuzhiyun 		ret = vepu_core_probe(pdev);
1172*4882a593Smuzhiyun 	else
1173*4882a593Smuzhiyun 		ret = vepu_probe_default(pdev);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	dev_info(dev, "probing finish\n");
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	return ret;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
vepu_remove(struct platform_device * pdev)1180*4882a593Smuzhiyun static int vepu_remove(struct platform_device *pdev)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1183*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	if (strstr(np->name, "ccu")) {
1186*4882a593Smuzhiyun 		dev_info(dev, "remove ccu device\n");
1187*4882a593Smuzhiyun 	} else if (strstr(np->name, "core")) {
1188*4882a593Smuzhiyun 		struct mpp_dev *mpp = dev_get_drvdata(dev);
1189*4882a593Smuzhiyun 		struct vepu_dev *enc = to_vepu_dev(mpp);
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 		dev_info(dev, "remove core\n");
1192*4882a593Smuzhiyun 		if (enc->ccu) {
1193*4882a593Smuzhiyun 			s32 core_id = mpp->core_id;
1194*4882a593Smuzhiyun 			struct vepu_ccu *ccu = enc->ccu;
1195*4882a593Smuzhiyun 			unsigned long flags;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 			spin_lock_irqsave(&ccu->lock, flags);
1198*4882a593Smuzhiyun 			ccu->core_num--;
1199*4882a593Smuzhiyun 			ccu->cores[core_id] = NULL;
1200*4882a593Smuzhiyun 			clear_bit(core_id, &ccu->core_idle);
1201*4882a593Smuzhiyun 			spin_unlock_irqrestore(&ccu->lock, flags);
1202*4882a593Smuzhiyun 		}
1203*4882a593Smuzhiyun 		mpp_dev_remove(&enc->mpp);
1204*4882a593Smuzhiyun 		vepu_procfs_remove(&enc->mpp);
1205*4882a593Smuzhiyun 	} else {
1206*4882a593Smuzhiyun 		struct mpp_dev *mpp = dev_get_drvdata(dev);
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 		dev_info(dev, "remove device\n");
1209*4882a593Smuzhiyun 		mpp_dev_remove(mpp);
1210*4882a593Smuzhiyun 		vepu_procfs_remove(mpp);
1211*4882a593Smuzhiyun 	}
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	return 0;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun 
vepu_shutdown(struct platform_device * pdev)1216*4882a593Smuzhiyun static void vepu_shutdown(struct platform_device *pdev)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	if (!strstr(dev_name(dev), "ccu"))
1221*4882a593Smuzhiyun 		mpp_dev_shutdown(pdev);
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun struct platform_driver rockchip_vepu2_driver = {
1225*4882a593Smuzhiyun 	.probe = vepu_probe,
1226*4882a593Smuzhiyun 	.remove = vepu_remove,
1227*4882a593Smuzhiyun 	.shutdown = vepu_shutdown,
1228*4882a593Smuzhiyun 	.driver = {
1229*4882a593Smuzhiyun 		.name = VEPU2_DRIVER_NAME,
1230*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mpp_vepu2_dt_match),
1231*4882a593Smuzhiyun 	},
1232*4882a593Smuzhiyun };
1233*4882a593Smuzhiyun EXPORT_SYMBOL(rockchip_vepu2_driver);
1234