1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * linux/drivers/video/w100fb.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Frame Buffer Device for ATI w100 (Wallaby) 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (C) 2002, ATI Corp. 8*4882a593Smuzhiyun * Copyright (C) 2004-2005 Richard Purdie 9*4882a593Smuzhiyun * Copyright (c) 2005 Ian Molton <spyro@f2s.com> 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * Modified to work with 2.6 by Richard Purdie <rpurdie@rpsys.net> 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * w32xx support by Ian Molton 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #if !defined (_W100FB_H) 17*4882a593Smuzhiyun #define _W100FB_H 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* Block CIF Start: */ 20*4882a593Smuzhiyun #define mmCHIP_ID 0x0000 21*4882a593Smuzhiyun #define mmREVISION_ID 0x0004 22*4882a593Smuzhiyun #define mmWRAP_BUF_A 0x0008 23*4882a593Smuzhiyun #define mmWRAP_BUF_B 0x000C 24*4882a593Smuzhiyun #define mmWRAP_TOP_DIR 0x0010 25*4882a593Smuzhiyun #define mmWRAP_START_DIR 0x0014 26*4882a593Smuzhiyun #define mmCIF_CNTL 0x0018 27*4882a593Smuzhiyun #define mmCFGREG_BASE 0x001C 28*4882a593Smuzhiyun #define mmCIF_IO 0x0020 29*4882a593Smuzhiyun #define mmCIF_READ_DBG 0x0024 30*4882a593Smuzhiyun #define mmCIF_WRITE_DBG 0x0028 31*4882a593Smuzhiyun #define cfgIND_ADDR_A_0 0x0000 32*4882a593Smuzhiyun #define cfgIND_ADDR_A_1 0x0001 33*4882a593Smuzhiyun #define cfgIND_ADDR_A_2 0x0002 34*4882a593Smuzhiyun #define cfgIND_DATA_A 0x0003 35*4882a593Smuzhiyun #define cfgREG_BASE 0x0004 36*4882a593Smuzhiyun #define cfgINTF_CNTL 0x0005 37*4882a593Smuzhiyun #define cfgSTATUS 0x0006 38*4882a593Smuzhiyun #define cfgCPU_DEFAULTS 0x0007 39*4882a593Smuzhiyun #define cfgIND_ADDR_B_0 0x0008 40*4882a593Smuzhiyun #define cfgIND_ADDR_B_1 0x0009 41*4882a593Smuzhiyun #define cfgIND_ADDR_B_2 0x000A 42*4882a593Smuzhiyun #define cfgIND_DATA_B 0x000B 43*4882a593Smuzhiyun #define cfgPM4_RPTR 0x000C 44*4882a593Smuzhiyun #define cfgSCRATCH 0x000D 45*4882a593Smuzhiyun #define cfgPM4_WRPTR_0 0x000E 46*4882a593Smuzhiyun #define cfgPM4_WRPTR_1 0x000F 47*4882a593Smuzhiyun /* Block CIF End: */ 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* Block CP Start: */ 50*4882a593Smuzhiyun #define mmSCRATCH_UMSK 0x0280 51*4882a593Smuzhiyun #define mmSCRATCH_ADDR 0x0284 52*4882a593Smuzhiyun #define mmGEN_INT_CNTL 0x0200 53*4882a593Smuzhiyun #define mmGEN_INT_STATUS 0x0204 54*4882a593Smuzhiyun /* Block CP End: */ 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* Block DISPLAY Start: */ 57*4882a593Smuzhiyun #define mmLCD_FORMAT 0x0410 58*4882a593Smuzhiyun #define mmGRAPHIC_CTRL 0x0414 59*4882a593Smuzhiyun #define mmGRAPHIC_OFFSET 0x0418 60*4882a593Smuzhiyun #define mmGRAPHIC_PITCH 0x041C 61*4882a593Smuzhiyun #define mmCRTC_TOTAL 0x0420 62*4882a593Smuzhiyun #define mmACTIVE_H_DISP 0x0424 63*4882a593Smuzhiyun #define mmACTIVE_V_DISP 0x0428 64*4882a593Smuzhiyun #define mmGRAPHIC_H_DISP 0x042C 65*4882a593Smuzhiyun #define mmGRAPHIC_V_DISP 0x0430 66*4882a593Smuzhiyun #define mmVIDEO_CTRL 0x0434 67*4882a593Smuzhiyun #define mmGRAPHIC_KEY 0x0438 68*4882a593Smuzhiyun #define mmBRIGHTNESS_CNTL 0x045C 69*4882a593Smuzhiyun #define mmDISP_INT_CNTL 0x0488 70*4882a593Smuzhiyun #define mmCRTC_SS 0x048C 71*4882a593Smuzhiyun #define mmCRTC_LS 0x0490 72*4882a593Smuzhiyun #define mmCRTC_REV 0x0494 73*4882a593Smuzhiyun #define mmCRTC_DCLK 0x049C 74*4882a593Smuzhiyun #define mmCRTC_GS 0x04A0 75*4882a593Smuzhiyun #define mmCRTC_VPOS_GS 0x04A4 76*4882a593Smuzhiyun #define mmCRTC_GCLK 0x04A8 77*4882a593Smuzhiyun #define mmCRTC_GOE 0x04AC 78*4882a593Smuzhiyun #define mmCRTC_FRAME 0x04B0 79*4882a593Smuzhiyun #define mmCRTC_FRAME_VPOS 0x04B4 80*4882a593Smuzhiyun #define mmGPIO_DATA 0x04B8 81*4882a593Smuzhiyun #define mmGPIO_CNTL1 0x04BC 82*4882a593Smuzhiyun #define mmGPIO_CNTL2 0x04C0 83*4882a593Smuzhiyun #define mmLCDD_CNTL1 0x04C4 84*4882a593Smuzhiyun #define mmLCDD_CNTL2 0x04C8 85*4882a593Smuzhiyun #define mmGENLCD_CNTL1 0x04CC 86*4882a593Smuzhiyun #define mmGENLCD_CNTL2 0x04D0 87*4882a593Smuzhiyun #define mmDISP_DEBUG 0x04D4 88*4882a593Smuzhiyun #define mmDISP_DB_BUF_CNTL 0x04D8 89*4882a593Smuzhiyun #define mmDISP_CRC_SIG 0x04DC 90*4882a593Smuzhiyun #define mmCRTC_DEFAULT_COUNT 0x04E0 91*4882a593Smuzhiyun #define mmLCD_BACKGROUND_COLOR 0x04E4 92*4882a593Smuzhiyun #define mmCRTC_PS2 0x04E8 93*4882a593Smuzhiyun #define mmCRTC_PS2_VPOS 0x04EC 94*4882a593Smuzhiyun #define mmCRTC_PS1_ACTIVE 0x04F0 95*4882a593Smuzhiyun #define mmCRTC_PS1_NACTIVE 0x04F4 96*4882a593Smuzhiyun #define mmCRTC_GCLK_EXT 0x04F8 97*4882a593Smuzhiyun #define mmCRTC_ALW 0x04FC 98*4882a593Smuzhiyun #define mmCRTC_ALW_VPOS 0x0500 99*4882a593Smuzhiyun #define mmCRTC_PSK 0x0504 100*4882a593Smuzhiyun #define mmCRTC_PSK_HPOS 0x0508 101*4882a593Smuzhiyun #define mmCRTC_CV4_START 0x050C 102*4882a593Smuzhiyun #define mmCRTC_CV4_END 0x0510 103*4882a593Smuzhiyun #define mmCRTC_CV4_HPOS 0x0514 104*4882a593Smuzhiyun #define mmCRTC_ECK 0x051C 105*4882a593Smuzhiyun #define mmREFRESH_CNTL 0x0520 106*4882a593Smuzhiyun #define mmGENLCD_CNTL3 0x0524 107*4882a593Smuzhiyun #define mmGPIO_DATA2 0x0528 108*4882a593Smuzhiyun #define mmGPIO_CNTL3 0x052C 109*4882a593Smuzhiyun #define mmGPIO_CNTL4 0x0530 110*4882a593Smuzhiyun #define mmCHIP_STRAP 0x0534 111*4882a593Smuzhiyun #define mmDISP_DEBUG2 0x0538 112*4882a593Smuzhiyun #define mmDEBUG_BUS_CNTL 0x053C 113*4882a593Smuzhiyun #define mmGAMMA_VALUE1 0x0540 114*4882a593Smuzhiyun #define mmGAMMA_VALUE2 0x0544 115*4882a593Smuzhiyun #define mmGAMMA_SLOPE 0x0548 116*4882a593Smuzhiyun #define mmGEN_STATUS 0x054C 117*4882a593Smuzhiyun #define mmHW_INT 0x0550 118*4882a593Smuzhiyun /* Block DISPLAY End: */ 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* Block GFX Start: */ 121*4882a593Smuzhiyun #define mmDST_OFFSET 0x1004 122*4882a593Smuzhiyun #define mmDST_PITCH 0x1008 123*4882a593Smuzhiyun #define mmDST_Y_X 0x1038 124*4882a593Smuzhiyun #define mmDST_WIDTH_HEIGHT 0x1198 125*4882a593Smuzhiyun #define mmDP_GUI_MASTER_CNTL 0x106C 126*4882a593Smuzhiyun #define mmBRUSH_OFFSET 0x108C 127*4882a593Smuzhiyun #define mmBRUSH_Y_X 0x1074 128*4882a593Smuzhiyun #define mmDP_BRUSH_FRGD_CLR 0x107C 129*4882a593Smuzhiyun #define mmSRC_OFFSET 0x11AC 130*4882a593Smuzhiyun #define mmSRC_PITCH 0x11B0 131*4882a593Smuzhiyun #define mmSRC_Y_X 0x1034 132*4882a593Smuzhiyun #define mmDEFAULT_PITCH_OFFSET 0x10A0 133*4882a593Smuzhiyun #define mmDEFAULT_SC_BOTTOM_RIGHT 0x10A8 134*4882a593Smuzhiyun #define mmDEFAULT2_SC_BOTTOM_RIGHT 0x10AC 135*4882a593Smuzhiyun #define mmSC_TOP_LEFT 0x11BC 136*4882a593Smuzhiyun #define mmSC_BOTTOM_RIGHT 0x11C0 137*4882a593Smuzhiyun #define mmSRC_SC_BOTTOM_RIGHT 0x11C4 138*4882a593Smuzhiyun #define mmGLOBAL_ALPHA 0x1210 139*4882a593Smuzhiyun #define mmFILTER_COEF 0x1214 140*4882a593Smuzhiyun #define mmMVC_CNTL_START 0x11E0 141*4882a593Smuzhiyun #define mmE2_ARITHMETIC_CNTL 0x1220 142*4882a593Smuzhiyun #define mmDP_CNTL 0x11C8 143*4882a593Smuzhiyun #define mmDP_CNTL_DST_DIR 0x11CC 144*4882a593Smuzhiyun #define mmDP_DATATYPE 0x12C4 145*4882a593Smuzhiyun #define mmDP_MIX 0x12C8 146*4882a593Smuzhiyun #define mmDP_WRITE_MSK 0x12CC 147*4882a593Smuzhiyun #define mmENG_CNTL 0x13E8 148*4882a593Smuzhiyun #define mmENG_PERF_CNT 0x13F0 149*4882a593Smuzhiyun /* Block GFX End: */ 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* Block IDCT Start: */ 152*4882a593Smuzhiyun #define mmIDCT_RUNS 0x0C00 153*4882a593Smuzhiyun #define mmIDCT_LEVELS 0x0C04 154*4882a593Smuzhiyun #define mmIDCT_CONTROL 0x0C3C 155*4882a593Smuzhiyun #define mmIDCT_AUTH_CONTROL 0x0C08 156*4882a593Smuzhiyun #define mmIDCT_AUTH 0x0C0C 157*4882a593Smuzhiyun /* Block IDCT End: */ 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun /* Block MC Start: */ 160*4882a593Smuzhiyun #define mmMEM_CNTL 0x0180 161*4882a593Smuzhiyun #define mmMEM_ARB 0x0184 162*4882a593Smuzhiyun #define mmMC_FB_LOCATION 0x0188 163*4882a593Smuzhiyun #define mmMEM_EXT_CNTL 0x018C 164*4882a593Smuzhiyun #define mmMC_EXT_MEM_LOCATION 0x0190 165*4882a593Smuzhiyun #define mmMEM_EXT_TIMING_CNTL 0x0194 166*4882a593Smuzhiyun #define mmMEM_SDRAM_MODE_REG 0x0198 167*4882a593Smuzhiyun #define mmMEM_IO_CNTL 0x019C 168*4882a593Smuzhiyun #define mmMC_DEBUG 0x01A0 169*4882a593Smuzhiyun #define mmMC_BIST_CTRL 0x01A4 170*4882a593Smuzhiyun #define mmMC_BIST_COLLAR_READ 0x01A8 171*4882a593Smuzhiyun #define mmTC_MISMATCH 0x01AC 172*4882a593Smuzhiyun #define mmMC_PERF_MON_CNTL 0x01B0 173*4882a593Smuzhiyun #define mmMC_PERF_COUNTERS 0x01B4 174*4882a593Smuzhiyun /* Block MC End: */ 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* Block BM Start: */ 177*4882a593Smuzhiyun #define mmBM_EXT_MEM_BANDWIDTH 0x0A00 178*4882a593Smuzhiyun #define mmBM_OFFSET 0x0A04 179*4882a593Smuzhiyun #define mmBM_MEM_EXT_TIMING_CNTL 0x0A08 180*4882a593Smuzhiyun #define mmBM_MEM_EXT_CNTL 0x0A0C 181*4882a593Smuzhiyun #define mmBM_MEM_MODE_REG 0x0A10 182*4882a593Smuzhiyun #define mmBM_MEM_IO_CNTL 0x0A18 183*4882a593Smuzhiyun #define mmBM_CONFIG 0x0A1C 184*4882a593Smuzhiyun #define mmBM_STATUS 0x0A20 185*4882a593Smuzhiyun #define mmBM_DEBUG 0x0A24 186*4882a593Smuzhiyun #define mmBM_PERF_MON_CNTL 0x0A28 187*4882a593Smuzhiyun #define mmBM_PERF_COUNTERS 0x0A2C 188*4882a593Smuzhiyun #define mmBM_PERF2_MON_CNTL 0x0A30 189*4882a593Smuzhiyun #define mmBM_PERF2_COUNTERS 0x0A34 190*4882a593Smuzhiyun /* Block BM End: */ 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* Block RBBM Start: */ 193*4882a593Smuzhiyun #define mmWAIT_UNTIL 0x1400 194*4882a593Smuzhiyun #define mmISYNC_CNTL 0x1404 195*4882a593Smuzhiyun #define mmRBBM_STATUS 0x0140 196*4882a593Smuzhiyun #define mmRBBM_CNTL 0x0144 197*4882a593Smuzhiyun #define mmNQWAIT_UNTIL 0x0150 198*4882a593Smuzhiyun /* Block RBBM End: */ 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* Block CG Start: */ 201*4882a593Smuzhiyun #define mmCLK_PIN_CNTL 0x0080 202*4882a593Smuzhiyun #define mmPLL_REF_FB_DIV 0x0084 203*4882a593Smuzhiyun #define mmPLL_CNTL 0x0088 204*4882a593Smuzhiyun #define mmSCLK_CNTL 0x008C 205*4882a593Smuzhiyun #define mmPCLK_CNTL 0x0090 206*4882a593Smuzhiyun #define mmCLK_TEST_CNTL 0x0094 207*4882a593Smuzhiyun #define mmPWRMGT_CNTL 0x0098 208*4882a593Smuzhiyun #define mmPWRMGT_STATUS 0x009C 209*4882a593Smuzhiyun /* Block CG End: */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* default value definitions */ 212*4882a593Smuzhiyun #define defWRAP_TOP_DIR 0x00000000 213*4882a593Smuzhiyun #define defWRAP_START_DIR 0x00000000 214*4882a593Smuzhiyun #define defCFGREG_BASE 0x00000000 215*4882a593Smuzhiyun #define defCIF_IO 0x000C0902 216*4882a593Smuzhiyun #define defINTF_CNTL 0x00000011 217*4882a593Smuzhiyun #define defCPU_DEFAULTS 0x00000006 218*4882a593Smuzhiyun #define defHW_INT 0x00000000 219*4882a593Smuzhiyun #define defMC_EXT_MEM_LOCATION 0x07ff0000 220*4882a593Smuzhiyun #define defTC_MISMATCH 0x00000000 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define W100_CFG_BASE 0x0 223*4882a593Smuzhiyun #define W100_CFG_LEN 0x10 224*4882a593Smuzhiyun #define W100_REG_BASE 0x10000 225*4882a593Smuzhiyun #define W100_REG_LEN 0x2000 226*4882a593Smuzhiyun #define MEM_INT_BASE_VALUE 0x100000 227*4882a593Smuzhiyun #define MEM_EXT_BASE_VALUE 0x800000 228*4882a593Smuzhiyun #define MEM_INT_SIZE 0x05ffff 229*4882a593Smuzhiyun #define MEM_WINDOW_BASE 0x100000 230*4882a593Smuzhiyun #define MEM_WINDOW_SIZE 0xf00000 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define WRAP_BUF_BASE_VALUE 0x80000 233*4882a593Smuzhiyun #define WRAP_BUF_TOP_VALUE 0xbffff 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define CHIP_ID_W100 0x57411002 236*4882a593Smuzhiyun #define CHIP_ID_W3200 0x56441002 237*4882a593Smuzhiyun #define CHIP_ID_W3220 0x57441002 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* Register structure definitions */ 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun struct wrap_top_dir_t { 242*4882a593Smuzhiyun u32 top_addr : 23; 243*4882a593Smuzhiyun u32 : 9; 244*4882a593Smuzhiyun } __attribute__((packed)); 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun union wrap_top_dir_u { 247*4882a593Smuzhiyun u32 val : 32; 248*4882a593Smuzhiyun struct wrap_top_dir_t f; 249*4882a593Smuzhiyun } __attribute__((packed)); 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun struct wrap_start_dir_t { 252*4882a593Smuzhiyun u32 start_addr : 23; 253*4882a593Smuzhiyun u32 : 9; 254*4882a593Smuzhiyun } __attribute__((packed)); 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun union wrap_start_dir_u { 257*4882a593Smuzhiyun u32 val : 32; 258*4882a593Smuzhiyun struct wrap_start_dir_t f; 259*4882a593Smuzhiyun } __attribute__((packed)); 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun struct cif_cntl_t { 262*4882a593Smuzhiyun u32 swap_reg : 2; 263*4882a593Smuzhiyun u32 swap_fbuf_1 : 2; 264*4882a593Smuzhiyun u32 swap_fbuf_2 : 2; 265*4882a593Smuzhiyun u32 swap_fbuf_3 : 2; 266*4882a593Smuzhiyun u32 pmi_int_disable : 1; 267*4882a593Smuzhiyun u32 pmi_schmen_disable : 1; 268*4882a593Smuzhiyun u32 intb_oe : 1; 269*4882a593Smuzhiyun u32 en_wait_to_compensate_dq_prop_dly : 1; 270*4882a593Smuzhiyun u32 compensate_wait_rd_size : 2; 271*4882a593Smuzhiyun u32 wait_asserted_timeout_val : 2; 272*4882a593Smuzhiyun u32 wait_masked_val : 2; 273*4882a593Smuzhiyun u32 en_wait_timeout : 1; 274*4882a593Smuzhiyun u32 en_one_clk_setup_before_wait : 1; 275*4882a593Smuzhiyun u32 interrupt_active_high : 1; 276*4882a593Smuzhiyun u32 en_overwrite_straps : 1; 277*4882a593Smuzhiyun u32 strap_wait_active_hi : 1; 278*4882a593Smuzhiyun u32 lat_busy_count : 2; 279*4882a593Smuzhiyun u32 lat_rd_pm4_sclk_busy : 1; 280*4882a593Smuzhiyun u32 dis_system_bits : 1; 281*4882a593Smuzhiyun u32 dis_mr : 1; 282*4882a593Smuzhiyun u32 cif_spare_1 : 4; 283*4882a593Smuzhiyun } __attribute__((packed)); 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun union cif_cntl_u { 286*4882a593Smuzhiyun u32 val : 32; 287*4882a593Smuzhiyun struct cif_cntl_t f; 288*4882a593Smuzhiyun } __attribute__((packed)); 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun struct cfgreg_base_t { 291*4882a593Smuzhiyun u32 cfgreg_base : 24; 292*4882a593Smuzhiyun u32 : 8; 293*4882a593Smuzhiyun } __attribute__((packed)); 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun union cfgreg_base_u { 296*4882a593Smuzhiyun u32 val : 32; 297*4882a593Smuzhiyun struct cfgreg_base_t f; 298*4882a593Smuzhiyun } __attribute__((packed)); 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun struct cif_io_t { 301*4882a593Smuzhiyun u32 dq_srp : 1; 302*4882a593Smuzhiyun u32 dq_srn : 1; 303*4882a593Smuzhiyun u32 dq_sp : 4; 304*4882a593Smuzhiyun u32 dq_sn : 4; 305*4882a593Smuzhiyun u32 waitb_srp : 1; 306*4882a593Smuzhiyun u32 waitb_srn : 1; 307*4882a593Smuzhiyun u32 waitb_sp : 4; 308*4882a593Smuzhiyun u32 waitb_sn : 4; 309*4882a593Smuzhiyun u32 intb_srp : 1; 310*4882a593Smuzhiyun u32 intb_srn : 1; 311*4882a593Smuzhiyun u32 intb_sp : 4; 312*4882a593Smuzhiyun u32 intb_sn : 4; 313*4882a593Smuzhiyun u32 : 2; 314*4882a593Smuzhiyun } __attribute__((packed)); 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun union cif_io_u { 317*4882a593Smuzhiyun u32 val : 32; 318*4882a593Smuzhiyun struct cif_io_t f; 319*4882a593Smuzhiyun } __attribute__((packed)); 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun struct cif_read_dbg_t { 322*4882a593Smuzhiyun u32 unpacker_pre_fetch_trig_gen : 2; 323*4882a593Smuzhiyun u32 dly_second_rd_fetch_trig : 1; 324*4882a593Smuzhiyun u32 rst_rd_burst_id : 1; 325*4882a593Smuzhiyun u32 dis_rd_burst_id : 1; 326*4882a593Smuzhiyun u32 en_block_rd_when_packer_is_not_emp : 1; 327*4882a593Smuzhiyun u32 dis_pre_fetch_cntl_sm : 1; 328*4882a593Smuzhiyun u32 rbbm_chrncy_dis : 1; 329*4882a593Smuzhiyun u32 rbbm_rd_after_wr_lat : 2; 330*4882a593Smuzhiyun u32 dis_be_during_rd : 1; 331*4882a593Smuzhiyun u32 one_clk_invalidate_pulse : 1; 332*4882a593Smuzhiyun u32 dis_chnl_priority : 1; 333*4882a593Smuzhiyun u32 rst_read_path_a_pls : 1; 334*4882a593Smuzhiyun u32 rst_read_path_b_pls : 1; 335*4882a593Smuzhiyun u32 dis_reg_rd_fetch_trig : 1; 336*4882a593Smuzhiyun u32 dis_rd_fetch_trig_from_ind_addr : 1; 337*4882a593Smuzhiyun u32 dis_rd_same_byte_to_trig_fetch : 1; 338*4882a593Smuzhiyun u32 dis_dir_wrap : 1; 339*4882a593Smuzhiyun u32 dis_ring_buf_to_force_dec : 1; 340*4882a593Smuzhiyun u32 dis_addr_comp_in_16bit : 1; 341*4882a593Smuzhiyun u32 clr_w : 1; 342*4882a593Smuzhiyun u32 err_rd_tag_is_3 : 1; 343*4882a593Smuzhiyun u32 err_load_when_ful_a : 1; 344*4882a593Smuzhiyun u32 err_load_when_ful_b : 1; 345*4882a593Smuzhiyun u32 : 7; 346*4882a593Smuzhiyun } __attribute__((packed)); 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun union cif_read_dbg_u { 349*4882a593Smuzhiyun u32 val : 32; 350*4882a593Smuzhiyun struct cif_read_dbg_t f; 351*4882a593Smuzhiyun } __attribute__((packed)); 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun struct cif_write_dbg_t { 354*4882a593Smuzhiyun u32 packer_timeout_count : 2; 355*4882a593Smuzhiyun u32 en_upper_load_cond : 1; 356*4882a593Smuzhiyun u32 en_chnl_change_cond : 1; 357*4882a593Smuzhiyun u32 dis_addr_comp_cond : 1; 358*4882a593Smuzhiyun u32 dis_load_same_byte_addr_cond : 1; 359*4882a593Smuzhiyun u32 dis_timeout_cond : 1; 360*4882a593Smuzhiyun u32 dis_timeout_during_rbbm : 1; 361*4882a593Smuzhiyun u32 dis_packer_ful_during_rbbm_timeout : 1; 362*4882a593Smuzhiyun u32 en_dword_split_to_rbbm : 1; 363*4882a593Smuzhiyun u32 en_dummy_val : 1; 364*4882a593Smuzhiyun u32 dummy_val_sel : 1; 365*4882a593Smuzhiyun u32 mask_pm4_wrptr_dec : 1; 366*4882a593Smuzhiyun u32 dis_mc_clean_cond : 1; 367*4882a593Smuzhiyun u32 err_two_reqi_during_ful : 1; 368*4882a593Smuzhiyun u32 err_reqi_during_idle_clk : 1; 369*4882a593Smuzhiyun u32 err_global : 1; 370*4882a593Smuzhiyun u32 en_wr_buf_dbg_load : 1; 371*4882a593Smuzhiyun u32 en_wr_buf_dbg_path : 1; 372*4882a593Smuzhiyun u32 sel_wr_buf_byte : 3; 373*4882a593Smuzhiyun u32 dis_rd_flush_wr : 1; 374*4882a593Smuzhiyun u32 dis_packer_ful_cond : 1; 375*4882a593Smuzhiyun u32 dis_invalidate_by_ops_chnl : 1; 376*4882a593Smuzhiyun u32 en_halt_when_reqi_err : 1; 377*4882a593Smuzhiyun u32 cif_spare_2 : 5; 378*4882a593Smuzhiyun u32 : 1; 379*4882a593Smuzhiyun } __attribute__((packed)); 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun union cif_write_dbg_u { 382*4882a593Smuzhiyun u32 val : 32; 383*4882a593Smuzhiyun struct cif_write_dbg_t f; 384*4882a593Smuzhiyun } __attribute__((packed)); 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun struct intf_cntl_t { 388*4882a593Smuzhiyun unsigned char ad_inc_a : 1; 389*4882a593Smuzhiyun unsigned char ring_buf_a : 1; 390*4882a593Smuzhiyun unsigned char rd_fetch_trigger_a : 1; 391*4882a593Smuzhiyun unsigned char rd_data_rdy_a : 1; 392*4882a593Smuzhiyun unsigned char ad_inc_b : 1; 393*4882a593Smuzhiyun unsigned char ring_buf_b : 1; 394*4882a593Smuzhiyun unsigned char rd_fetch_trigger_b : 1; 395*4882a593Smuzhiyun unsigned char rd_data_rdy_b : 1; 396*4882a593Smuzhiyun } __attribute__((packed)); 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun union intf_cntl_u { 399*4882a593Smuzhiyun unsigned char val : 8; 400*4882a593Smuzhiyun struct intf_cntl_t f; 401*4882a593Smuzhiyun } __attribute__((packed)); 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun struct cpu_defaults_t { 404*4882a593Smuzhiyun unsigned char unpack_rd_data : 1; 405*4882a593Smuzhiyun unsigned char access_ind_addr_a : 1; 406*4882a593Smuzhiyun unsigned char access_ind_addr_b : 1; 407*4882a593Smuzhiyun unsigned char access_scratch_reg : 1; 408*4882a593Smuzhiyun unsigned char pack_wr_data : 1; 409*4882a593Smuzhiyun unsigned char transition_size : 1; 410*4882a593Smuzhiyun unsigned char en_read_buf_mode : 1; 411*4882a593Smuzhiyun unsigned char rd_fetch_scratch : 1; 412*4882a593Smuzhiyun } __attribute__((packed)); 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun union cpu_defaults_u { 415*4882a593Smuzhiyun unsigned char val : 8; 416*4882a593Smuzhiyun struct cpu_defaults_t f; 417*4882a593Smuzhiyun } __attribute__((packed)); 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun struct crtc_total_t { 420*4882a593Smuzhiyun u32 crtc_h_total : 10; 421*4882a593Smuzhiyun u32 : 6; 422*4882a593Smuzhiyun u32 crtc_v_total : 10; 423*4882a593Smuzhiyun u32 : 6; 424*4882a593Smuzhiyun } __attribute__((packed)); 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun union crtc_total_u { 427*4882a593Smuzhiyun u32 val : 32; 428*4882a593Smuzhiyun struct crtc_total_t f; 429*4882a593Smuzhiyun } __attribute__((packed)); 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun struct crtc_ss_t { 432*4882a593Smuzhiyun u32 ss_start : 10; 433*4882a593Smuzhiyun u32 : 6; 434*4882a593Smuzhiyun u32 ss_end : 10; 435*4882a593Smuzhiyun u32 : 2; 436*4882a593Smuzhiyun u32 ss_align : 1; 437*4882a593Smuzhiyun u32 ss_pol : 1; 438*4882a593Smuzhiyun u32 ss_run_mode : 1; 439*4882a593Smuzhiyun u32 ss_en : 1; 440*4882a593Smuzhiyun } __attribute__((packed)); 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun union crtc_ss_u { 443*4882a593Smuzhiyun u32 val : 32; 444*4882a593Smuzhiyun struct crtc_ss_t f; 445*4882a593Smuzhiyun } __attribute__((packed)); 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun struct active_h_disp_t { 448*4882a593Smuzhiyun u32 active_h_start : 10; 449*4882a593Smuzhiyun u32 : 6; 450*4882a593Smuzhiyun u32 active_h_end : 10; 451*4882a593Smuzhiyun u32 : 6; 452*4882a593Smuzhiyun } __attribute__((packed)); 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun union active_h_disp_u { 455*4882a593Smuzhiyun u32 val : 32; 456*4882a593Smuzhiyun struct active_h_disp_t f; 457*4882a593Smuzhiyun } __attribute__((packed)); 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun struct active_v_disp_t { 460*4882a593Smuzhiyun u32 active_v_start : 10; 461*4882a593Smuzhiyun u32 : 6; 462*4882a593Smuzhiyun u32 active_v_end : 10; 463*4882a593Smuzhiyun u32 : 6; 464*4882a593Smuzhiyun } __attribute__((packed)); 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun union active_v_disp_u { 467*4882a593Smuzhiyun u32 val : 32; 468*4882a593Smuzhiyun struct active_v_disp_t f; 469*4882a593Smuzhiyun } __attribute__((packed)); 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun struct graphic_h_disp_t { 472*4882a593Smuzhiyun u32 graphic_h_start : 10; 473*4882a593Smuzhiyun u32 : 6; 474*4882a593Smuzhiyun u32 graphic_h_end : 10; 475*4882a593Smuzhiyun u32 : 6; 476*4882a593Smuzhiyun } __attribute__((packed)); 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun union graphic_h_disp_u { 479*4882a593Smuzhiyun u32 val : 32; 480*4882a593Smuzhiyun struct graphic_h_disp_t f; 481*4882a593Smuzhiyun } __attribute__((packed)); 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun struct graphic_v_disp_t { 484*4882a593Smuzhiyun u32 graphic_v_start : 10; 485*4882a593Smuzhiyun u32 : 6; 486*4882a593Smuzhiyun u32 graphic_v_end : 10; 487*4882a593Smuzhiyun u32 : 6; 488*4882a593Smuzhiyun } __attribute__((packed)); 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun union graphic_v_disp_u{ 491*4882a593Smuzhiyun u32 val : 32; 492*4882a593Smuzhiyun struct graphic_v_disp_t f; 493*4882a593Smuzhiyun } __attribute__((packed)); 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun struct graphic_ctrl_t_w100 { 496*4882a593Smuzhiyun u32 color_depth : 3; 497*4882a593Smuzhiyun u32 portrait_mode : 2; 498*4882a593Smuzhiyun u32 low_power_on : 1; 499*4882a593Smuzhiyun u32 req_freq : 4; 500*4882a593Smuzhiyun u32 en_crtc : 1; 501*4882a593Smuzhiyun u32 en_graphic_req : 1; 502*4882a593Smuzhiyun u32 en_graphic_crtc : 1; 503*4882a593Smuzhiyun u32 total_req_graphic : 9; 504*4882a593Smuzhiyun u32 lcd_pclk_on : 1; 505*4882a593Smuzhiyun u32 lcd_sclk_on : 1; 506*4882a593Smuzhiyun u32 pclk_running : 1; 507*4882a593Smuzhiyun u32 sclk_running : 1; 508*4882a593Smuzhiyun u32 : 6; 509*4882a593Smuzhiyun } __attribute__((packed)); 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun struct graphic_ctrl_t_w32xx { 512*4882a593Smuzhiyun u32 color_depth : 3; 513*4882a593Smuzhiyun u32 portrait_mode : 2; 514*4882a593Smuzhiyun u32 low_power_on : 1; 515*4882a593Smuzhiyun u32 req_freq : 4; 516*4882a593Smuzhiyun u32 en_crtc : 1; 517*4882a593Smuzhiyun u32 en_graphic_req : 1; 518*4882a593Smuzhiyun u32 en_graphic_crtc : 1; 519*4882a593Smuzhiyun u32 total_req_graphic : 10; 520*4882a593Smuzhiyun u32 lcd_pclk_on : 1; 521*4882a593Smuzhiyun u32 lcd_sclk_on : 1; 522*4882a593Smuzhiyun u32 pclk_running : 1; 523*4882a593Smuzhiyun u32 sclk_running : 1; 524*4882a593Smuzhiyun u32 : 5; 525*4882a593Smuzhiyun } __attribute__((packed)); 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun union graphic_ctrl_u { 528*4882a593Smuzhiyun u32 val : 32; 529*4882a593Smuzhiyun struct graphic_ctrl_t_w100 f_w100; 530*4882a593Smuzhiyun struct graphic_ctrl_t_w32xx f_w32xx; 531*4882a593Smuzhiyun } __attribute__((packed)); 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun struct video_ctrl_t { 534*4882a593Smuzhiyun u32 video_mode : 1; 535*4882a593Smuzhiyun u32 keyer_en : 1; 536*4882a593Smuzhiyun u32 en_video_req : 1; 537*4882a593Smuzhiyun u32 en_graphic_req_video : 1; 538*4882a593Smuzhiyun u32 en_video_crtc : 1; 539*4882a593Smuzhiyun u32 video_hor_exp : 2; 540*4882a593Smuzhiyun u32 video_ver_exp : 2; 541*4882a593Smuzhiyun u32 uv_combine : 1; 542*4882a593Smuzhiyun u32 total_req_video : 9; 543*4882a593Smuzhiyun u32 video_ch_sel : 1; 544*4882a593Smuzhiyun u32 video_portrait : 2; 545*4882a593Smuzhiyun u32 yuv2rgb_en : 1; 546*4882a593Smuzhiyun u32 yuv2rgb_option : 1; 547*4882a593Smuzhiyun u32 video_inv_hor : 1; 548*4882a593Smuzhiyun u32 video_inv_ver : 1; 549*4882a593Smuzhiyun u32 gamma_sel : 2; 550*4882a593Smuzhiyun u32 dis_limit : 1; 551*4882a593Smuzhiyun u32 en_uv_hblend : 1; 552*4882a593Smuzhiyun u32 rgb_gamma_sel : 2; 553*4882a593Smuzhiyun } __attribute__((packed)); 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun union video_ctrl_u { 556*4882a593Smuzhiyun u32 val : 32; 557*4882a593Smuzhiyun struct video_ctrl_t f; 558*4882a593Smuzhiyun } __attribute__((packed)); 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun struct disp_db_buf_cntl_rd_t { 561*4882a593Smuzhiyun u32 en_db_buf : 1; 562*4882a593Smuzhiyun u32 update_db_buf_done : 1; 563*4882a593Smuzhiyun u32 db_buf_cntl : 6; 564*4882a593Smuzhiyun u32 : 24; 565*4882a593Smuzhiyun } __attribute__((packed)); 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun union disp_db_buf_cntl_rd_u { 568*4882a593Smuzhiyun u32 val : 32; 569*4882a593Smuzhiyun struct disp_db_buf_cntl_rd_t f; 570*4882a593Smuzhiyun } __attribute__((packed)); 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun struct disp_db_buf_cntl_wr_t { 573*4882a593Smuzhiyun u32 en_db_buf : 1; 574*4882a593Smuzhiyun u32 update_db_buf : 1; 575*4882a593Smuzhiyun u32 db_buf_cntl : 6; 576*4882a593Smuzhiyun u32 : 24; 577*4882a593Smuzhiyun } __attribute__((packed)); 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun union disp_db_buf_cntl_wr_u { 580*4882a593Smuzhiyun u32 val : 32; 581*4882a593Smuzhiyun struct disp_db_buf_cntl_wr_t f; 582*4882a593Smuzhiyun } __attribute__((packed)); 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun struct gamma_value1_t { 585*4882a593Smuzhiyun u32 gamma1 : 8; 586*4882a593Smuzhiyun u32 gamma2 : 8; 587*4882a593Smuzhiyun u32 gamma3 : 8; 588*4882a593Smuzhiyun u32 gamma4 : 8; 589*4882a593Smuzhiyun } __attribute__((packed)); 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun union gamma_value1_u { 592*4882a593Smuzhiyun u32 val : 32; 593*4882a593Smuzhiyun struct gamma_value1_t f; 594*4882a593Smuzhiyun } __attribute__((packed)); 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun struct gamma_value2_t { 597*4882a593Smuzhiyun u32 gamma5 : 8; 598*4882a593Smuzhiyun u32 gamma6 : 8; 599*4882a593Smuzhiyun u32 gamma7 : 8; 600*4882a593Smuzhiyun u32 gamma8 : 8; 601*4882a593Smuzhiyun } __attribute__((packed)); 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun union gamma_value2_u { 604*4882a593Smuzhiyun u32 val : 32; 605*4882a593Smuzhiyun struct gamma_value2_t f; 606*4882a593Smuzhiyun } __attribute__((packed)); 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun struct gamma_slope_t { 609*4882a593Smuzhiyun u32 slope1 : 3; 610*4882a593Smuzhiyun u32 slope2 : 3; 611*4882a593Smuzhiyun u32 slope3 : 3; 612*4882a593Smuzhiyun u32 slope4 : 3; 613*4882a593Smuzhiyun u32 slope5 : 3; 614*4882a593Smuzhiyun u32 slope6 : 3; 615*4882a593Smuzhiyun u32 slope7 : 3; 616*4882a593Smuzhiyun u32 slope8 : 3; 617*4882a593Smuzhiyun u32 : 8; 618*4882a593Smuzhiyun } __attribute__((packed)); 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun union gamma_slope_u { 621*4882a593Smuzhiyun u32 val : 32; 622*4882a593Smuzhiyun struct gamma_slope_t f; 623*4882a593Smuzhiyun } __attribute__((packed)); 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun struct mc_ext_mem_location_t { 626*4882a593Smuzhiyun u32 mc_ext_mem_start : 16; 627*4882a593Smuzhiyun u32 mc_ext_mem_top : 16; 628*4882a593Smuzhiyun } __attribute__((packed)); 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun union mc_ext_mem_location_u { 631*4882a593Smuzhiyun u32 val : 32; 632*4882a593Smuzhiyun struct mc_ext_mem_location_t f; 633*4882a593Smuzhiyun } __attribute__((packed)); 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun struct mc_fb_location_t { 636*4882a593Smuzhiyun u32 mc_fb_start : 16; 637*4882a593Smuzhiyun u32 mc_fb_top : 16; 638*4882a593Smuzhiyun } __attribute__((packed)); 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun union mc_fb_location_u { 641*4882a593Smuzhiyun u32 val : 32; 642*4882a593Smuzhiyun struct mc_fb_location_t f; 643*4882a593Smuzhiyun } __attribute__((packed)); 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun struct clk_pin_cntl_t { 646*4882a593Smuzhiyun u32 osc_en : 1; 647*4882a593Smuzhiyun u32 osc_gain : 5; 648*4882a593Smuzhiyun u32 dont_use_xtalin : 1; 649*4882a593Smuzhiyun u32 xtalin_pm_en : 1; 650*4882a593Smuzhiyun u32 xtalin_dbl_en : 1; 651*4882a593Smuzhiyun u32 : 7; 652*4882a593Smuzhiyun u32 cg_debug : 16; 653*4882a593Smuzhiyun } __attribute__((packed)); 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun union clk_pin_cntl_u { 656*4882a593Smuzhiyun u32 val : 32; 657*4882a593Smuzhiyun struct clk_pin_cntl_t f; 658*4882a593Smuzhiyun } __attribute__((packed)); 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun struct pll_ref_fb_div_t { 661*4882a593Smuzhiyun u32 pll_ref_div : 4; 662*4882a593Smuzhiyun u32 : 4; 663*4882a593Smuzhiyun u32 pll_fb_div_int : 6; 664*4882a593Smuzhiyun u32 : 2; 665*4882a593Smuzhiyun u32 pll_fb_div_frac : 3; 666*4882a593Smuzhiyun u32 : 1; 667*4882a593Smuzhiyun u32 pll_reset_time : 4; 668*4882a593Smuzhiyun u32 pll_lock_time : 8; 669*4882a593Smuzhiyun } __attribute__((packed)); 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun union pll_ref_fb_div_u { 672*4882a593Smuzhiyun u32 val : 32; 673*4882a593Smuzhiyun struct pll_ref_fb_div_t f; 674*4882a593Smuzhiyun } __attribute__((packed)); 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun struct pll_cntl_t { 677*4882a593Smuzhiyun u32 pll_pwdn : 1; 678*4882a593Smuzhiyun u32 pll_reset : 1; 679*4882a593Smuzhiyun u32 pll_pm_en : 1; 680*4882a593Smuzhiyun u32 pll_mode : 1; 681*4882a593Smuzhiyun u32 pll_refclk_sel : 1; 682*4882a593Smuzhiyun u32 pll_fbclk_sel : 1; 683*4882a593Smuzhiyun u32 pll_tcpoff : 1; 684*4882a593Smuzhiyun u32 pll_pcp : 3; 685*4882a593Smuzhiyun u32 pll_pvg : 3; 686*4882a593Smuzhiyun u32 pll_vcofr : 1; 687*4882a593Smuzhiyun u32 pll_ioffset : 2; 688*4882a593Smuzhiyun u32 pll_pecc_mode : 2; 689*4882a593Smuzhiyun u32 pll_pecc_scon : 2; 690*4882a593Smuzhiyun u32 pll_dactal : 4; 691*4882a593Smuzhiyun u32 pll_cp_clip : 2; 692*4882a593Smuzhiyun u32 pll_conf : 3; 693*4882a593Smuzhiyun u32 pll_mbctrl : 2; 694*4882a593Smuzhiyun u32 pll_ring_off : 1; 695*4882a593Smuzhiyun } __attribute__((packed)); 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun union pll_cntl_u { 698*4882a593Smuzhiyun u32 val : 32; 699*4882a593Smuzhiyun struct pll_cntl_t f; 700*4882a593Smuzhiyun } __attribute__((packed)); 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun struct sclk_cntl_t { 703*4882a593Smuzhiyun u32 sclk_src_sel : 2; 704*4882a593Smuzhiyun u32 : 2; 705*4882a593Smuzhiyun u32 sclk_post_div_fast : 4; 706*4882a593Smuzhiyun u32 sclk_clkon_hys : 3; 707*4882a593Smuzhiyun u32 sclk_post_div_slow : 4; 708*4882a593Smuzhiyun u32 disp_cg_ok2switch_en : 1; 709*4882a593Smuzhiyun u32 sclk_force_reg : 1; 710*4882a593Smuzhiyun u32 sclk_force_disp : 1; 711*4882a593Smuzhiyun u32 sclk_force_mc : 1; 712*4882a593Smuzhiyun u32 sclk_force_extmc : 1; 713*4882a593Smuzhiyun u32 sclk_force_cp : 1; 714*4882a593Smuzhiyun u32 sclk_force_e2 : 1; 715*4882a593Smuzhiyun u32 sclk_force_e3 : 1; 716*4882a593Smuzhiyun u32 sclk_force_idct : 1; 717*4882a593Smuzhiyun u32 sclk_force_bist : 1; 718*4882a593Smuzhiyun u32 busy_extend_cp : 1; 719*4882a593Smuzhiyun u32 busy_extend_e2 : 1; 720*4882a593Smuzhiyun u32 busy_extend_e3 : 1; 721*4882a593Smuzhiyun u32 busy_extend_idct : 1; 722*4882a593Smuzhiyun u32 : 3; 723*4882a593Smuzhiyun } __attribute__((packed)); 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun union sclk_cntl_u { 726*4882a593Smuzhiyun u32 val : 32; 727*4882a593Smuzhiyun struct sclk_cntl_t f; 728*4882a593Smuzhiyun } __attribute__((packed)); 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun struct pclk_cntl_t { 731*4882a593Smuzhiyun u32 pclk_src_sel : 2; 732*4882a593Smuzhiyun u32 : 2; 733*4882a593Smuzhiyun u32 pclk_post_div : 4; 734*4882a593Smuzhiyun u32 : 8; 735*4882a593Smuzhiyun u32 pclk_force_disp : 1; 736*4882a593Smuzhiyun u32 : 15; 737*4882a593Smuzhiyun } __attribute__((packed)); 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun union pclk_cntl_u { 740*4882a593Smuzhiyun u32 val : 32; 741*4882a593Smuzhiyun struct pclk_cntl_t f; 742*4882a593Smuzhiyun } __attribute__((packed)); 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun #define TESTCLK_SRC_PLL 0x01 746*4882a593Smuzhiyun #define TESTCLK_SRC_SCLK 0x02 747*4882a593Smuzhiyun #define TESTCLK_SRC_PCLK 0x03 748*4882a593Smuzhiyun /* 4 and 5 seem to by XTAL/M */ 749*4882a593Smuzhiyun #define TESTCLK_SRC_XTAL 0x06 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun struct clk_test_cntl_t { 752*4882a593Smuzhiyun u32 testclk_sel : 4; 753*4882a593Smuzhiyun u32 : 3; 754*4882a593Smuzhiyun u32 start_check_freq : 1; 755*4882a593Smuzhiyun u32 tstcount_rst : 1; 756*4882a593Smuzhiyun u32 : 15; 757*4882a593Smuzhiyun u32 test_count : 8; 758*4882a593Smuzhiyun } __attribute__((packed)); 759*4882a593Smuzhiyun 760*4882a593Smuzhiyun union clk_test_cntl_u { 761*4882a593Smuzhiyun u32 val : 32; 762*4882a593Smuzhiyun struct clk_test_cntl_t f; 763*4882a593Smuzhiyun } __attribute__((packed)); 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun struct pwrmgt_cntl_t { 766*4882a593Smuzhiyun u32 pwm_enable : 1; 767*4882a593Smuzhiyun u32 : 1; 768*4882a593Smuzhiyun u32 pwm_mode_req : 2; 769*4882a593Smuzhiyun u32 pwm_wakeup_cond : 2; 770*4882a593Smuzhiyun u32 pwm_fast_noml_hw_en : 1; 771*4882a593Smuzhiyun u32 pwm_noml_fast_hw_en : 1; 772*4882a593Smuzhiyun u32 pwm_fast_noml_cond : 4; 773*4882a593Smuzhiyun u32 pwm_noml_fast_cond : 4; 774*4882a593Smuzhiyun u32 pwm_idle_timer : 8; 775*4882a593Smuzhiyun u32 pwm_busy_timer : 8; 776*4882a593Smuzhiyun } __attribute__((packed)); 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun union pwrmgt_cntl_u { 779*4882a593Smuzhiyun u32 val : 32; 780*4882a593Smuzhiyun struct pwrmgt_cntl_t f; 781*4882a593Smuzhiyun } __attribute__((packed)); 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun #define SRC_DATATYPE_EQU_DST 3 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun #define ROP3_SRCCOPY 0xcc 786*4882a593Smuzhiyun #define ROP3_PATCOPY 0xf0 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun #define GMC_BRUSH_SOLID_COLOR 13 789*4882a593Smuzhiyun #define GMC_BRUSH_NONE 15 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun #define DP_SRC_MEM_RECTANGULAR 2 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun #define DP_OP_ROP 0 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun struct dp_gui_master_cntl_t { 796*4882a593Smuzhiyun u32 gmc_src_pitch_offset_cntl : 1; 797*4882a593Smuzhiyun u32 gmc_dst_pitch_offset_cntl : 1; 798*4882a593Smuzhiyun u32 gmc_src_clipping : 1; 799*4882a593Smuzhiyun u32 gmc_dst_clipping : 1; 800*4882a593Smuzhiyun u32 gmc_brush_datatype : 4; 801*4882a593Smuzhiyun u32 gmc_dst_datatype : 4; 802*4882a593Smuzhiyun u32 gmc_src_datatype : 3; 803*4882a593Smuzhiyun u32 gmc_byte_pix_order : 1; 804*4882a593Smuzhiyun u32 gmc_default_sel : 1; 805*4882a593Smuzhiyun u32 gmc_rop3 : 8; 806*4882a593Smuzhiyun u32 gmc_dp_src_source : 3; 807*4882a593Smuzhiyun u32 gmc_clr_cmp_fcn_dis : 1; 808*4882a593Smuzhiyun u32 : 1; 809*4882a593Smuzhiyun u32 gmc_wr_msk_dis : 1; 810*4882a593Smuzhiyun u32 gmc_dp_op : 1; 811*4882a593Smuzhiyun } __attribute__((packed)); 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun union dp_gui_master_cntl_u { 814*4882a593Smuzhiyun u32 val : 32; 815*4882a593Smuzhiyun struct dp_gui_master_cntl_t f; 816*4882a593Smuzhiyun } __attribute__((packed)); 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun struct rbbm_status_t { 819*4882a593Smuzhiyun u32 cmdfifo_avail : 7; 820*4882a593Smuzhiyun u32 : 1; 821*4882a593Smuzhiyun u32 hirq_on_rbb : 1; 822*4882a593Smuzhiyun u32 cprq_on_rbb : 1; 823*4882a593Smuzhiyun u32 cfrq_on_rbb : 1; 824*4882a593Smuzhiyun u32 hirq_in_rtbuf : 1; 825*4882a593Smuzhiyun u32 cprq_in_rtbuf : 1; 826*4882a593Smuzhiyun u32 cfrq_in_rtbuf : 1; 827*4882a593Smuzhiyun u32 cf_pipe_busy : 1; 828*4882a593Smuzhiyun u32 eng_ev_busy : 1; 829*4882a593Smuzhiyun u32 cp_cmdstrm_busy : 1; 830*4882a593Smuzhiyun u32 e2_busy : 1; 831*4882a593Smuzhiyun u32 rb2d_busy : 1; 832*4882a593Smuzhiyun u32 rb3d_busy : 1; 833*4882a593Smuzhiyun u32 se_busy : 1; 834*4882a593Smuzhiyun u32 re_busy : 1; 835*4882a593Smuzhiyun u32 tam_busy : 1; 836*4882a593Smuzhiyun u32 tdm_busy : 1; 837*4882a593Smuzhiyun u32 pb_busy : 1; 838*4882a593Smuzhiyun u32 : 6; 839*4882a593Smuzhiyun u32 gui_active : 1; 840*4882a593Smuzhiyun } __attribute__((packed)); 841*4882a593Smuzhiyun 842*4882a593Smuzhiyun union rbbm_status_u { 843*4882a593Smuzhiyun u32 val : 32; 844*4882a593Smuzhiyun struct rbbm_status_t f; 845*4882a593Smuzhiyun } __attribute__((packed)); 846*4882a593Smuzhiyun 847*4882a593Smuzhiyun struct dp_datatype_t { 848*4882a593Smuzhiyun u32 dp_dst_datatype : 4; 849*4882a593Smuzhiyun u32 : 4; 850*4882a593Smuzhiyun u32 dp_brush_datatype : 4; 851*4882a593Smuzhiyun u32 dp_src2_type : 1; 852*4882a593Smuzhiyun u32 dp_src2_datatype : 3; 853*4882a593Smuzhiyun u32 dp_src_datatype : 3; 854*4882a593Smuzhiyun u32 : 11; 855*4882a593Smuzhiyun u32 dp_byte_pix_order : 1; 856*4882a593Smuzhiyun u32 : 1; 857*4882a593Smuzhiyun } __attribute__((packed)); 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun union dp_datatype_u { 860*4882a593Smuzhiyun u32 val : 32; 861*4882a593Smuzhiyun struct dp_datatype_t f; 862*4882a593Smuzhiyun } __attribute__((packed)); 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun struct dp_mix_t { 865*4882a593Smuzhiyun u32 : 8; 866*4882a593Smuzhiyun u32 dp_src_source : 3; 867*4882a593Smuzhiyun u32 dp_src2_source : 3; 868*4882a593Smuzhiyun u32 : 2; 869*4882a593Smuzhiyun u32 dp_rop3 : 8; 870*4882a593Smuzhiyun u32 dp_op : 1; 871*4882a593Smuzhiyun u32 : 7; 872*4882a593Smuzhiyun } __attribute__((packed)); 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun union dp_mix_u { 875*4882a593Smuzhiyun u32 val : 32; 876*4882a593Smuzhiyun struct dp_mix_t f; 877*4882a593Smuzhiyun } __attribute__((packed)); 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun struct eng_cntl_t { 880*4882a593Smuzhiyun u32 erc_reg_rd_ws : 1; 881*4882a593Smuzhiyun u32 erc_reg_wr_ws : 1; 882*4882a593Smuzhiyun u32 erc_idle_reg_wr : 1; 883*4882a593Smuzhiyun u32 dis_engine_triggers : 1; 884*4882a593Smuzhiyun u32 dis_rop_src_uses_dst_w_h : 1; 885*4882a593Smuzhiyun u32 dis_src_uses_dst_dirmaj : 1; 886*4882a593Smuzhiyun u32 : 6; 887*4882a593Smuzhiyun u32 force_3dclk_when_2dclk : 1; 888*4882a593Smuzhiyun u32 : 19; 889*4882a593Smuzhiyun } __attribute__((packed)); 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun union eng_cntl_u { 892*4882a593Smuzhiyun u32 val : 32; 893*4882a593Smuzhiyun struct eng_cntl_t f; 894*4882a593Smuzhiyun } __attribute__((packed)); 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun struct dp_cntl_t { 897*4882a593Smuzhiyun u32 dst_x_dir : 1; 898*4882a593Smuzhiyun u32 dst_y_dir : 1; 899*4882a593Smuzhiyun u32 src_x_dir : 1; 900*4882a593Smuzhiyun u32 src_y_dir : 1; 901*4882a593Smuzhiyun u32 dst_major_x : 1; 902*4882a593Smuzhiyun u32 src_major_x : 1; 903*4882a593Smuzhiyun u32 : 26; 904*4882a593Smuzhiyun } __attribute__((packed)); 905*4882a593Smuzhiyun 906*4882a593Smuzhiyun union dp_cntl_u { 907*4882a593Smuzhiyun u32 val : 32; 908*4882a593Smuzhiyun struct dp_cntl_t f; 909*4882a593Smuzhiyun } __attribute__((packed)); 910*4882a593Smuzhiyun 911*4882a593Smuzhiyun struct dp_cntl_dst_dir_t { 912*4882a593Smuzhiyun u32 : 15; 913*4882a593Smuzhiyun u32 dst_y_dir : 1; 914*4882a593Smuzhiyun u32 : 15; 915*4882a593Smuzhiyun u32 dst_x_dir : 1; 916*4882a593Smuzhiyun } __attribute__((packed)); 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun union dp_cntl_dst_dir_u { 919*4882a593Smuzhiyun u32 val : 32; 920*4882a593Smuzhiyun struct dp_cntl_dst_dir_t f; 921*4882a593Smuzhiyun } __attribute__((packed)); 922*4882a593Smuzhiyun 923*4882a593Smuzhiyun #endif 924*4882a593Smuzhiyun 925