1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * linux/drivers/video/vt8623fb.c - fbdev driver for
3*4882a593Smuzhiyun * integrated graphic core in VIA VT8623 [CLE266] chipset
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
8*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive for
9*4882a593Smuzhiyun * more details.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Code is based on s3fb, some parts are from David Boucher's viafb
12*4882a593Smuzhiyun * (http://davesdomain.org.uk/viafb/)
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include <linux/mm.h>
20*4882a593Smuzhiyun #include <linux/tty.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/fb.h>
23*4882a593Smuzhiyun #include <linux/svga.h>
24*4882a593Smuzhiyun #include <linux/init.h>
25*4882a593Smuzhiyun #include <linux/pci.h>
26*4882a593Smuzhiyun #include <linux/console.h> /* Why should fb driver call console functions? because console_lock() */
27*4882a593Smuzhiyun #include <video/vga.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct vt8623fb_info {
30*4882a593Smuzhiyun char __iomem *mmio_base;
31*4882a593Smuzhiyun int wc_cookie;
32*4882a593Smuzhiyun struct vgastate state;
33*4882a593Smuzhiyun struct mutex open_lock;
34*4882a593Smuzhiyun unsigned int ref_count;
35*4882a593Smuzhiyun u32 pseudo_palette[16];
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const struct svga_fb_format vt8623fb_formats[] = {
43*4882a593Smuzhiyun { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
44*4882a593Smuzhiyun FB_TYPE_TEXT, FB_AUX_TEXT_SVGA_STEP8, FB_VISUAL_PSEUDOCOLOR, 16, 16},
45*4882a593Smuzhiyun { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
46*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 16, 16},
47*4882a593Smuzhiyun { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 1,
48*4882a593Smuzhiyun FB_TYPE_INTERLEAVED_PLANES, 1, FB_VISUAL_PSEUDOCOLOR, 16, 16},
49*4882a593Smuzhiyun { 8, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
50*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 8},
51*4882a593Smuzhiyun /* {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
52*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 4, 4}, */
53*4882a593Smuzhiyun {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
54*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 4, 4},
55*4882a593Smuzhiyun {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
56*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 2},
57*4882a593Smuzhiyun SVGA_FORMAT_END
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static const struct svga_pll vt8623_pll = {2, 127, 2, 7, 0, 3,
61*4882a593Smuzhiyun 60000, 300000, 14318};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* CRT timing register sets */
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const struct vga_regset vt8623_h_total_regs[] = {{0x00, 0, 7}, {0x36, 3, 3}, VGA_REGSET_END};
66*4882a593Smuzhiyun static const struct vga_regset vt8623_h_display_regs[] = {{0x01, 0, 7}, VGA_REGSET_END};
67*4882a593Smuzhiyun static const struct vga_regset vt8623_h_blank_start_regs[] = {{0x02, 0, 7}, VGA_REGSET_END};
68*4882a593Smuzhiyun static const struct vga_regset vt8623_h_blank_end_regs[] = {{0x03, 0, 4}, {0x05, 7, 7}, {0x33, 5, 5}, VGA_REGSET_END};
69*4882a593Smuzhiyun static const struct vga_regset vt8623_h_sync_start_regs[] = {{0x04, 0, 7}, {0x33, 4, 4}, VGA_REGSET_END};
70*4882a593Smuzhiyun static const struct vga_regset vt8623_h_sync_end_regs[] = {{0x05, 0, 4}, VGA_REGSET_END};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static const struct vga_regset vt8623_v_total_regs[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x35, 0, 0}, VGA_REGSET_END};
73*4882a593Smuzhiyun static const struct vga_regset vt8623_v_display_regs[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x35, 2, 2}, VGA_REGSET_END};
74*4882a593Smuzhiyun static const struct vga_regset vt8623_v_blank_start_regs[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x35, 3, 3}, VGA_REGSET_END};
75*4882a593Smuzhiyun static const struct vga_regset vt8623_v_blank_end_regs[] = {{0x16, 0, 7}, VGA_REGSET_END};
76*4882a593Smuzhiyun static const struct vga_regset vt8623_v_sync_start_regs[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x35, 1, 1}, VGA_REGSET_END};
77*4882a593Smuzhiyun static const struct vga_regset vt8623_v_sync_end_regs[] = {{0x11, 0, 3}, VGA_REGSET_END};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static const struct vga_regset vt8623_offset_regs[] = {{0x13, 0, 7}, {0x35, 5, 7}, VGA_REGSET_END};
80*4882a593Smuzhiyun static const struct vga_regset vt8623_line_compare_regs[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, {0x33, 0, 2}, {0x35, 4, 4}, VGA_REGSET_END};
81*4882a593Smuzhiyun static const struct vga_regset vt8623_fetch_count_regs[] = {{0x1C, 0, 7}, {0x1D, 0, 1}, VGA_REGSET_END};
82*4882a593Smuzhiyun static const struct vga_regset vt8623_start_address_regs[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x34, 0, 7}, {0x48, 0, 1}, VGA_REGSET_END};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static const struct svga_timing_regs vt8623_timing_regs = {
85*4882a593Smuzhiyun vt8623_h_total_regs, vt8623_h_display_regs, vt8623_h_blank_start_regs,
86*4882a593Smuzhiyun vt8623_h_blank_end_regs, vt8623_h_sync_start_regs, vt8623_h_sync_end_regs,
87*4882a593Smuzhiyun vt8623_v_total_regs, vt8623_v_display_regs, vt8623_v_blank_start_regs,
88*4882a593Smuzhiyun vt8623_v_blank_end_regs, vt8623_v_sync_start_regs, vt8623_v_sync_end_regs,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Module parameters */
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static char *mode_option = "640x480-8@60";
98*4882a593Smuzhiyun static int mtrr = 1;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun MODULE_AUTHOR("(c) 2006 Ondrej Zajicek <santiago@crfreenet.org>");
101*4882a593Smuzhiyun MODULE_LICENSE("GPL");
102*4882a593Smuzhiyun MODULE_DESCRIPTION("fbdev driver for integrated graphics core in VIA VT8623 [CLE266]");
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun module_param(mode_option, charp, 0644);
105*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
106*4882a593Smuzhiyun module_param_named(mode, mode_option, charp, 0);
107*4882a593Smuzhiyun MODULE_PARM_DESC(mode, "Default video mode e.g. '648x480-8@60' (deprecated)");
108*4882a593Smuzhiyun module_param(mtrr, int, 0444);
109*4882a593Smuzhiyun MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
113*4882a593Smuzhiyun
vt8623fb_tilecursor(struct fb_info * info,struct fb_tilecursor * cursor)114*4882a593Smuzhiyun static void vt8623fb_tilecursor(struct fb_info *info, struct fb_tilecursor *cursor)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct vt8623fb_info *par = info->par;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun svga_tilecursor(par->state.vgabase, info, cursor);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static struct fb_tile_ops vt8623fb_tile_ops = {
122*4882a593Smuzhiyun .fb_settile = svga_settile,
123*4882a593Smuzhiyun .fb_tilecopy = svga_tilecopy,
124*4882a593Smuzhiyun .fb_tilefill = svga_tilefill,
125*4882a593Smuzhiyun .fb_tileblit = svga_tileblit,
126*4882a593Smuzhiyun .fb_tilecursor = vt8623fb_tilecursor,
127*4882a593Smuzhiyun .fb_get_tilemax = svga_get_tilemax,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* image data is MSB-first, fb structure is MSB-first too */
expand_color(u32 c)135*4882a593Smuzhiyun static inline u32 expand_color(u32 c)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun return ((c & 1) | ((c & 2) << 7) | ((c & 4) << 14) | ((c & 8) << 21)) * 0xFF;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* vt8623fb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
vt8623fb_iplan_imageblit(struct fb_info * info,const struct fb_image * image)141*4882a593Smuzhiyun static void vt8623fb_iplan_imageblit(struct fb_info *info, const struct fb_image *image)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun u32 fg = expand_color(image->fg_color);
144*4882a593Smuzhiyun u32 bg = expand_color(image->bg_color);
145*4882a593Smuzhiyun const u8 *src1, *src;
146*4882a593Smuzhiyun u8 __iomem *dst1;
147*4882a593Smuzhiyun u32 __iomem *dst;
148*4882a593Smuzhiyun u32 val;
149*4882a593Smuzhiyun int x, y;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun src1 = image->data;
152*4882a593Smuzhiyun dst1 = info->screen_base + (image->dy * info->fix.line_length)
153*4882a593Smuzhiyun + ((image->dx / 8) * 4);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun for (y = 0; y < image->height; y++) {
156*4882a593Smuzhiyun src = src1;
157*4882a593Smuzhiyun dst = (u32 __iomem *) dst1;
158*4882a593Smuzhiyun for (x = 0; x < image->width; x += 8) {
159*4882a593Smuzhiyun val = *(src++) * 0x01010101;
160*4882a593Smuzhiyun val = (val & fg) | (~val & bg);
161*4882a593Smuzhiyun fb_writel(val, dst++);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun src1 += image->width / 8;
164*4882a593Smuzhiyun dst1 += info->fix.line_length;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* vt8623fb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
vt8623fb_iplan_fillrect(struct fb_info * info,const struct fb_fillrect * rect)169*4882a593Smuzhiyun static void vt8623fb_iplan_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun u32 fg = expand_color(rect->color);
172*4882a593Smuzhiyun u8 __iomem *dst1;
173*4882a593Smuzhiyun u32 __iomem *dst;
174*4882a593Smuzhiyun int x, y;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun dst1 = info->screen_base + (rect->dy * info->fix.line_length)
177*4882a593Smuzhiyun + ((rect->dx / 8) * 4);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun for (y = 0; y < rect->height; y++) {
180*4882a593Smuzhiyun dst = (u32 __iomem *) dst1;
181*4882a593Smuzhiyun for (x = 0; x < rect->width; x += 8) {
182*4882a593Smuzhiyun fb_writel(fg, dst++);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun dst1 += info->fix.line_length;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
expand_pixel(u32 c)190*4882a593Smuzhiyun static inline u32 expand_pixel(u32 c)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun return (((c & 1) << 24) | ((c & 2) << 27) | ((c & 4) << 14) | ((c & 8) << 17) |
193*4882a593Smuzhiyun ((c & 16) << 4) | ((c & 32) << 7) | ((c & 64) >> 6) | ((c & 128) >> 3)) * 0xF;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* vt8623fb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
vt8623fb_cfb4_imageblit(struct fb_info * info,const struct fb_image * image)197*4882a593Smuzhiyun static void vt8623fb_cfb4_imageblit(struct fb_info *info, const struct fb_image *image)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun u32 fg = image->fg_color * 0x11111111;
200*4882a593Smuzhiyun u32 bg = image->bg_color * 0x11111111;
201*4882a593Smuzhiyun const u8 *src1, *src;
202*4882a593Smuzhiyun u8 __iomem *dst1;
203*4882a593Smuzhiyun u32 __iomem *dst;
204*4882a593Smuzhiyun u32 val;
205*4882a593Smuzhiyun int x, y;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun src1 = image->data;
208*4882a593Smuzhiyun dst1 = info->screen_base + (image->dy * info->fix.line_length)
209*4882a593Smuzhiyun + ((image->dx / 8) * 4);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun for (y = 0; y < image->height; y++) {
212*4882a593Smuzhiyun src = src1;
213*4882a593Smuzhiyun dst = (u32 __iomem *) dst1;
214*4882a593Smuzhiyun for (x = 0; x < image->width; x += 8) {
215*4882a593Smuzhiyun val = expand_pixel(*(src++));
216*4882a593Smuzhiyun val = (val & fg) | (~val & bg);
217*4882a593Smuzhiyun fb_writel(val, dst++);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun src1 += image->width / 8;
220*4882a593Smuzhiyun dst1 += info->fix.line_length;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
vt8623fb_imageblit(struct fb_info * info,const struct fb_image * image)224*4882a593Smuzhiyun static void vt8623fb_imageblit(struct fb_info *info, const struct fb_image *image)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun if ((info->var.bits_per_pixel == 4) && (image->depth == 1)
227*4882a593Smuzhiyun && ((image->width % 8) == 0) && ((image->dx % 8) == 0)) {
228*4882a593Smuzhiyun if (info->fix.type == FB_TYPE_INTERLEAVED_PLANES)
229*4882a593Smuzhiyun vt8623fb_iplan_imageblit(info, image);
230*4882a593Smuzhiyun else
231*4882a593Smuzhiyun vt8623fb_cfb4_imageblit(info, image);
232*4882a593Smuzhiyun } else
233*4882a593Smuzhiyun cfb_imageblit(info, image);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
vt8623fb_fillrect(struct fb_info * info,const struct fb_fillrect * rect)236*4882a593Smuzhiyun static void vt8623fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun if ((info->var.bits_per_pixel == 4)
239*4882a593Smuzhiyun && ((rect->width % 8) == 0) && ((rect->dx % 8) == 0)
240*4882a593Smuzhiyun && (info->fix.type == FB_TYPE_INTERLEAVED_PLANES))
241*4882a593Smuzhiyun vt8623fb_iplan_fillrect(info, rect);
242*4882a593Smuzhiyun else
243*4882a593Smuzhiyun cfb_fillrect(info, rect);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun
vt8623_set_pixclock(struct fb_info * info,u32 pixclock)250*4882a593Smuzhiyun static void vt8623_set_pixclock(struct fb_info *info, u32 pixclock)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct vt8623fb_info *par = info->par;
253*4882a593Smuzhiyun u16 m, n, r;
254*4882a593Smuzhiyun u8 regval;
255*4882a593Smuzhiyun int rv;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun rv = svga_compute_pll(&vt8623_pll, 1000000000 / pixclock, &m, &n, &r, info->node);
258*4882a593Smuzhiyun if (rv < 0) {
259*4882a593Smuzhiyun fb_err(info, "cannot set requested pixclock, keeping old value\n");
260*4882a593Smuzhiyun return;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* Set VGA misc register */
264*4882a593Smuzhiyun regval = vga_r(par->state.vgabase, VGA_MIS_R);
265*4882a593Smuzhiyun vga_w(par->state.vgabase, VGA_MIS_W, regval | VGA_MIS_ENB_PLL_LOAD);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Set clock registers */
268*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x46, (n | (r << 6)));
269*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x47, m);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun udelay(1000);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* PLL reset */
274*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x40, 0x02, 0x02);
275*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x40, 0x00, 0x02);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun
vt8623fb_open(struct fb_info * info,int user)279*4882a593Smuzhiyun static int vt8623fb_open(struct fb_info *info, int user)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct vt8623fb_info *par = info->par;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
284*4882a593Smuzhiyun if (par->ref_count == 0) {
285*4882a593Smuzhiyun void __iomem *vgabase = par->state.vgabase;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun memset(&(par->state), 0, sizeof(struct vgastate));
288*4882a593Smuzhiyun par->state.vgabase = vgabase;
289*4882a593Smuzhiyun par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS | VGA_SAVE_CMAP;
290*4882a593Smuzhiyun par->state.num_crtc = 0xA2;
291*4882a593Smuzhiyun par->state.num_seq = 0x50;
292*4882a593Smuzhiyun save_vga(&(par->state));
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun par->ref_count++;
296*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
vt8623fb_release(struct fb_info * info,int user)301*4882a593Smuzhiyun static int vt8623fb_release(struct fb_info *info, int user)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct vt8623fb_info *par = info->par;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
306*4882a593Smuzhiyun if (par->ref_count == 0) {
307*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
308*4882a593Smuzhiyun return -EINVAL;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (par->ref_count == 1)
312*4882a593Smuzhiyun restore_vga(&(par->state));
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun par->ref_count--;
315*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
vt8623fb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)320*4882a593Smuzhiyun static int vt8623fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun int rv, mem, step;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Find appropriate format */
325*4882a593Smuzhiyun rv = svga_match_format (vt8623fb_formats, var, NULL);
326*4882a593Smuzhiyun if (rv < 0)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun fb_err(info, "unsupported mode requested\n");
329*4882a593Smuzhiyun return rv;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Do not allow to have real resoulution larger than virtual */
333*4882a593Smuzhiyun if (var->xres > var->xres_virtual)
334*4882a593Smuzhiyun var->xres_virtual = var->xres;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (var->yres > var->yres_virtual)
337*4882a593Smuzhiyun var->yres_virtual = var->yres;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* Round up xres_virtual to have proper alignment of lines */
340*4882a593Smuzhiyun step = vt8623fb_formats[rv].xresstep - 1;
341*4882a593Smuzhiyun var->xres_virtual = (var->xres_virtual+step) & ~step;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* Check whether have enough memory */
344*4882a593Smuzhiyun mem = ((var->bits_per_pixel * var->xres_virtual) >> 3) * var->yres_virtual;
345*4882a593Smuzhiyun if (mem > info->screen_size)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun fb_err(info, "not enough framebuffer memory (%d kB requested, %d kB available)\n",
348*4882a593Smuzhiyun mem >> 10, (unsigned int) (info->screen_size >> 10));
349*4882a593Smuzhiyun return -EINVAL;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Text mode is limited to 256 kB of memory */
353*4882a593Smuzhiyun if ((var->bits_per_pixel == 0) && (mem > (256*1024)))
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun fb_err(info, "text framebuffer size too large (%d kB requested, 256 kB possible)\n",
356*4882a593Smuzhiyun mem >> 10);
357*4882a593Smuzhiyun return -EINVAL;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun rv = svga_check_timings (&vt8623_timing_regs, var, info->node);
361*4882a593Smuzhiyun if (rv < 0)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun fb_err(info, "invalid timings requested\n");
364*4882a593Smuzhiyun return rv;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Interlaced mode not supported */
368*4882a593Smuzhiyun if (var->vmode & FB_VMODE_INTERLACED)
369*4882a593Smuzhiyun return -EINVAL;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return 0;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun
vt8623fb_set_par(struct fb_info * info)375*4882a593Smuzhiyun static int vt8623fb_set_par(struct fb_info *info)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun u32 mode, offset_value, fetch_value, screen_size;
378*4882a593Smuzhiyun struct vt8623fb_info *par = info->par;
379*4882a593Smuzhiyun u32 bpp = info->var.bits_per_pixel;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (bpp != 0) {
382*4882a593Smuzhiyun info->fix.ypanstep = 1;
383*4882a593Smuzhiyun info->fix.line_length = (info->var.xres_virtual * bpp) / 8;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun info->flags &= ~FBINFO_MISC_TILEBLITTING;
386*4882a593Smuzhiyun info->tileops = NULL;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
389*4882a593Smuzhiyun info->pixmap.blit_x = (bpp == 4) ? (1 << (8 - 1)) : (~(u32)0);
390*4882a593Smuzhiyun info->pixmap.blit_y = ~(u32)0;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun offset_value = (info->var.xres_virtual * bpp) / 64;
393*4882a593Smuzhiyun fetch_value = ((info->var.xres * bpp) / 128) + 4;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (bpp == 4)
396*4882a593Smuzhiyun fetch_value = (info->var.xres / 8) + 8; /* + 0 is OK */
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun screen_size = info->var.yres_virtual * info->fix.line_length;
399*4882a593Smuzhiyun } else {
400*4882a593Smuzhiyun info->fix.ypanstep = 16;
401*4882a593Smuzhiyun info->fix.line_length = 0;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun info->flags |= FBINFO_MISC_TILEBLITTING;
404*4882a593Smuzhiyun info->tileops = &vt8623fb_tile_ops;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* supports 8x16 tiles only */
407*4882a593Smuzhiyun info->pixmap.blit_x = 1 << (8 - 1);
408*4882a593Smuzhiyun info->pixmap.blit_y = 1 << (16 - 1);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun offset_value = info->var.xres_virtual / 16;
411*4882a593Smuzhiyun fetch_value = (info->var.xres / 8) + 8;
412*4882a593Smuzhiyun screen_size = (info->var.xres_virtual * info->var.yres_virtual) / 64;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun info->var.xoffset = 0;
416*4882a593Smuzhiyun info->var.yoffset = 0;
417*4882a593Smuzhiyun info->var.activate = FB_ACTIVATE_NOW;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* Unlock registers */
420*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x10, 0x01, 0x01);
421*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x11, 0x00, 0x80);
422*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x47, 0x00, 0x01);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* Device, screen and sync off */
425*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
426*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x36, 0x30, 0x30);
427*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x17, 0x00, 0x80);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Set default values */
430*4882a593Smuzhiyun svga_set_default_gfx_regs(par->state.vgabase);
431*4882a593Smuzhiyun svga_set_default_atc_regs(par->state.vgabase);
432*4882a593Smuzhiyun svga_set_default_seq_regs(par->state.vgabase);
433*4882a593Smuzhiyun svga_set_default_crt_regs(par->state.vgabase);
434*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, vt8623_line_compare_regs, 0xFFFFFFFF);
435*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, vt8623_start_address_regs, 0);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, vt8623_offset_regs, offset_value);
438*4882a593Smuzhiyun svga_wseq_multi(par->state.vgabase, vt8623_fetch_count_regs, fetch_value);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* Clear H/V Skew */
441*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x03, 0x00, 0x60);
442*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x05, 0x00, 0x60);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (info->var.vmode & FB_VMODE_DOUBLE)
445*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x09, 0x80, 0x80);
446*4882a593Smuzhiyun else
447*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x09, 0x00, 0x80);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x1E, 0xF0, 0xF0); // DI/DVP bus
450*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x2A, 0x0F, 0x0F); // DI/DVP bus
451*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x16, 0x08, 0xBF); // FIFO read threshold
452*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x17, 0x1F); // FIFO depth
453*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x18, 0x4E);
454*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x1A, 0x08, 0x08); // enable MMIO ?
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x32, 0x00);
457*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x34, 0x00);
458*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x6A, 0x80);
459*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x6A, 0xC0);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun vga_wgfx(par->state.vgabase, 0x20, 0x00);
462*4882a593Smuzhiyun vga_wgfx(par->state.vgabase, 0x21, 0x00);
463*4882a593Smuzhiyun vga_wgfx(par->state.vgabase, 0x22, 0x00);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* Set SR15 according to number of bits per pixel */
466*4882a593Smuzhiyun mode = svga_match_format(vt8623fb_formats, &(info->var), &(info->fix));
467*4882a593Smuzhiyun switch (mode) {
468*4882a593Smuzhiyun case 0:
469*4882a593Smuzhiyun fb_dbg(info, "text mode\n");
470*4882a593Smuzhiyun svga_set_textmode_vga_regs(par->state.vgabase);
471*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x15, 0x00, 0xFE);
472*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x11, 0x60, 0x70);
473*4882a593Smuzhiyun break;
474*4882a593Smuzhiyun case 1:
475*4882a593Smuzhiyun fb_dbg(info, "4 bit pseudocolor\n");
476*4882a593Smuzhiyun vga_wgfx(par->state.vgabase, VGA_GFX_MODE, 0x40);
477*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x15, 0x20, 0xFE);
478*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x11, 0x00, 0x70);
479*4882a593Smuzhiyun break;
480*4882a593Smuzhiyun case 2:
481*4882a593Smuzhiyun fb_dbg(info, "4 bit pseudocolor, planar\n");
482*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x15, 0x00, 0xFE);
483*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x11, 0x00, 0x70);
484*4882a593Smuzhiyun break;
485*4882a593Smuzhiyun case 3:
486*4882a593Smuzhiyun fb_dbg(info, "8 bit pseudocolor\n");
487*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x15, 0x22, 0xFE);
488*4882a593Smuzhiyun break;
489*4882a593Smuzhiyun case 4:
490*4882a593Smuzhiyun fb_dbg(info, "5/6/5 truecolor\n");
491*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x15, 0xB6, 0xFE);
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun case 5:
494*4882a593Smuzhiyun fb_dbg(info, "8/8/8 truecolor\n");
495*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x15, 0xAE, 0xFE);
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun default:
498*4882a593Smuzhiyun printk(KERN_ERR "vt8623fb: unsupported mode - bug\n");
499*4882a593Smuzhiyun return (-EINVAL);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun vt8623_set_pixclock(info, info->var.pixclock);
503*4882a593Smuzhiyun svga_set_timings(par->state.vgabase, &vt8623_timing_regs, &(info->var), 1, 1,
504*4882a593Smuzhiyun (info->var.vmode & FB_VMODE_DOUBLE) ? 2 : 1, 1,
505*4882a593Smuzhiyun 1, info->node);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (screen_size > info->screen_size)
508*4882a593Smuzhiyun screen_size = info->screen_size;
509*4882a593Smuzhiyun memset_io(info->screen_base, 0x00, screen_size);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* Device and screen back on */
512*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x17, 0x80, 0x80);
513*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x36, 0x00, 0x30);
514*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun
vt8623fb_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int transp,struct fb_info * fb)520*4882a593Smuzhiyun static int vt8623fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
521*4882a593Smuzhiyun u_int transp, struct fb_info *fb)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun switch (fb->var.bits_per_pixel) {
524*4882a593Smuzhiyun case 0:
525*4882a593Smuzhiyun case 4:
526*4882a593Smuzhiyun if (regno >= 16)
527*4882a593Smuzhiyun return -EINVAL;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun outb(0x0F, VGA_PEL_MSK);
530*4882a593Smuzhiyun outb(regno, VGA_PEL_IW);
531*4882a593Smuzhiyun outb(red >> 10, VGA_PEL_D);
532*4882a593Smuzhiyun outb(green >> 10, VGA_PEL_D);
533*4882a593Smuzhiyun outb(blue >> 10, VGA_PEL_D);
534*4882a593Smuzhiyun break;
535*4882a593Smuzhiyun case 8:
536*4882a593Smuzhiyun if (regno >= 256)
537*4882a593Smuzhiyun return -EINVAL;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun outb(0xFF, VGA_PEL_MSK);
540*4882a593Smuzhiyun outb(regno, VGA_PEL_IW);
541*4882a593Smuzhiyun outb(red >> 10, VGA_PEL_D);
542*4882a593Smuzhiyun outb(green >> 10, VGA_PEL_D);
543*4882a593Smuzhiyun outb(blue >> 10, VGA_PEL_D);
544*4882a593Smuzhiyun break;
545*4882a593Smuzhiyun case 16:
546*4882a593Smuzhiyun if (regno >= 16)
547*4882a593Smuzhiyun return 0;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (fb->var.green.length == 5)
550*4882a593Smuzhiyun ((u32*)fb->pseudo_palette)[regno] = ((red & 0xF800) >> 1) |
551*4882a593Smuzhiyun ((green & 0xF800) >> 6) | ((blue & 0xF800) >> 11);
552*4882a593Smuzhiyun else if (fb->var.green.length == 6)
553*4882a593Smuzhiyun ((u32*)fb->pseudo_palette)[regno] = (red & 0xF800) |
554*4882a593Smuzhiyun ((green & 0xFC00) >> 5) | ((blue & 0xF800) >> 11);
555*4882a593Smuzhiyun else
556*4882a593Smuzhiyun return -EINVAL;
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun case 24:
559*4882a593Smuzhiyun case 32:
560*4882a593Smuzhiyun if (regno >= 16)
561*4882a593Smuzhiyun return 0;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* ((transp & 0xFF00) << 16) */
564*4882a593Smuzhiyun ((u32*)fb->pseudo_palette)[regno] = ((red & 0xFF00) << 8) |
565*4882a593Smuzhiyun (green & 0xFF00) | ((blue & 0xFF00) >> 8);
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun default:
568*4882a593Smuzhiyun return -EINVAL;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun
vt8623fb_blank(int blank_mode,struct fb_info * info)575*4882a593Smuzhiyun static int vt8623fb_blank(int blank_mode, struct fb_info *info)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun struct vt8623fb_info *par = info->par;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun switch (blank_mode) {
580*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
581*4882a593Smuzhiyun fb_dbg(info, "unblank\n");
582*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x36, 0x00, 0x30);
583*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
584*4882a593Smuzhiyun break;
585*4882a593Smuzhiyun case FB_BLANK_NORMAL:
586*4882a593Smuzhiyun fb_dbg(info, "blank\n");
587*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x36, 0x00, 0x30);
588*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
591*4882a593Smuzhiyun fb_dbg(info, "DPMS standby (hsync off)\n");
592*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x36, 0x10, 0x30);
593*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
594*4882a593Smuzhiyun break;
595*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
596*4882a593Smuzhiyun fb_dbg(info, "DPMS suspend (vsync off)\n");
597*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x36, 0x20, 0x30);
598*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
599*4882a593Smuzhiyun break;
600*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
601*4882a593Smuzhiyun fb_dbg(info, "DPMS off (no sync)\n");
602*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x36, 0x30, 0x30);
603*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
604*4882a593Smuzhiyun break;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun return 0;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun
vt8623fb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)611*4882a593Smuzhiyun static int vt8623fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun struct vt8623fb_info *par = info->par;
614*4882a593Smuzhiyun unsigned int offset;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* Calculate the offset */
617*4882a593Smuzhiyun if (info->var.bits_per_pixel == 0) {
618*4882a593Smuzhiyun offset = (var->yoffset / 16) * info->var.xres_virtual
619*4882a593Smuzhiyun + var->xoffset;
620*4882a593Smuzhiyun offset = offset >> 3;
621*4882a593Smuzhiyun } else {
622*4882a593Smuzhiyun offset = (var->yoffset * info->fix.line_length) +
623*4882a593Smuzhiyun (var->xoffset * info->var.bits_per_pixel / 8);
624*4882a593Smuzhiyun offset = offset >> ((info->var.bits_per_pixel == 4) ? 2 : 1);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /* Set the offset */
628*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, vt8623_start_address_regs, offset);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* Frame buffer operations */
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun static const struct fb_ops vt8623fb_ops = {
640*4882a593Smuzhiyun .owner = THIS_MODULE,
641*4882a593Smuzhiyun .fb_open = vt8623fb_open,
642*4882a593Smuzhiyun .fb_release = vt8623fb_release,
643*4882a593Smuzhiyun .fb_check_var = vt8623fb_check_var,
644*4882a593Smuzhiyun .fb_set_par = vt8623fb_set_par,
645*4882a593Smuzhiyun .fb_setcolreg = vt8623fb_setcolreg,
646*4882a593Smuzhiyun .fb_blank = vt8623fb_blank,
647*4882a593Smuzhiyun .fb_pan_display = vt8623fb_pan_display,
648*4882a593Smuzhiyun .fb_fillrect = vt8623fb_fillrect,
649*4882a593Smuzhiyun .fb_copyarea = cfb_copyarea,
650*4882a593Smuzhiyun .fb_imageblit = vt8623fb_imageblit,
651*4882a593Smuzhiyun .fb_get_caps = svga_get_caps,
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* PCI probe */
656*4882a593Smuzhiyun
vt8623_pci_probe(struct pci_dev * dev,const struct pci_device_id * id)657*4882a593Smuzhiyun static int vt8623_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun struct pci_bus_region bus_reg;
660*4882a593Smuzhiyun struct resource vga_res;
661*4882a593Smuzhiyun struct fb_info *info;
662*4882a593Smuzhiyun struct vt8623fb_info *par;
663*4882a593Smuzhiyun unsigned int memsize1, memsize2;
664*4882a593Smuzhiyun int rc;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /* Ignore secondary VGA device because there is no VGA arbitration */
667*4882a593Smuzhiyun if (! svga_primary_device(dev)) {
668*4882a593Smuzhiyun dev_info(&(dev->dev), "ignoring secondary device\n");
669*4882a593Smuzhiyun return -ENODEV;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /* Allocate and fill driver data structure */
673*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct vt8623fb_info), &(dev->dev));
674*4882a593Smuzhiyun if (!info)
675*4882a593Smuzhiyun return -ENOMEM;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun par = info->par;
678*4882a593Smuzhiyun mutex_init(&par->open_lock);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun info->flags = FBINFO_PARTIAL_PAN_OK | FBINFO_HWACCEL_YPAN;
681*4882a593Smuzhiyun info->fbops = &vt8623fb_ops;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /* Prepare PCI device */
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun rc = pci_enable_device(dev);
686*4882a593Smuzhiyun if (rc < 0) {
687*4882a593Smuzhiyun dev_err(info->device, "cannot enable PCI device\n");
688*4882a593Smuzhiyun goto err_enable_device;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun rc = pci_request_regions(dev, "vt8623fb");
692*4882a593Smuzhiyun if (rc < 0) {
693*4882a593Smuzhiyun dev_err(info->device, "cannot reserve framebuffer region\n");
694*4882a593Smuzhiyun goto err_request_regions;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun info->fix.smem_start = pci_resource_start(dev, 0);
698*4882a593Smuzhiyun info->fix.smem_len = pci_resource_len(dev, 0);
699*4882a593Smuzhiyun info->fix.mmio_start = pci_resource_start(dev, 1);
700*4882a593Smuzhiyun info->fix.mmio_len = pci_resource_len(dev, 1);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /* Map physical IO memory address into kernel space */
703*4882a593Smuzhiyun info->screen_base = pci_iomap_wc(dev, 0, 0);
704*4882a593Smuzhiyun if (! info->screen_base) {
705*4882a593Smuzhiyun rc = -ENOMEM;
706*4882a593Smuzhiyun dev_err(info->device, "iomap for framebuffer failed\n");
707*4882a593Smuzhiyun goto err_iomap_1;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun par->mmio_base = pci_iomap(dev, 1, 0);
711*4882a593Smuzhiyun if (! par->mmio_base) {
712*4882a593Smuzhiyun rc = -ENOMEM;
713*4882a593Smuzhiyun dev_err(info->device, "iomap for MMIO failed\n");
714*4882a593Smuzhiyun goto err_iomap_2;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun bus_reg.start = 0;
718*4882a593Smuzhiyun bus_reg.end = 64 * 1024;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun vga_res.flags = IORESOURCE_IO;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun pcibios_bus_to_resource(dev->bus, &vga_res, &bus_reg);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun par->state.vgabase = (void __iomem *) (unsigned long) vga_res.start;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* Find how many physical memory there is on card */
727*4882a593Smuzhiyun memsize1 = (vga_rseq(par->state.vgabase, 0x34) + 1) >> 1;
728*4882a593Smuzhiyun memsize2 = vga_rseq(par->state.vgabase, 0x39) << 2;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if ((16 <= memsize1) && (memsize1 <= 64) && (memsize1 == memsize2))
731*4882a593Smuzhiyun info->screen_size = memsize1 << 20;
732*4882a593Smuzhiyun else {
733*4882a593Smuzhiyun dev_err(info->device, "memory size detection failed (%x %x), suppose 16 MB\n", memsize1, memsize2);
734*4882a593Smuzhiyun info->screen_size = 16 << 20;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun info->fix.smem_len = info->screen_size;
738*4882a593Smuzhiyun strcpy(info->fix.id, "VIA VT8623");
739*4882a593Smuzhiyun info->fix.type = FB_TYPE_PACKED_PIXELS;
740*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
741*4882a593Smuzhiyun info->fix.ypanstep = 0;
742*4882a593Smuzhiyun info->fix.accel = FB_ACCEL_NONE;
743*4882a593Smuzhiyun info->pseudo_palette = (void*)par->pseudo_palette;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* Prepare startup mode */
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun kernel_param_lock(THIS_MODULE);
748*4882a593Smuzhiyun rc = fb_find_mode(&(info->var), info, mode_option, NULL, 0, NULL, 8);
749*4882a593Smuzhiyun kernel_param_unlock(THIS_MODULE);
750*4882a593Smuzhiyun if (! ((rc == 1) || (rc == 2))) {
751*4882a593Smuzhiyun rc = -EINVAL;
752*4882a593Smuzhiyun dev_err(info->device, "mode %s not found\n", mode_option);
753*4882a593Smuzhiyun goto err_find_mode;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun rc = fb_alloc_cmap(&info->cmap, 256, 0);
757*4882a593Smuzhiyun if (rc < 0) {
758*4882a593Smuzhiyun dev_err(info->device, "cannot allocate colormap\n");
759*4882a593Smuzhiyun goto err_alloc_cmap;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun rc = register_framebuffer(info);
763*4882a593Smuzhiyun if (rc < 0) {
764*4882a593Smuzhiyun dev_err(info->device, "cannot register framebuffer\n");
765*4882a593Smuzhiyun goto err_reg_fb;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun fb_info(info, "%s on %s, %d MB RAM\n",
769*4882a593Smuzhiyun info->fix.id, pci_name(dev), info->fix.smem_len >> 20);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* Record a reference to the driver data */
772*4882a593Smuzhiyun pci_set_drvdata(dev, info);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (mtrr)
775*4882a593Smuzhiyun par->wc_cookie = arch_phys_wc_add(info->fix.smem_start,
776*4882a593Smuzhiyun info->fix.smem_len);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun return 0;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Error handling */
781*4882a593Smuzhiyun err_reg_fb:
782*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
783*4882a593Smuzhiyun err_alloc_cmap:
784*4882a593Smuzhiyun err_find_mode:
785*4882a593Smuzhiyun pci_iounmap(dev, par->mmio_base);
786*4882a593Smuzhiyun err_iomap_2:
787*4882a593Smuzhiyun pci_iounmap(dev, info->screen_base);
788*4882a593Smuzhiyun err_iomap_1:
789*4882a593Smuzhiyun pci_release_regions(dev);
790*4882a593Smuzhiyun err_request_regions:
791*4882a593Smuzhiyun /* pci_disable_device(dev); */
792*4882a593Smuzhiyun err_enable_device:
793*4882a593Smuzhiyun framebuffer_release(info);
794*4882a593Smuzhiyun return rc;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* PCI remove */
798*4882a593Smuzhiyun
vt8623_pci_remove(struct pci_dev * dev)799*4882a593Smuzhiyun static void vt8623_pci_remove(struct pci_dev *dev)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(dev);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun if (info) {
804*4882a593Smuzhiyun struct vt8623fb_info *par = info->par;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun arch_phys_wc_del(par->wc_cookie);
807*4882a593Smuzhiyun unregister_framebuffer(info);
808*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun pci_iounmap(dev, info->screen_base);
811*4882a593Smuzhiyun pci_iounmap(dev, par->mmio_base);
812*4882a593Smuzhiyun pci_release_regions(dev);
813*4882a593Smuzhiyun /* pci_disable_device(dev); */
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun framebuffer_release(info);
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /* PCI suspend */
821*4882a593Smuzhiyun
vt8623_pci_suspend(struct device * dev)822*4882a593Smuzhiyun static int __maybe_unused vt8623_pci_suspend(struct device *dev)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(dev);
825*4882a593Smuzhiyun struct vt8623fb_info *par = info->par;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun dev_info(info->device, "suspend\n");
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun console_lock();
830*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun if (par->ref_count == 0) {
833*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
834*4882a593Smuzhiyun console_unlock();
835*4882a593Smuzhiyun return 0;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun fb_set_suspend(info, 1);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
841*4882a593Smuzhiyun console_unlock();
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun return 0;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* PCI resume */
848*4882a593Smuzhiyun
vt8623_pci_resume(struct device * dev)849*4882a593Smuzhiyun static int __maybe_unused vt8623_pci_resume(struct device *dev)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(dev);
852*4882a593Smuzhiyun struct vt8623fb_info *par = info->par;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun dev_info(info->device, "resume\n");
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun console_lock();
857*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun if (par->ref_count == 0)
860*4882a593Smuzhiyun goto fail;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun vt8623fb_set_par(info);
863*4882a593Smuzhiyun fb_set_suspend(info, 0);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun fail:
866*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
867*4882a593Smuzhiyun console_unlock();
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun return 0;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun static const struct dev_pm_ops vt8623_pci_pm_ops = {
873*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
874*4882a593Smuzhiyun .suspend = vt8623_pci_suspend,
875*4882a593Smuzhiyun .resume = vt8623_pci_resume,
876*4882a593Smuzhiyun .freeze = NULL,
877*4882a593Smuzhiyun .thaw = vt8623_pci_resume,
878*4882a593Smuzhiyun .poweroff = vt8623_pci_suspend,
879*4882a593Smuzhiyun .restore = vt8623_pci_resume,
880*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /* List of boards that we are trying to support */
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun static const struct pci_device_id vt8623_devices[] = {
886*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_VIA, 0x3122)},
887*4882a593Smuzhiyun {0, 0, 0, 0, 0, 0, 0}
888*4882a593Smuzhiyun };
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, vt8623_devices);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun static struct pci_driver vt8623fb_pci_driver = {
893*4882a593Smuzhiyun .name = "vt8623fb",
894*4882a593Smuzhiyun .id_table = vt8623_devices,
895*4882a593Smuzhiyun .probe = vt8623_pci_probe,
896*4882a593Smuzhiyun .remove = vt8623_pci_remove,
897*4882a593Smuzhiyun .driver.pm = &vt8623_pci_pm_ops,
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /* Cleanup */
901*4882a593Smuzhiyun
vt8623fb_cleanup(void)902*4882a593Smuzhiyun static void __exit vt8623fb_cleanup(void)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun pr_debug("vt8623fb: cleaning up\n");
905*4882a593Smuzhiyun pci_unregister_driver(&vt8623fb_pci_driver);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun /* Driver Initialisation */
909*4882a593Smuzhiyun
vt8623fb_init(void)910*4882a593Smuzhiyun static int __init vt8623fb_init(void)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun #ifndef MODULE
914*4882a593Smuzhiyun char *option = NULL;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (fb_get_options("vt8623fb", &option))
917*4882a593Smuzhiyun return -ENODEV;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun if (option && *option)
920*4882a593Smuzhiyun mode_option = option;
921*4882a593Smuzhiyun #endif
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun pr_debug("vt8623fb: initializing\n");
924*4882a593Smuzhiyun return pci_register_driver(&vt8623fb_pci_driver);
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* Modularization */
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun module_init(vt8623fb_init);
932*4882a593Smuzhiyun module_exit(vt8623fb_cleanup);
933