xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/via/via_clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
4*4882a593Smuzhiyun  * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
5*4882a593Smuzhiyun  * Copyright 2011 Florian Tobias Schandinat <FlorianSchandinat@gmx.de>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * clock and PLL management functions
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/via-core.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "via_clock.h"
15*4882a593Smuzhiyun #include "global.h"
16*4882a593Smuzhiyun #include "debug.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static const char *via_slap = "Please slap VIA Technologies to motivate them "
19*4882a593Smuzhiyun 	"releasing full documentation for your platform!\n";
20*4882a593Smuzhiyun 
cle266_encode_pll(struct via_pll_config pll)21*4882a593Smuzhiyun static inline u32 cle266_encode_pll(struct via_pll_config pll)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	return (pll.multiplier << 8)
24*4882a593Smuzhiyun 		| (pll.rshift << 6)
25*4882a593Smuzhiyun 		| pll.divisor;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
k800_encode_pll(struct via_pll_config pll)28*4882a593Smuzhiyun static inline u32 k800_encode_pll(struct via_pll_config pll)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	return ((pll.divisor - 2) << 16)
31*4882a593Smuzhiyun 		| (pll.rshift << 10)
32*4882a593Smuzhiyun 		| (pll.multiplier - 2);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
vx855_encode_pll(struct via_pll_config pll)35*4882a593Smuzhiyun static inline u32 vx855_encode_pll(struct via_pll_config pll)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	return (pll.divisor << 16)
38*4882a593Smuzhiyun 		| (pll.rshift << 10)
39*4882a593Smuzhiyun 		| pll.multiplier;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
cle266_set_primary_pll_encoded(u32 data)42*4882a593Smuzhiyun static inline void cle266_set_primary_pll_encoded(u32 data)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x40, 0x02, 0x02); /* enable reset */
45*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x46, data & 0xFF);
46*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x47, (data >> 8) & 0xFF);
47*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x40, 0x00, 0x02); /* disable reset */
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
k800_set_primary_pll_encoded(u32 data)50*4882a593Smuzhiyun static inline void k800_set_primary_pll_encoded(u32 data)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x40, 0x02, 0x02); /* enable reset */
53*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x44, data & 0xFF);
54*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x45, (data >> 8) & 0xFF);
55*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x46, (data >> 16) & 0xFF);
56*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x40, 0x00, 0x02); /* disable reset */
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
cle266_set_secondary_pll_encoded(u32 data)59*4882a593Smuzhiyun static inline void cle266_set_secondary_pll_encoded(u32 data)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x40, 0x04, 0x04); /* enable reset */
62*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x44, data & 0xFF);
63*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x45, (data >> 8) & 0xFF);
64*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x40, 0x00, 0x04); /* disable reset */
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
k800_set_secondary_pll_encoded(u32 data)67*4882a593Smuzhiyun static inline void k800_set_secondary_pll_encoded(u32 data)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x40, 0x04, 0x04); /* enable reset */
70*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x4A, data & 0xFF);
71*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x4B, (data >> 8) & 0xFF);
72*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x4C, (data >> 16) & 0xFF);
73*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x40, 0x00, 0x04); /* disable reset */
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
set_engine_pll_encoded(u32 data)76*4882a593Smuzhiyun static inline void set_engine_pll_encoded(u32 data)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x40, 0x01, 0x01); /* enable reset */
79*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x47, data & 0xFF);
80*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x48, (data >> 8) & 0xFF);
81*4882a593Smuzhiyun 	via_write_reg(VIASR, 0x49, (data >> 16) & 0xFF);
82*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x40, 0x00, 0x01); /* disable reset */
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
cle266_set_primary_pll(struct via_pll_config config)85*4882a593Smuzhiyun static void cle266_set_primary_pll(struct via_pll_config config)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	cle266_set_primary_pll_encoded(cle266_encode_pll(config));
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
k800_set_primary_pll(struct via_pll_config config)90*4882a593Smuzhiyun static void k800_set_primary_pll(struct via_pll_config config)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	k800_set_primary_pll_encoded(k800_encode_pll(config));
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
vx855_set_primary_pll(struct via_pll_config config)95*4882a593Smuzhiyun static void vx855_set_primary_pll(struct via_pll_config config)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	k800_set_primary_pll_encoded(vx855_encode_pll(config));
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
cle266_set_secondary_pll(struct via_pll_config config)100*4882a593Smuzhiyun static void cle266_set_secondary_pll(struct via_pll_config config)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	cle266_set_secondary_pll_encoded(cle266_encode_pll(config));
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
k800_set_secondary_pll(struct via_pll_config config)105*4882a593Smuzhiyun static void k800_set_secondary_pll(struct via_pll_config config)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	k800_set_secondary_pll_encoded(k800_encode_pll(config));
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
vx855_set_secondary_pll(struct via_pll_config config)110*4882a593Smuzhiyun static void vx855_set_secondary_pll(struct via_pll_config config)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	k800_set_secondary_pll_encoded(vx855_encode_pll(config));
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
k800_set_engine_pll(struct via_pll_config config)115*4882a593Smuzhiyun static void k800_set_engine_pll(struct via_pll_config config)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	set_engine_pll_encoded(k800_encode_pll(config));
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
vx855_set_engine_pll(struct via_pll_config config)120*4882a593Smuzhiyun static void vx855_set_engine_pll(struct via_pll_config config)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	set_engine_pll_encoded(vx855_encode_pll(config));
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
set_primary_pll_state(u8 state)125*4882a593Smuzhiyun static void set_primary_pll_state(u8 state)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	u8 value;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	switch (state) {
130*4882a593Smuzhiyun 	case VIA_STATE_ON:
131*4882a593Smuzhiyun 		value = 0x20;
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	case VIA_STATE_OFF:
134*4882a593Smuzhiyun 		value = 0x00;
135*4882a593Smuzhiyun 		break;
136*4882a593Smuzhiyun 	default:
137*4882a593Smuzhiyun 		return;
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x2D, value, 0x30);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
set_secondary_pll_state(u8 state)143*4882a593Smuzhiyun static void set_secondary_pll_state(u8 state)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	u8 value;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	switch (state) {
148*4882a593Smuzhiyun 	case VIA_STATE_ON:
149*4882a593Smuzhiyun 		value = 0x08;
150*4882a593Smuzhiyun 		break;
151*4882a593Smuzhiyun 	case VIA_STATE_OFF:
152*4882a593Smuzhiyun 		value = 0x00;
153*4882a593Smuzhiyun 		break;
154*4882a593Smuzhiyun 	default:
155*4882a593Smuzhiyun 		return;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x2D, value, 0x0C);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
set_engine_pll_state(u8 state)161*4882a593Smuzhiyun static void set_engine_pll_state(u8 state)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	u8 value;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	switch (state) {
166*4882a593Smuzhiyun 	case VIA_STATE_ON:
167*4882a593Smuzhiyun 		value = 0x02;
168*4882a593Smuzhiyun 		break;
169*4882a593Smuzhiyun 	case VIA_STATE_OFF:
170*4882a593Smuzhiyun 		value = 0x00;
171*4882a593Smuzhiyun 		break;
172*4882a593Smuzhiyun 	default:
173*4882a593Smuzhiyun 		return;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x2D, value, 0x03);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
set_primary_clock_state(u8 state)179*4882a593Smuzhiyun static void set_primary_clock_state(u8 state)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	u8 value;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	switch (state) {
184*4882a593Smuzhiyun 	case VIA_STATE_ON:
185*4882a593Smuzhiyun 		value = 0x20;
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 	case VIA_STATE_OFF:
188*4882a593Smuzhiyun 		value = 0x00;
189*4882a593Smuzhiyun 		break;
190*4882a593Smuzhiyun 	default:
191*4882a593Smuzhiyun 		return;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x1B, value, 0x30);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
set_secondary_clock_state(u8 state)197*4882a593Smuzhiyun static void set_secondary_clock_state(u8 state)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	u8 value;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	switch (state) {
202*4882a593Smuzhiyun 	case VIA_STATE_ON:
203*4882a593Smuzhiyun 		value = 0x80;
204*4882a593Smuzhiyun 		break;
205*4882a593Smuzhiyun 	case VIA_STATE_OFF:
206*4882a593Smuzhiyun 		value = 0x00;
207*4882a593Smuzhiyun 		break;
208*4882a593Smuzhiyun 	default:
209*4882a593Smuzhiyun 		return;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	via_write_reg_mask(VIASR, 0x1B, value, 0xC0);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
set_clock_source_common(enum via_clksrc source,bool use_pll)215*4882a593Smuzhiyun static inline u8 set_clock_source_common(enum via_clksrc source, bool use_pll)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	u8 data = 0;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	switch (source) {
220*4882a593Smuzhiyun 	case VIA_CLKSRC_X1:
221*4882a593Smuzhiyun 		data = 0x00;
222*4882a593Smuzhiyun 		break;
223*4882a593Smuzhiyun 	case VIA_CLKSRC_TVX1:
224*4882a593Smuzhiyun 		data = 0x02;
225*4882a593Smuzhiyun 		break;
226*4882a593Smuzhiyun 	case VIA_CLKSRC_TVPLL:
227*4882a593Smuzhiyun 		data = 0x04; /* 0x06 should be the same */
228*4882a593Smuzhiyun 		break;
229*4882a593Smuzhiyun 	case VIA_CLKSRC_DVP1TVCLKR:
230*4882a593Smuzhiyun 		data = 0x0A;
231*4882a593Smuzhiyun 		break;
232*4882a593Smuzhiyun 	case VIA_CLKSRC_CAP0:
233*4882a593Smuzhiyun 		data = 0xC;
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	case VIA_CLKSRC_CAP1:
236*4882a593Smuzhiyun 		data = 0x0E;
237*4882a593Smuzhiyun 		break;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (!use_pll)
241*4882a593Smuzhiyun 		data |= 1;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return data;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
set_primary_clock_source(enum via_clksrc source,bool use_pll)246*4882a593Smuzhiyun static void set_primary_clock_source(enum via_clksrc source, bool use_pll)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	u8 data = set_clock_source_common(source, use_pll) << 4;
249*4882a593Smuzhiyun 	via_write_reg_mask(VIACR, 0x6C, data, 0xF0);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
set_secondary_clock_source(enum via_clksrc source,bool use_pll)252*4882a593Smuzhiyun static void set_secondary_clock_source(enum via_clksrc source, bool use_pll)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	u8 data = set_clock_source_common(source, use_pll);
255*4882a593Smuzhiyun 	via_write_reg_mask(VIACR, 0x6C, data, 0x0F);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
dummy_set_clock_state(u8 state)258*4882a593Smuzhiyun static void dummy_set_clock_state(u8 state)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	printk(KERN_INFO "Using undocumented set clock state.\n%s", via_slap);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
dummy_set_clock_source(enum via_clksrc source,bool use_pll)263*4882a593Smuzhiyun static void dummy_set_clock_source(enum via_clksrc source, bool use_pll)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	printk(KERN_INFO "Using undocumented set clock source.\n%s", via_slap);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
dummy_set_pll_state(u8 state)268*4882a593Smuzhiyun static void dummy_set_pll_state(u8 state)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	printk(KERN_INFO "Using undocumented set PLL state.\n%s", via_slap);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
dummy_set_pll(struct via_pll_config config)273*4882a593Smuzhiyun static void dummy_set_pll(struct via_pll_config config)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	printk(KERN_INFO "Using undocumented set PLL.\n%s", via_slap);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
noop_set_clock_state(u8 state)278*4882a593Smuzhiyun static void noop_set_clock_state(u8 state)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
via_clock_init(struct via_clock * clock,int gfx_chip)282*4882a593Smuzhiyun void via_clock_init(struct via_clock *clock, int gfx_chip)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	switch (gfx_chip) {
285*4882a593Smuzhiyun 	case UNICHROME_CLE266:
286*4882a593Smuzhiyun 	case UNICHROME_K400:
287*4882a593Smuzhiyun 		clock->set_primary_clock_state = dummy_set_clock_state;
288*4882a593Smuzhiyun 		clock->set_primary_clock_source = dummy_set_clock_source;
289*4882a593Smuzhiyun 		clock->set_primary_pll_state = dummy_set_pll_state;
290*4882a593Smuzhiyun 		clock->set_primary_pll = cle266_set_primary_pll;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 		clock->set_secondary_clock_state = dummy_set_clock_state;
293*4882a593Smuzhiyun 		clock->set_secondary_clock_source = dummy_set_clock_source;
294*4882a593Smuzhiyun 		clock->set_secondary_pll_state = dummy_set_pll_state;
295*4882a593Smuzhiyun 		clock->set_secondary_pll = cle266_set_secondary_pll;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		clock->set_engine_pll_state = dummy_set_pll_state;
298*4882a593Smuzhiyun 		clock->set_engine_pll = dummy_set_pll;
299*4882a593Smuzhiyun 		break;
300*4882a593Smuzhiyun 	case UNICHROME_K800:
301*4882a593Smuzhiyun 	case UNICHROME_PM800:
302*4882a593Smuzhiyun 	case UNICHROME_CN700:
303*4882a593Smuzhiyun 	case UNICHROME_CX700:
304*4882a593Smuzhiyun 	case UNICHROME_CN750:
305*4882a593Smuzhiyun 	case UNICHROME_K8M890:
306*4882a593Smuzhiyun 	case UNICHROME_P4M890:
307*4882a593Smuzhiyun 	case UNICHROME_P4M900:
308*4882a593Smuzhiyun 	case UNICHROME_VX800:
309*4882a593Smuzhiyun 		clock->set_primary_clock_state = set_primary_clock_state;
310*4882a593Smuzhiyun 		clock->set_primary_clock_source = set_primary_clock_source;
311*4882a593Smuzhiyun 		clock->set_primary_pll_state = set_primary_pll_state;
312*4882a593Smuzhiyun 		clock->set_primary_pll = k800_set_primary_pll;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 		clock->set_secondary_clock_state = set_secondary_clock_state;
315*4882a593Smuzhiyun 		clock->set_secondary_clock_source = set_secondary_clock_source;
316*4882a593Smuzhiyun 		clock->set_secondary_pll_state = set_secondary_pll_state;
317*4882a593Smuzhiyun 		clock->set_secondary_pll = k800_set_secondary_pll;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 		clock->set_engine_pll_state = set_engine_pll_state;
320*4882a593Smuzhiyun 		clock->set_engine_pll = k800_set_engine_pll;
321*4882a593Smuzhiyun 		break;
322*4882a593Smuzhiyun 	case UNICHROME_VX855:
323*4882a593Smuzhiyun 	case UNICHROME_VX900:
324*4882a593Smuzhiyun 		clock->set_primary_clock_state = set_primary_clock_state;
325*4882a593Smuzhiyun 		clock->set_primary_clock_source = set_primary_clock_source;
326*4882a593Smuzhiyun 		clock->set_primary_pll_state = set_primary_pll_state;
327*4882a593Smuzhiyun 		clock->set_primary_pll = vx855_set_primary_pll;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 		clock->set_secondary_clock_state = set_secondary_clock_state;
330*4882a593Smuzhiyun 		clock->set_secondary_clock_source = set_secondary_clock_source;
331*4882a593Smuzhiyun 		clock->set_secondary_pll_state = set_secondary_pll_state;
332*4882a593Smuzhiyun 		clock->set_secondary_pll = vx855_set_secondary_pll;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		clock->set_engine_pll_state = set_engine_pll_state;
335*4882a593Smuzhiyun 		clock->set_engine_pll = vx855_set_engine_pll;
336*4882a593Smuzhiyun 		break;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (machine_is_olpc()) {
341*4882a593Smuzhiyun 		/* The OLPC XO-1.5 cannot suspend/resume reliably if the
342*4882a593Smuzhiyun 		 * IGA1/IGA2 clocks are set as on or off (memory rot
343*4882a593Smuzhiyun 		 * occasionally happens during suspend under such
344*4882a593Smuzhiyun 		 * configurations).
345*4882a593Smuzhiyun 		 *
346*4882a593Smuzhiyun 		 * The only known stable scenario is to leave this bits as-is,
347*4882a593Smuzhiyun 		 * which in their default states are documented to enable the
348*4882a593Smuzhiyun 		 * clock only when it is needed.
349*4882a593Smuzhiyun 		 */
350*4882a593Smuzhiyun 		clock->set_primary_clock_state = noop_set_clock_state;
351*4882a593Smuzhiyun 		clock->set_secondary_clock_state = noop_set_clock_state;
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun }
354