1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved. 4*4882a593Smuzhiyun * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved. 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __SHARE_H__ 9*4882a593Smuzhiyun #define __SHARE_H__ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #include "via_modesetting.h" 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* Define Bit Field */ 14*4882a593Smuzhiyun #define BIT0 0x01 15*4882a593Smuzhiyun #define BIT1 0x02 16*4882a593Smuzhiyun #define BIT2 0x04 17*4882a593Smuzhiyun #define BIT3 0x08 18*4882a593Smuzhiyun #define BIT4 0x10 19*4882a593Smuzhiyun #define BIT5 0x20 20*4882a593Smuzhiyun #define BIT6 0x40 21*4882a593Smuzhiyun #define BIT7 0x80 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* Video Memory Size */ 24*4882a593Smuzhiyun #define VIDEO_MEMORY_SIZE_16M 0x1000000 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* 27*4882a593Smuzhiyun * Lengths of the VPIT structure arrays. 28*4882a593Smuzhiyun */ 29*4882a593Smuzhiyun #define StdCR 0x19 30*4882a593Smuzhiyun #define StdSR 0x04 31*4882a593Smuzhiyun #define StdGR 0x09 32*4882a593Smuzhiyun #define StdAR 0x14 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define PatchCR 11 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* Display path */ 37*4882a593Smuzhiyun #define IGA1 1 38*4882a593Smuzhiyun #define IGA2 2 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* Define Color Depth */ 41*4882a593Smuzhiyun #define MODE_8BPP 1 42*4882a593Smuzhiyun #define MODE_16BPP 2 43*4882a593Smuzhiyun #define MODE_32BPP 4 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define GR20 0x20 46*4882a593Smuzhiyun #define GR21 0x21 47*4882a593Smuzhiyun #define GR22 0x22 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* Sequencer Registers */ 50*4882a593Smuzhiyun #define SR01 0x01 51*4882a593Smuzhiyun #define SR10 0x10 52*4882a593Smuzhiyun #define SR12 0x12 53*4882a593Smuzhiyun #define SR15 0x15 54*4882a593Smuzhiyun #define SR16 0x16 55*4882a593Smuzhiyun #define SR17 0x17 56*4882a593Smuzhiyun #define SR18 0x18 57*4882a593Smuzhiyun #define SR1B 0x1B 58*4882a593Smuzhiyun #define SR1A 0x1A 59*4882a593Smuzhiyun #define SR1C 0x1C 60*4882a593Smuzhiyun #define SR1D 0x1D 61*4882a593Smuzhiyun #define SR1E 0x1E 62*4882a593Smuzhiyun #define SR1F 0x1F 63*4882a593Smuzhiyun #define SR20 0x20 64*4882a593Smuzhiyun #define SR21 0x21 65*4882a593Smuzhiyun #define SR22 0x22 66*4882a593Smuzhiyun #define SR2A 0x2A 67*4882a593Smuzhiyun #define SR2D 0x2D 68*4882a593Smuzhiyun #define SR2E 0x2E 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define SR30 0x30 71*4882a593Smuzhiyun #define SR39 0x39 72*4882a593Smuzhiyun #define SR3D 0x3D 73*4882a593Smuzhiyun #define SR3E 0x3E 74*4882a593Smuzhiyun #define SR3F 0x3F 75*4882a593Smuzhiyun #define SR40 0x40 76*4882a593Smuzhiyun #define SR43 0x43 77*4882a593Smuzhiyun #define SR44 0x44 78*4882a593Smuzhiyun #define SR45 0x45 79*4882a593Smuzhiyun #define SR46 0x46 80*4882a593Smuzhiyun #define SR47 0x47 81*4882a593Smuzhiyun #define SR48 0x48 82*4882a593Smuzhiyun #define SR49 0x49 83*4882a593Smuzhiyun #define SR4A 0x4A 84*4882a593Smuzhiyun #define SR4B 0x4B 85*4882a593Smuzhiyun #define SR4C 0x4C 86*4882a593Smuzhiyun #define SR52 0x52 87*4882a593Smuzhiyun #define SR57 0x57 88*4882a593Smuzhiyun #define SR58 0x58 89*4882a593Smuzhiyun #define SR59 0x59 90*4882a593Smuzhiyun #define SR5D 0x5D 91*4882a593Smuzhiyun #define SR5E 0x5E 92*4882a593Smuzhiyun #define SR65 0x65 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* CRT Controller Registers */ 95*4882a593Smuzhiyun #define CR00 0x00 96*4882a593Smuzhiyun #define CR01 0x01 97*4882a593Smuzhiyun #define CR02 0x02 98*4882a593Smuzhiyun #define CR03 0x03 99*4882a593Smuzhiyun #define CR04 0x04 100*4882a593Smuzhiyun #define CR05 0x05 101*4882a593Smuzhiyun #define CR06 0x06 102*4882a593Smuzhiyun #define CR07 0x07 103*4882a593Smuzhiyun #define CR08 0x08 104*4882a593Smuzhiyun #define CR09 0x09 105*4882a593Smuzhiyun #define CR0A 0x0A 106*4882a593Smuzhiyun #define CR0B 0x0B 107*4882a593Smuzhiyun #define CR0C 0x0C 108*4882a593Smuzhiyun #define CR0D 0x0D 109*4882a593Smuzhiyun #define CR0E 0x0E 110*4882a593Smuzhiyun #define CR0F 0x0F 111*4882a593Smuzhiyun #define CR10 0x10 112*4882a593Smuzhiyun #define CR11 0x11 113*4882a593Smuzhiyun #define CR12 0x12 114*4882a593Smuzhiyun #define CR13 0x13 115*4882a593Smuzhiyun #define CR14 0x14 116*4882a593Smuzhiyun #define CR15 0x15 117*4882a593Smuzhiyun #define CR16 0x16 118*4882a593Smuzhiyun #define CR17 0x17 119*4882a593Smuzhiyun #define CR18 0x18 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* Extend CRT Controller Registers */ 122*4882a593Smuzhiyun #define CR30 0x30 123*4882a593Smuzhiyun #define CR31 0x31 124*4882a593Smuzhiyun #define CR32 0x32 125*4882a593Smuzhiyun #define CR33 0x33 126*4882a593Smuzhiyun #define CR34 0x34 127*4882a593Smuzhiyun #define CR35 0x35 128*4882a593Smuzhiyun #define CR36 0x36 129*4882a593Smuzhiyun #define CR37 0x37 130*4882a593Smuzhiyun #define CR38 0x38 131*4882a593Smuzhiyun #define CR39 0x39 132*4882a593Smuzhiyun #define CR3A 0x3A 133*4882a593Smuzhiyun #define CR3B 0x3B 134*4882a593Smuzhiyun #define CR3C 0x3C 135*4882a593Smuzhiyun #define CR3D 0x3D 136*4882a593Smuzhiyun #define CR3E 0x3E 137*4882a593Smuzhiyun #define CR3F 0x3F 138*4882a593Smuzhiyun #define CR40 0x40 139*4882a593Smuzhiyun #define CR41 0x41 140*4882a593Smuzhiyun #define CR42 0x42 141*4882a593Smuzhiyun #define CR43 0x43 142*4882a593Smuzhiyun #define CR44 0x44 143*4882a593Smuzhiyun #define CR45 0x45 144*4882a593Smuzhiyun #define CR46 0x46 145*4882a593Smuzhiyun #define CR47 0x47 146*4882a593Smuzhiyun #define CR48 0x48 147*4882a593Smuzhiyun #define CR49 0x49 148*4882a593Smuzhiyun #define CR4A 0x4A 149*4882a593Smuzhiyun #define CR4B 0x4B 150*4882a593Smuzhiyun #define CR4C 0x4C 151*4882a593Smuzhiyun #define CR4D 0x4D 152*4882a593Smuzhiyun #define CR4E 0x4E 153*4882a593Smuzhiyun #define CR4F 0x4F 154*4882a593Smuzhiyun #define CR50 0x50 155*4882a593Smuzhiyun #define CR51 0x51 156*4882a593Smuzhiyun #define CR52 0x52 157*4882a593Smuzhiyun #define CR53 0x53 158*4882a593Smuzhiyun #define CR54 0x54 159*4882a593Smuzhiyun #define CR55 0x55 160*4882a593Smuzhiyun #define CR56 0x56 161*4882a593Smuzhiyun #define CR57 0x57 162*4882a593Smuzhiyun #define CR58 0x58 163*4882a593Smuzhiyun #define CR59 0x59 164*4882a593Smuzhiyun #define CR5A 0x5A 165*4882a593Smuzhiyun #define CR5B 0x5B 166*4882a593Smuzhiyun #define CR5C 0x5C 167*4882a593Smuzhiyun #define CR5D 0x5D 168*4882a593Smuzhiyun #define CR5E 0x5E 169*4882a593Smuzhiyun #define CR5F 0x5F 170*4882a593Smuzhiyun #define CR60 0x60 171*4882a593Smuzhiyun #define CR61 0x61 172*4882a593Smuzhiyun #define CR62 0x62 173*4882a593Smuzhiyun #define CR63 0x63 174*4882a593Smuzhiyun #define CR64 0x64 175*4882a593Smuzhiyun #define CR65 0x65 176*4882a593Smuzhiyun #define CR66 0x66 177*4882a593Smuzhiyun #define CR67 0x67 178*4882a593Smuzhiyun #define CR68 0x68 179*4882a593Smuzhiyun #define CR69 0x69 180*4882a593Smuzhiyun #define CR6A 0x6A 181*4882a593Smuzhiyun #define CR6B 0x6B 182*4882a593Smuzhiyun #define CR6C 0x6C 183*4882a593Smuzhiyun #define CR6D 0x6D 184*4882a593Smuzhiyun #define CR6E 0x6E 185*4882a593Smuzhiyun #define CR6F 0x6F 186*4882a593Smuzhiyun #define CR70 0x70 187*4882a593Smuzhiyun #define CR71 0x71 188*4882a593Smuzhiyun #define CR72 0x72 189*4882a593Smuzhiyun #define CR73 0x73 190*4882a593Smuzhiyun #define CR74 0x74 191*4882a593Smuzhiyun #define CR75 0x75 192*4882a593Smuzhiyun #define CR76 0x76 193*4882a593Smuzhiyun #define CR77 0x77 194*4882a593Smuzhiyun #define CR78 0x78 195*4882a593Smuzhiyun #define CR79 0x79 196*4882a593Smuzhiyun #define CR7A 0x7A 197*4882a593Smuzhiyun #define CR7B 0x7B 198*4882a593Smuzhiyun #define CR7C 0x7C 199*4882a593Smuzhiyun #define CR7D 0x7D 200*4882a593Smuzhiyun #define CR7E 0x7E 201*4882a593Smuzhiyun #define CR7F 0x7F 202*4882a593Smuzhiyun #define CR80 0x80 203*4882a593Smuzhiyun #define CR81 0x81 204*4882a593Smuzhiyun #define CR82 0x82 205*4882a593Smuzhiyun #define CR83 0x83 206*4882a593Smuzhiyun #define CR84 0x84 207*4882a593Smuzhiyun #define CR85 0x85 208*4882a593Smuzhiyun #define CR86 0x86 209*4882a593Smuzhiyun #define CR87 0x87 210*4882a593Smuzhiyun #define CR88 0x88 211*4882a593Smuzhiyun #define CR89 0x89 212*4882a593Smuzhiyun #define CR8A 0x8A 213*4882a593Smuzhiyun #define CR8B 0x8B 214*4882a593Smuzhiyun #define CR8C 0x8C 215*4882a593Smuzhiyun #define CR8D 0x8D 216*4882a593Smuzhiyun #define CR8E 0x8E 217*4882a593Smuzhiyun #define CR8F 0x8F 218*4882a593Smuzhiyun #define CR90 0x90 219*4882a593Smuzhiyun #define CR91 0x91 220*4882a593Smuzhiyun #define CR92 0x92 221*4882a593Smuzhiyun #define CR93 0x93 222*4882a593Smuzhiyun #define CR94 0x94 223*4882a593Smuzhiyun #define CR95 0x95 224*4882a593Smuzhiyun #define CR96 0x96 225*4882a593Smuzhiyun #define CR97 0x97 226*4882a593Smuzhiyun #define CR98 0x98 227*4882a593Smuzhiyun #define CR99 0x99 228*4882a593Smuzhiyun #define CR9A 0x9A 229*4882a593Smuzhiyun #define CR9B 0x9B 230*4882a593Smuzhiyun #define CR9C 0x9C 231*4882a593Smuzhiyun #define CR9D 0x9D 232*4882a593Smuzhiyun #define CR9E 0x9E 233*4882a593Smuzhiyun #define CR9F 0x9F 234*4882a593Smuzhiyun #define CRA0 0xA0 235*4882a593Smuzhiyun #define CRA1 0xA1 236*4882a593Smuzhiyun #define CRA2 0xA2 237*4882a593Smuzhiyun #define CRA3 0xA3 238*4882a593Smuzhiyun #define CRD2 0xD2 239*4882a593Smuzhiyun #define CRD3 0xD3 240*4882a593Smuzhiyun #define CRD4 0xD4 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* LUT Table*/ 243*4882a593Smuzhiyun #define LUT_DATA 0x3C9 /* DACDATA */ 244*4882a593Smuzhiyun #define LUT_INDEX_READ 0x3C7 /* DACRX */ 245*4882a593Smuzhiyun #define LUT_INDEX_WRITE 0x3C8 /* DACWX */ 246*4882a593Smuzhiyun #define DACMASK 0x3C6 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* Definition Device */ 249*4882a593Smuzhiyun #define DEVICE_CRT 0x01 250*4882a593Smuzhiyun #define DEVICE_DVI 0x03 251*4882a593Smuzhiyun #define DEVICE_LCD 0x04 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /* Device output interface */ 254*4882a593Smuzhiyun #define INTERFACE_NONE 0x00 255*4882a593Smuzhiyun #define INTERFACE_ANALOG_RGB 0x01 256*4882a593Smuzhiyun #define INTERFACE_DVP0 0x02 257*4882a593Smuzhiyun #define INTERFACE_DVP1 0x03 258*4882a593Smuzhiyun #define INTERFACE_DFP_HIGH 0x04 259*4882a593Smuzhiyun #define INTERFACE_DFP_LOW 0x05 260*4882a593Smuzhiyun #define INTERFACE_DFP 0x06 261*4882a593Smuzhiyun #define INTERFACE_LVDS0 0x07 262*4882a593Smuzhiyun #define INTERFACE_LVDS1 0x08 263*4882a593Smuzhiyun #define INTERFACE_LVDS0LVDS1 0x09 264*4882a593Smuzhiyun #define INTERFACE_TMDS 0x0A 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define HW_LAYOUT_LCD_ONLY 0x01 267*4882a593Smuzhiyun #define HW_LAYOUT_DVI_ONLY 0x02 268*4882a593Smuzhiyun #define HW_LAYOUT_LCD_DVI 0x03 269*4882a593Smuzhiyun #define HW_LAYOUT_LCD1_LCD2 0x04 270*4882a593Smuzhiyun #define HW_LAYOUT_LCD_EXTERNAL_LCD2 0x10 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun /* Definition CRTC Timing Index */ 273*4882a593Smuzhiyun #define H_TOTAL_INDEX 0 274*4882a593Smuzhiyun #define H_ADDR_INDEX 1 275*4882a593Smuzhiyun #define H_BLANK_START_INDEX 2 276*4882a593Smuzhiyun #define H_BLANK_END_INDEX 3 277*4882a593Smuzhiyun #define H_SYNC_START_INDEX 4 278*4882a593Smuzhiyun #define H_SYNC_END_INDEX 5 279*4882a593Smuzhiyun #define V_TOTAL_INDEX 6 280*4882a593Smuzhiyun #define V_ADDR_INDEX 7 281*4882a593Smuzhiyun #define V_BLANK_START_INDEX 8 282*4882a593Smuzhiyun #define V_BLANK_END_INDEX 9 283*4882a593Smuzhiyun #define V_SYNC_START_INDEX 10 284*4882a593Smuzhiyun #define V_SYNC_END_INDEX 11 285*4882a593Smuzhiyun #define H_TOTAL_SHADOW_INDEX 12 286*4882a593Smuzhiyun #define H_BLANK_END_SHADOW_INDEX 13 287*4882a593Smuzhiyun #define V_TOTAL_SHADOW_INDEX 14 288*4882a593Smuzhiyun #define V_ADDR_SHADOW_INDEX 15 289*4882a593Smuzhiyun #define V_BLANK_SATRT_SHADOW_INDEX 16 290*4882a593Smuzhiyun #define V_BLANK_END_SHADOW_INDEX 17 291*4882a593Smuzhiyun #define V_SYNC_SATRT_SHADOW_INDEX 18 292*4882a593Smuzhiyun #define V_SYNC_END_SHADOW_INDEX 19 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* LCD display method 295*4882a593Smuzhiyun */ 296*4882a593Smuzhiyun #define LCD_EXPANDSION 0x00 297*4882a593Smuzhiyun #define LCD_CENTERING 0x01 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* LCD mode 300*4882a593Smuzhiyun */ 301*4882a593Smuzhiyun #define LCD_OPENLDI 0x00 302*4882a593Smuzhiyun #define LCD_SPWG 0x01 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun struct crt_mode_table { 305*4882a593Smuzhiyun int refresh_rate; 306*4882a593Smuzhiyun int h_sync_polarity; 307*4882a593Smuzhiyun int v_sync_polarity; 308*4882a593Smuzhiyun struct via_display_timing crtc; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun struct io_reg { 312*4882a593Smuzhiyun int port; 313*4882a593Smuzhiyun u8 index; 314*4882a593Smuzhiyun u8 mask; 315*4882a593Smuzhiyun u8 value; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #endif /* __SHARE_H__ */ 319