1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
4*4882a593Smuzhiyun * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/via-core.h>
8*4882a593Smuzhiyun #include <linux/via_i2c.h>
9*4882a593Smuzhiyun #include "global.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define viafb_compact_res(x, y) (((x)<<16)|(y))
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* CLE266 Software Power Sequence */
14*4882a593Smuzhiyun /* {Mask}, {Data}, {Delay} */
15*4882a593Smuzhiyun static const int PowerSequenceOn[3][3] = {
16*4882a593Smuzhiyun {0x10, 0x08, 0x06}, {0x10, 0x08, 0x06}, {0x19, 0x1FE, 0x01}
17*4882a593Smuzhiyun };
18*4882a593Smuzhiyun static const int PowerSequenceOff[3][3] = {
19*4882a593Smuzhiyun {0x06, 0x08, 0x10}, {0x00, 0x00, 0x00}, {0xD2, 0x19, 0x01}
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static struct _lcd_scaling_factor lcd_scaling_factor = {
23*4882a593Smuzhiyun /* LCD Horizontal Scaling Factor Register */
24*4882a593Smuzhiyun {LCD_HOR_SCALING_FACTOR_REG_NUM,
25*4882a593Smuzhiyun {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
26*4882a593Smuzhiyun /* LCD Vertical Scaling Factor Register */
27*4882a593Smuzhiyun {LCD_VER_SCALING_FACTOR_REG_NUM,
28*4882a593Smuzhiyun {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
31*4882a593Smuzhiyun /* LCD Horizontal Scaling Factor Register */
32*4882a593Smuzhiyun {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
33*4882a593Smuzhiyun /* LCD Vertical Scaling Factor Register */
34*4882a593Smuzhiyun {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static bool lvds_identify_integratedlvds(void);
38*4882a593Smuzhiyun static void fp_id_to_vindex(int panel_id);
39*4882a593Smuzhiyun static int lvds_register_read(int index);
40*4882a593Smuzhiyun static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
41*4882a593Smuzhiyun int panel_vres);
42*4882a593Smuzhiyun static void lcd_patch_skew_dvp0(struct lvds_setting_information
43*4882a593Smuzhiyun *plvds_setting_info,
44*4882a593Smuzhiyun struct lvds_chip_information *plvds_chip_info);
45*4882a593Smuzhiyun static void lcd_patch_skew_dvp1(struct lvds_setting_information
46*4882a593Smuzhiyun *plvds_setting_info,
47*4882a593Smuzhiyun struct lvds_chip_information *plvds_chip_info);
48*4882a593Smuzhiyun static void lcd_patch_skew(struct lvds_setting_information
49*4882a593Smuzhiyun *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static void integrated_lvds_disable(struct lvds_setting_information
52*4882a593Smuzhiyun *plvds_setting_info,
53*4882a593Smuzhiyun struct lvds_chip_information *plvds_chip_info);
54*4882a593Smuzhiyun static void integrated_lvds_enable(struct lvds_setting_information
55*4882a593Smuzhiyun *plvds_setting_info,
56*4882a593Smuzhiyun struct lvds_chip_information *plvds_chip_info);
57*4882a593Smuzhiyun static void lcd_powersequence_off(void);
58*4882a593Smuzhiyun static void lcd_powersequence_on(void);
59*4882a593Smuzhiyun static void fill_lcd_format(void);
60*4882a593Smuzhiyun static void check_diport_of_integrated_lvds(
61*4882a593Smuzhiyun struct lvds_chip_information *plvds_chip_info,
62*4882a593Smuzhiyun struct lvds_setting_information
63*4882a593Smuzhiyun *plvds_setting_info);
64*4882a593Smuzhiyun
check_lvds_chip(int device_id_subaddr,int device_id)65*4882a593Smuzhiyun static inline bool check_lvds_chip(int device_id_subaddr, int device_id)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun return lvds_register_read(device_id_subaddr) == device_id;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
viafb_init_lcd_size(void)70*4882a593Smuzhiyun void viafb_init_lcd_size(void)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun fp_id_to_vindex(viafb_lcd_panel_id);
75*4882a593Smuzhiyun viaparinfo->lvds_setting_info2->lcd_panel_hres =
76*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres;
77*4882a593Smuzhiyun viaparinfo->lvds_setting_info2->lcd_panel_vres =
78*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres;
79*4882a593Smuzhiyun viaparinfo->lvds_setting_info2->device_lcd_dualedge =
80*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge;
81*4882a593Smuzhiyun viaparinfo->lvds_setting_info2->LCDDithering =
82*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
lvds_identify_integratedlvds(void)85*4882a593Smuzhiyun static bool lvds_identify_integratedlvds(void)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
88*4882a593Smuzhiyun /* Two dual channel LCD (Internal LVDS + External LVDS): */
89*4882a593Smuzhiyun /* If we have an external LVDS, such as VT1636, we should
90*4882a593Smuzhiyun have its chip ID already. */
91*4882a593Smuzhiyun if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
92*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
93*4882a593Smuzhiyun INTEGRATED_LVDS;
94*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "Support two dual channel LVDS! "
95*4882a593Smuzhiyun "(Internal LVDS + External LVDS)\n");
96*4882a593Smuzhiyun } else {
97*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
98*4882a593Smuzhiyun INTEGRATED_LVDS;
99*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "Not found external LVDS, "
100*4882a593Smuzhiyun "so can't support two dual channel LVDS!\n");
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
103*4882a593Smuzhiyun /* Two single channel LCD (Internal LVDS + Internal LVDS): */
104*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
105*4882a593Smuzhiyun INTEGRATED_LVDS;
106*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
107*4882a593Smuzhiyun INTEGRATED_LVDS;
108*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "Support two single channel LVDS! "
109*4882a593Smuzhiyun "(Internal LVDS + Internal LVDS)\n");
110*4882a593Smuzhiyun } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
111*4882a593Smuzhiyun /* If we have found external LVDS, just use it,
112*4882a593Smuzhiyun otherwise, we will use internal LVDS as default. */
113*4882a593Smuzhiyun if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
114*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
115*4882a593Smuzhiyun INTEGRATED_LVDS;
116*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun } else {
119*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
120*4882a593Smuzhiyun NON_LVDS_TRANSMITTER;
121*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
122*4882a593Smuzhiyun return false;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return true;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
viafb_lvds_trasmitter_identify(void)128*4882a593Smuzhiyun bool viafb_lvds_trasmitter_identify(void)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun if (viafb_lvds_identify_vt1636(VIA_PORT_31)) {
131*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.i2c_port = VIA_PORT_31;
132*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO
133*4882a593Smuzhiyun "Found VIA VT1636 LVDS on port i2c 0x31\n");
134*4882a593Smuzhiyun } else {
135*4882a593Smuzhiyun if (viafb_lvds_identify_vt1636(VIA_PORT_2C)) {
136*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.i2c_port =
137*4882a593Smuzhiyun VIA_PORT_2C;
138*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO
139*4882a593Smuzhiyun "Found VIA VT1636 LVDS on port gpio 0x2c\n");
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
144*4882a593Smuzhiyun lvds_identify_integratedlvds();
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
147*4882a593Smuzhiyun return true;
148*4882a593Smuzhiyun /* Check for VT1631: */
149*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
150*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
151*4882a593Smuzhiyun VT1631_LVDS_I2C_ADDR;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID)) {
154*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
155*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "\n %2d",
156*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
157*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "\n %2d",
158*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
159*4882a593Smuzhiyun return true;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
163*4882a593Smuzhiyun NON_LVDS_TRANSMITTER;
164*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
165*4882a593Smuzhiyun VT1631_LVDS_I2C_ADDR;
166*4882a593Smuzhiyun return false;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
fp_id_to_vindex(int panel_id)169*4882a593Smuzhiyun static void fp_id_to_vindex(int panel_id)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (panel_id > LCD_PANEL_ID_MAXIMUM)
174*4882a593Smuzhiyun viafb_lcd_panel_id = panel_id =
175*4882a593Smuzhiyun viafb_read_reg(VIACR, CR3F) & 0x0F;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun switch (panel_id) {
178*4882a593Smuzhiyun case 0x0:
179*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
180*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
181*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
182*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun case 0x1:
185*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
186*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
187*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
188*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun case 0x2:
191*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
192*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
193*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
194*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case 0x3:
197*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
198*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
199*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
200*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
201*4882a593Smuzhiyun break;
202*4882a593Smuzhiyun case 0x4:
203*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
204*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
205*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
206*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case 0x5:
209*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
210*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
211*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
212*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun case 0x6:
215*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
216*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
217*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
218*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun case 0x8:
221*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
222*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
223*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
224*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun case 0x9:
227*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
228*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
229*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
230*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun case 0xA:
233*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
234*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
235*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
236*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 0;
237*4882a593Smuzhiyun break;
238*4882a593Smuzhiyun case 0xB:
239*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
240*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
241*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
242*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 0;
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun case 0xC:
245*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
246*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
247*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
248*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 0;
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun case 0xD:
251*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
252*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
253*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
254*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 0;
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun case 0xE:
257*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
258*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
259*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
260*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 0;
261*4882a593Smuzhiyun break;
262*4882a593Smuzhiyun case 0xF:
263*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
264*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
265*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
266*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 0;
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun case 0x10:
269*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
270*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
271*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
272*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 0;
273*4882a593Smuzhiyun break;
274*4882a593Smuzhiyun case 0x11:
275*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
276*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
277*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
278*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun case 0x12:
281*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
282*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
283*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
284*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun case 0x13:
287*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
288*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
289*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
290*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
291*4882a593Smuzhiyun break;
292*4882a593Smuzhiyun case 0x14:
293*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
294*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
295*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
296*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 0;
297*4882a593Smuzhiyun break;
298*4882a593Smuzhiyun case 0x15:
299*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
300*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
301*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
302*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 0;
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case 0x16:
305*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
306*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
307*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
308*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun case 0x17:
311*4882a593Smuzhiyun /* OLPC XO-1.5 panel */
312*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 1200;
313*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 900;
314*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
315*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 0;
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun default:
318*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
319*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
320*4882a593Smuzhiyun viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
321*4882a593Smuzhiyun viaparinfo->lvds_setting_info->LCDDithering = 1;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
lvds_register_read(int index)325*4882a593Smuzhiyun static int lvds_register_read(int index)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun u8 data;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun viafb_i2c_readbyte(VIA_PORT_2C,
330*4882a593Smuzhiyun (u8) viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr,
331*4882a593Smuzhiyun (u8) index, &data);
332*4882a593Smuzhiyun return data;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
load_lcd_scaling(int set_hres,int set_vres,int panel_hres,int panel_vres)335*4882a593Smuzhiyun static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
336*4882a593Smuzhiyun int panel_vres)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun int reg_value = 0;
339*4882a593Smuzhiyun int viafb_load_reg_num;
340*4882a593Smuzhiyun struct io_register *reg = NULL;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* LCD Scaling Enable */
345*4882a593Smuzhiyun viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Check if expansion for horizontal */
348*4882a593Smuzhiyun if (set_hres < panel_hres) {
349*4882a593Smuzhiyun /* Load Horizontal Scaling Factor */
350*4882a593Smuzhiyun switch (viaparinfo->chip_info->gfx_chip_name) {
351*4882a593Smuzhiyun case UNICHROME_CLE266:
352*4882a593Smuzhiyun case UNICHROME_K400:
353*4882a593Smuzhiyun reg_value =
354*4882a593Smuzhiyun CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
355*4882a593Smuzhiyun viafb_load_reg_num =
356*4882a593Smuzhiyun lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
357*4882a593Smuzhiyun reg_num;
358*4882a593Smuzhiyun reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
359*4882a593Smuzhiyun viafb_load_reg(reg_value,
360*4882a593Smuzhiyun viafb_load_reg_num, reg, VIACR);
361*4882a593Smuzhiyun break;
362*4882a593Smuzhiyun case UNICHROME_K800:
363*4882a593Smuzhiyun case UNICHROME_PM800:
364*4882a593Smuzhiyun case UNICHROME_CN700:
365*4882a593Smuzhiyun case UNICHROME_CX700:
366*4882a593Smuzhiyun case UNICHROME_K8M890:
367*4882a593Smuzhiyun case UNICHROME_P4M890:
368*4882a593Smuzhiyun case UNICHROME_P4M900:
369*4882a593Smuzhiyun case UNICHROME_CN750:
370*4882a593Smuzhiyun case UNICHROME_VX800:
371*4882a593Smuzhiyun case UNICHROME_VX855:
372*4882a593Smuzhiyun case UNICHROME_VX900:
373*4882a593Smuzhiyun reg_value =
374*4882a593Smuzhiyun K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
375*4882a593Smuzhiyun /* Horizontal scaling enabled */
376*4882a593Smuzhiyun viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
377*4882a593Smuzhiyun viafb_load_reg_num =
378*4882a593Smuzhiyun lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
379*4882a593Smuzhiyun reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
380*4882a593Smuzhiyun viafb_load_reg(reg_value,
381*4882a593Smuzhiyun viafb_load_reg_num, reg, VIACR);
382*4882a593Smuzhiyun break;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
386*4882a593Smuzhiyun } else {
387*4882a593Smuzhiyun /* Horizontal scaling disabled */
388*4882a593Smuzhiyun viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Check if expansion for vertical */
392*4882a593Smuzhiyun if (set_vres < panel_vres) {
393*4882a593Smuzhiyun /* Load Vertical Scaling Factor */
394*4882a593Smuzhiyun switch (viaparinfo->chip_info->gfx_chip_name) {
395*4882a593Smuzhiyun case UNICHROME_CLE266:
396*4882a593Smuzhiyun case UNICHROME_K400:
397*4882a593Smuzhiyun reg_value =
398*4882a593Smuzhiyun CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
399*4882a593Smuzhiyun viafb_load_reg_num =
400*4882a593Smuzhiyun lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
401*4882a593Smuzhiyun reg_num;
402*4882a593Smuzhiyun reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
403*4882a593Smuzhiyun viafb_load_reg(reg_value,
404*4882a593Smuzhiyun viafb_load_reg_num, reg, VIACR);
405*4882a593Smuzhiyun break;
406*4882a593Smuzhiyun case UNICHROME_K800:
407*4882a593Smuzhiyun case UNICHROME_PM800:
408*4882a593Smuzhiyun case UNICHROME_CN700:
409*4882a593Smuzhiyun case UNICHROME_CX700:
410*4882a593Smuzhiyun case UNICHROME_K8M890:
411*4882a593Smuzhiyun case UNICHROME_P4M890:
412*4882a593Smuzhiyun case UNICHROME_P4M900:
413*4882a593Smuzhiyun case UNICHROME_CN750:
414*4882a593Smuzhiyun case UNICHROME_VX800:
415*4882a593Smuzhiyun case UNICHROME_VX855:
416*4882a593Smuzhiyun case UNICHROME_VX900:
417*4882a593Smuzhiyun reg_value =
418*4882a593Smuzhiyun K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
419*4882a593Smuzhiyun /* Vertical scaling enabled */
420*4882a593Smuzhiyun viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
421*4882a593Smuzhiyun viafb_load_reg_num =
422*4882a593Smuzhiyun lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
423*4882a593Smuzhiyun reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
424*4882a593Smuzhiyun viafb_load_reg(reg_value,
425*4882a593Smuzhiyun viafb_load_reg_num, reg, VIACR);
426*4882a593Smuzhiyun break;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
430*4882a593Smuzhiyun } else {
431*4882a593Smuzhiyun /* Vertical scaling disabled */
432*4882a593Smuzhiyun viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
via_pitch_alignment_patch_lcd(int iga_path,int hres,int bpp)436*4882a593Smuzhiyun static void via_pitch_alignment_patch_lcd(int iga_path, int hres, int bpp)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun unsigned char cr13, cr35, cr65, cr66, cr67;
439*4882a593Smuzhiyun unsigned long dwScreenPitch = 0;
440*4882a593Smuzhiyun unsigned long dwPitch;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun dwPitch = hres * (bpp >> 3);
443*4882a593Smuzhiyun if (dwPitch & 0x1F) {
444*4882a593Smuzhiyun dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
445*4882a593Smuzhiyun if (iga_path == IGA2) {
446*4882a593Smuzhiyun if (bpp > 8) {
447*4882a593Smuzhiyun cr66 = (unsigned char)(dwScreenPitch & 0xFF);
448*4882a593Smuzhiyun viafb_write_reg(CR66, VIACR, cr66);
449*4882a593Smuzhiyun cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
450*4882a593Smuzhiyun cr67 |=
451*4882a593Smuzhiyun (unsigned
452*4882a593Smuzhiyun char)((dwScreenPitch & 0x300) >> 8);
453*4882a593Smuzhiyun viafb_write_reg(CR67, VIACR, cr67);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Fetch Count */
457*4882a593Smuzhiyun cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
458*4882a593Smuzhiyun cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
459*4882a593Smuzhiyun viafb_write_reg(CR67, VIACR, cr67);
460*4882a593Smuzhiyun cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
461*4882a593Smuzhiyun cr65 += 2;
462*4882a593Smuzhiyun viafb_write_reg(CR65, VIACR, cr65);
463*4882a593Smuzhiyun } else {
464*4882a593Smuzhiyun if (bpp > 8) {
465*4882a593Smuzhiyun cr13 = (unsigned char)(dwScreenPitch & 0xFF);
466*4882a593Smuzhiyun viafb_write_reg(CR13, VIACR, cr13);
467*4882a593Smuzhiyun cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
468*4882a593Smuzhiyun cr35 |=
469*4882a593Smuzhiyun (unsigned
470*4882a593Smuzhiyun char)((dwScreenPitch & 0x700) >> 3);
471*4882a593Smuzhiyun viafb_write_reg(CR35, VIACR, cr35);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun }
lcd_patch_skew_dvp0(struct lvds_setting_information * plvds_setting_info,struct lvds_chip_information * plvds_chip_info)476*4882a593Smuzhiyun static void lcd_patch_skew_dvp0(struct lvds_setting_information
477*4882a593Smuzhiyun *plvds_setting_info,
478*4882a593Smuzhiyun struct lvds_chip_information *plvds_chip_info)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
481*4882a593Smuzhiyun switch (viaparinfo->chip_info->gfx_chip_name) {
482*4882a593Smuzhiyun case UNICHROME_P4M900:
483*4882a593Smuzhiyun viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
484*4882a593Smuzhiyun plvds_chip_info);
485*4882a593Smuzhiyun break;
486*4882a593Smuzhiyun case UNICHROME_P4M890:
487*4882a593Smuzhiyun viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
488*4882a593Smuzhiyun plvds_chip_info);
489*4882a593Smuzhiyun break;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun }
lcd_patch_skew_dvp1(struct lvds_setting_information * plvds_setting_info,struct lvds_chip_information * plvds_chip_info)493*4882a593Smuzhiyun static void lcd_patch_skew_dvp1(struct lvds_setting_information
494*4882a593Smuzhiyun *plvds_setting_info,
495*4882a593Smuzhiyun struct lvds_chip_information *plvds_chip_info)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
498*4882a593Smuzhiyun switch (viaparinfo->chip_info->gfx_chip_name) {
499*4882a593Smuzhiyun case UNICHROME_CX700:
500*4882a593Smuzhiyun viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
501*4882a593Smuzhiyun plvds_chip_info);
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun }
lcd_patch_skew(struct lvds_setting_information * plvds_setting_info,struct lvds_chip_information * plvds_chip_info)506*4882a593Smuzhiyun static void lcd_patch_skew(struct lvds_setting_information
507*4882a593Smuzhiyun *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
510*4882a593Smuzhiyun switch (plvds_chip_info->output_interface) {
511*4882a593Smuzhiyun case INTERFACE_DVP0:
512*4882a593Smuzhiyun lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun case INTERFACE_DVP1:
515*4882a593Smuzhiyun lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
516*4882a593Smuzhiyun break;
517*4882a593Smuzhiyun case INTERFACE_DFP_LOW:
518*4882a593Smuzhiyun if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
519*4882a593Smuzhiyun viafb_write_reg_mask(CR99, VIACR, 0x08,
520*4882a593Smuzhiyun BIT0 + BIT1 + BIT2 + BIT3);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun break;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* LCD Set Mode */
viafb_lcd_set_mode(const struct fb_var_screeninfo * var,u16 cxres,u16 cyres,struct lvds_setting_information * plvds_setting_info,struct lvds_chip_information * plvds_chip_info)527*4882a593Smuzhiyun void viafb_lcd_set_mode(const struct fb_var_screeninfo *var, u16 cxres,
528*4882a593Smuzhiyun u16 cyres, struct lvds_setting_information *plvds_setting_info,
529*4882a593Smuzhiyun struct lvds_chip_information *plvds_chip_info)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun int set_iga = plvds_setting_info->iga_path;
532*4882a593Smuzhiyun int mode_bpp = var->bits_per_pixel;
533*4882a593Smuzhiyun int set_hres = cxres ? cxres : var->xres;
534*4882a593Smuzhiyun int set_vres = cyres ? cyres : var->yres;
535*4882a593Smuzhiyun int panel_hres = plvds_setting_info->lcd_panel_hres;
536*4882a593Smuzhiyun int panel_vres = plvds_setting_info->lcd_panel_vres;
537*4882a593Smuzhiyun u32 clock;
538*4882a593Smuzhiyun struct via_display_timing timing;
539*4882a593Smuzhiyun struct fb_var_screeninfo panel_var;
540*4882a593Smuzhiyun const struct fb_videomode *mode_crt_table, *panel_crt_table;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
543*4882a593Smuzhiyun /* Get mode table */
544*4882a593Smuzhiyun mode_crt_table = viafb_get_best_mode(set_hres, set_vres, 60);
545*4882a593Smuzhiyun /* Get panel table Pointer */
546*4882a593Smuzhiyun panel_crt_table = viafb_get_best_mode(panel_hres, panel_vres, 60);
547*4882a593Smuzhiyun viafb_fill_var_timing_info(&panel_var, panel_crt_table);
548*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
549*4882a593Smuzhiyun if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
550*4882a593Smuzhiyun viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
551*4882a593Smuzhiyun clock = PICOS2KHZ(panel_crt_table->pixclock) * 1000;
552*4882a593Smuzhiyun plvds_setting_info->vclk = clock;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (set_iga == IGA2 && (set_hres < panel_hres || set_vres < panel_vres)
555*4882a593Smuzhiyun && plvds_setting_info->display_method == LCD_EXPANDSION) {
556*4882a593Smuzhiyun timing = var_to_timing(&panel_var, panel_hres, panel_vres);
557*4882a593Smuzhiyun load_lcd_scaling(set_hres, set_vres, panel_hres, panel_vres);
558*4882a593Smuzhiyun } else {
559*4882a593Smuzhiyun timing = var_to_timing(&panel_var, set_hres, set_vres);
560*4882a593Smuzhiyun if (set_iga == IGA2)
561*4882a593Smuzhiyun /* disable scaling */
562*4882a593Smuzhiyun via_write_reg_mask(VIACR, 0x79, 0x00,
563*4882a593Smuzhiyun BIT0 + BIT1 + BIT2);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun if (set_iga == IGA1)
567*4882a593Smuzhiyun via_set_primary_timing(&timing);
568*4882a593Smuzhiyun else if (set_iga == IGA2)
569*4882a593Smuzhiyun via_set_secondary_timing(&timing);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Fetch count for IGA2 only */
572*4882a593Smuzhiyun viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
575*4882a593Smuzhiyun && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
576*4882a593Smuzhiyun viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun fill_lcd_format();
579*4882a593Smuzhiyun viafb_set_vclock(clock, set_iga);
580*4882a593Smuzhiyun lcd_patch_skew(plvds_setting_info, plvds_chip_info);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* If K8M800, enable LCD Prefetch Mode. */
583*4882a593Smuzhiyun if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
584*4882a593Smuzhiyun || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
585*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* Patch for non 32bit alignment mode */
588*4882a593Smuzhiyun via_pitch_alignment_patch_lcd(plvds_setting_info->iga_path, set_hres,
589*4882a593Smuzhiyun var->bits_per_pixel);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
integrated_lvds_disable(struct lvds_setting_information * plvds_setting_info,struct lvds_chip_information * plvds_chip_info)592*4882a593Smuzhiyun static void integrated_lvds_disable(struct lvds_setting_information
593*4882a593Smuzhiyun *plvds_setting_info,
594*4882a593Smuzhiyun struct lvds_chip_information *plvds_chip_info)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun bool turn_off_first_powersequence = false;
597*4882a593Smuzhiyun bool turn_off_second_powersequence = false;
598*4882a593Smuzhiyun if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
599*4882a593Smuzhiyun turn_off_first_powersequence = true;
600*4882a593Smuzhiyun if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
601*4882a593Smuzhiyun turn_off_first_powersequence = true;
602*4882a593Smuzhiyun if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
603*4882a593Smuzhiyun turn_off_second_powersequence = true;
604*4882a593Smuzhiyun if (turn_off_second_powersequence) {
605*4882a593Smuzhiyun /* Use second power sequence control: */
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Turn off power sequence. */
608*4882a593Smuzhiyun viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Turn off back light. */
611*4882a593Smuzhiyun viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun if (turn_off_first_powersequence) {
614*4882a593Smuzhiyun /* Use first power sequence control: */
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* Turn off power sequence. */
617*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* Turn off back light. */
620*4882a593Smuzhiyun viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* Power off LVDS channel. */
624*4882a593Smuzhiyun switch (plvds_chip_info->output_interface) {
625*4882a593Smuzhiyun case INTERFACE_LVDS0:
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun case INTERFACE_LVDS1:
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
634*4882a593Smuzhiyun break;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun case INTERFACE_LVDS0LVDS1:
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
640*4882a593Smuzhiyun break;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
integrated_lvds_enable(struct lvds_setting_information * plvds_setting_info,struct lvds_chip_information * plvds_chip_info)645*4882a593Smuzhiyun static void integrated_lvds_enable(struct lvds_setting_information
646*4882a593Smuzhiyun *plvds_setting_info,
647*4882a593Smuzhiyun struct lvds_chip_information *plvds_chip_info)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
650*4882a593Smuzhiyun plvds_chip_info->output_interface);
651*4882a593Smuzhiyun if (plvds_setting_info->lcd_mode == LCD_SPWG)
652*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
653*4882a593Smuzhiyun else
654*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun switch (plvds_chip_info->output_interface) {
657*4882a593Smuzhiyun case INTERFACE_LVDS0LVDS1:
658*4882a593Smuzhiyun case INTERFACE_LVDS0:
659*4882a593Smuzhiyun /* Use first power sequence control: */
660*4882a593Smuzhiyun /* Use hardware control power sequence. */
661*4882a593Smuzhiyun viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
662*4882a593Smuzhiyun /* Turn on back light. */
663*4882a593Smuzhiyun viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
664*4882a593Smuzhiyun /* Turn on hardware power sequence. */
665*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
666*4882a593Smuzhiyun break;
667*4882a593Smuzhiyun case INTERFACE_LVDS1:
668*4882a593Smuzhiyun /* Use second power sequence control: */
669*4882a593Smuzhiyun /* Use hardware control power sequence. */
670*4882a593Smuzhiyun viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
671*4882a593Smuzhiyun /* Turn on back light. */
672*4882a593Smuzhiyun viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
673*4882a593Smuzhiyun /* Turn on hardware power sequence. */
674*4882a593Smuzhiyun viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
675*4882a593Smuzhiyun break;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /* Power on LVDS channel. */
679*4882a593Smuzhiyun switch (plvds_chip_info->output_interface) {
680*4882a593Smuzhiyun case INTERFACE_LVDS0:
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
683*4882a593Smuzhiyun break;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun case INTERFACE_LVDS1:
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
689*4882a593Smuzhiyun break;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun case INTERFACE_LVDS0LVDS1:
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
695*4882a593Smuzhiyun break;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
viafb_lcd_disable(void)700*4882a593Smuzhiyun void viafb_lcd_disable(void)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
704*4882a593Smuzhiyun lcd_powersequence_off();
705*4882a593Smuzhiyun /* DI1 pad off */
706*4882a593Smuzhiyun viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
707*4882a593Smuzhiyun } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
708*4882a593Smuzhiyun if (viafb_LCD2_ON
709*4882a593Smuzhiyun && (INTEGRATED_LVDS ==
710*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
711*4882a593Smuzhiyun integrated_lvds_disable(viaparinfo->lvds_setting_info,
712*4882a593Smuzhiyun &viaparinfo->chip_info->lvds_chip_info2);
713*4882a593Smuzhiyun if (INTEGRATED_LVDS ==
714*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
715*4882a593Smuzhiyun integrated_lvds_disable(viaparinfo->lvds_setting_info,
716*4882a593Smuzhiyun &viaparinfo->chip_info->lvds_chip_info);
717*4882a593Smuzhiyun if (VT1636_LVDS == viaparinfo->chip_info->
718*4882a593Smuzhiyun lvds_chip_info.lvds_chip_name)
719*4882a593Smuzhiyun viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
720*4882a593Smuzhiyun &viaparinfo->chip_info->lvds_chip_info);
721*4882a593Smuzhiyun } else if (VT1636_LVDS ==
722*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
723*4882a593Smuzhiyun viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
724*4882a593Smuzhiyun &viaparinfo->chip_info->lvds_chip_info);
725*4882a593Smuzhiyun } else {
726*4882a593Smuzhiyun /* Backlight off */
727*4882a593Smuzhiyun viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
728*4882a593Smuzhiyun /* 24 bit DI data paht off */
729*4882a593Smuzhiyun viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* Disable expansion bit */
733*4882a593Smuzhiyun viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
734*4882a593Smuzhiyun /* Simultaneout disabled */
735*4882a593Smuzhiyun viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
set_lcd_output_path(int set_iga,int output_interface)738*4882a593Smuzhiyun static void set_lcd_output_path(int set_iga, int output_interface)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun switch (output_interface) {
741*4882a593Smuzhiyun case INTERFACE_DFP:
742*4882a593Smuzhiyun if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
743*4882a593Smuzhiyun || (UNICHROME_P4M890 ==
744*4882a593Smuzhiyun viaparinfo->chip_info->gfx_chip_name))
745*4882a593Smuzhiyun viafb_write_reg_mask(CR97, VIACR, 0x84,
746*4882a593Smuzhiyun BIT7 + BIT2 + BIT1 + BIT0);
747*4882a593Smuzhiyun fallthrough;
748*4882a593Smuzhiyun case INTERFACE_DVP0:
749*4882a593Smuzhiyun case INTERFACE_DVP1:
750*4882a593Smuzhiyun case INTERFACE_DFP_HIGH:
751*4882a593Smuzhiyun case INTERFACE_DFP_LOW:
752*4882a593Smuzhiyun if (set_iga == IGA2)
753*4882a593Smuzhiyun viafb_write_reg(CR91, VIACR, 0x00);
754*4882a593Smuzhiyun break;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
viafb_lcd_enable(void)758*4882a593Smuzhiyun void viafb_lcd_enable(void)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
761*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
762*4882a593Smuzhiyun set_lcd_output_path(viaparinfo->lvds_setting_info->iga_path,
763*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.output_interface);
764*4882a593Smuzhiyun if (viafb_LCD2_ON)
765*4882a593Smuzhiyun set_lcd_output_path(viaparinfo->lvds_setting_info2->iga_path,
766*4882a593Smuzhiyun viaparinfo->chip_info->
767*4882a593Smuzhiyun lvds_chip_info2.output_interface);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
770*4882a593Smuzhiyun /* DI1 pad on */
771*4882a593Smuzhiyun viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
772*4882a593Smuzhiyun lcd_powersequence_on();
773*4882a593Smuzhiyun } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
774*4882a593Smuzhiyun if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
775*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
776*4882a593Smuzhiyun integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
777*4882a593Smuzhiyun &viaparinfo->chip_info->lvds_chip_info2);
778*4882a593Smuzhiyun if (INTEGRATED_LVDS ==
779*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
780*4882a593Smuzhiyun integrated_lvds_enable(viaparinfo->lvds_setting_info,
781*4882a593Smuzhiyun &viaparinfo->chip_info->lvds_chip_info);
782*4882a593Smuzhiyun if (VT1636_LVDS == viaparinfo->chip_info->
783*4882a593Smuzhiyun lvds_chip_info.lvds_chip_name)
784*4882a593Smuzhiyun viafb_enable_lvds_vt1636(viaparinfo->
785*4882a593Smuzhiyun lvds_setting_info, &viaparinfo->chip_info->
786*4882a593Smuzhiyun lvds_chip_info);
787*4882a593Smuzhiyun } else if (VT1636_LVDS ==
788*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
789*4882a593Smuzhiyun viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
790*4882a593Smuzhiyun &viaparinfo->chip_info->lvds_chip_info);
791*4882a593Smuzhiyun } else {
792*4882a593Smuzhiyun /* Backlight on */
793*4882a593Smuzhiyun viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
794*4882a593Smuzhiyun /* 24 bit DI data paht on */
795*4882a593Smuzhiyun viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
796*4882a593Smuzhiyun /* LCD enabled */
797*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
lcd_powersequence_off(void)801*4882a593Smuzhiyun static void lcd_powersequence_off(void)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun int i, mask, data;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* Software control power sequence */
806*4882a593Smuzhiyun viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
809*4882a593Smuzhiyun mask = PowerSequenceOff[0][i];
810*4882a593Smuzhiyun data = PowerSequenceOff[1][i] & mask;
811*4882a593Smuzhiyun viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
812*4882a593Smuzhiyun udelay(PowerSequenceOff[2][i]);
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /* Disable LCD */
816*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
lcd_powersequence_on(void)819*4882a593Smuzhiyun static void lcd_powersequence_on(void)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun int i, mask, data;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun /* Software control power sequence */
824*4882a593Smuzhiyun viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* Enable LCD */
827*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
830*4882a593Smuzhiyun mask = PowerSequenceOn[0][i];
831*4882a593Smuzhiyun data = PowerSequenceOn[1][i] & mask;
832*4882a593Smuzhiyun viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
833*4882a593Smuzhiyun udelay(PowerSequenceOn[2][i]);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun udelay(1);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
fill_lcd_format(void)839*4882a593Smuzhiyun static void fill_lcd_format(void)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun u8 bdithering = 0, bdual = 0;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
844*4882a593Smuzhiyun bdual = BIT4;
845*4882a593Smuzhiyun if (viaparinfo->lvds_setting_info->LCDDithering)
846*4882a593Smuzhiyun bdithering = BIT0;
847*4882a593Smuzhiyun /* Dual & Dithering */
848*4882a593Smuzhiyun viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
check_diport_of_integrated_lvds(struct lvds_chip_information * plvds_chip_info,struct lvds_setting_information * plvds_setting_info)851*4882a593Smuzhiyun static void check_diport_of_integrated_lvds(
852*4882a593Smuzhiyun struct lvds_chip_information *plvds_chip_info,
853*4882a593Smuzhiyun struct lvds_setting_information
854*4882a593Smuzhiyun *plvds_setting_info)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun /* Determine LCD DI Port by hardware layout. */
857*4882a593Smuzhiyun switch (viafb_display_hardware_layout) {
858*4882a593Smuzhiyun case HW_LAYOUT_LCD_ONLY:
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun if (plvds_setting_info->device_lcd_dualedge) {
861*4882a593Smuzhiyun plvds_chip_info->output_interface =
862*4882a593Smuzhiyun INTERFACE_LVDS0LVDS1;
863*4882a593Smuzhiyun } else {
864*4882a593Smuzhiyun plvds_chip_info->output_interface =
865*4882a593Smuzhiyun INTERFACE_LVDS0;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun break;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun case HW_LAYOUT_DVI_ONLY:
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun plvds_chip_info->output_interface = INTERFACE_NONE;
874*4882a593Smuzhiyun break;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun case HW_LAYOUT_LCD1_LCD2:
878*4882a593Smuzhiyun case HW_LAYOUT_LCD_EXTERNAL_LCD2:
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun plvds_chip_info->output_interface =
881*4882a593Smuzhiyun INTERFACE_LVDS0LVDS1;
882*4882a593Smuzhiyun break;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun case HW_LAYOUT_LCD_DVI:
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun plvds_chip_info->output_interface = INTERFACE_LVDS1;
888*4882a593Smuzhiyun break;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun default:
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun plvds_chip_info->output_interface = INTERFACE_LVDS1;
894*4882a593Smuzhiyun break;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO
899*4882a593Smuzhiyun "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
900*4882a593Smuzhiyun viafb_display_hardware_layout,
901*4882a593Smuzhiyun plvds_chip_info->output_interface);
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
viafb_init_lvds_output_interface(struct lvds_chip_information * plvds_chip_info,struct lvds_setting_information * plvds_setting_info)904*4882a593Smuzhiyun void viafb_init_lvds_output_interface(struct lvds_chip_information
905*4882a593Smuzhiyun *plvds_chip_info,
906*4882a593Smuzhiyun struct lvds_setting_information
907*4882a593Smuzhiyun *plvds_setting_info)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun if (INTERFACE_NONE != plvds_chip_info->output_interface) {
910*4882a593Smuzhiyun /*Do nothing, lcd port is specified by module parameter */
911*4882a593Smuzhiyun return;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun switch (plvds_chip_info->lvds_chip_name) {
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun case VT1636_LVDS:
917*4882a593Smuzhiyun switch (viaparinfo->chip_info->gfx_chip_name) {
918*4882a593Smuzhiyun case UNICHROME_CX700:
919*4882a593Smuzhiyun plvds_chip_info->output_interface = INTERFACE_DVP1;
920*4882a593Smuzhiyun break;
921*4882a593Smuzhiyun case UNICHROME_CN700:
922*4882a593Smuzhiyun plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
923*4882a593Smuzhiyun break;
924*4882a593Smuzhiyun default:
925*4882a593Smuzhiyun plvds_chip_info->output_interface = INTERFACE_DVP0;
926*4882a593Smuzhiyun break;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun break;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun case INTEGRATED_LVDS:
931*4882a593Smuzhiyun check_diport_of_integrated_lvds(plvds_chip_info,
932*4882a593Smuzhiyun plvds_setting_info);
933*4882a593Smuzhiyun break;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun default:
936*4882a593Smuzhiyun switch (viaparinfo->chip_info->gfx_chip_name) {
937*4882a593Smuzhiyun case UNICHROME_K8M890:
938*4882a593Smuzhiyun case UNICHROME_P4M900:
939*4882a593Smuzhiyun case UNICHROME_P4M890:
940*4882a593Smuzhiyun plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun default:
943*4882a593Smuzhiyun plvds_chip_info->output_interface = INTERFACE_DFP;
944*4882a593Smuzhiyun break;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun break;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
viafb_lcd_get_mobile_state(bool * mobile)950*4882a593Smuzhiyun bool viafb_lcd_get_mobile_state(bool *mobile)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun unsigned char __iomem *romptr, *tableptr, *biosptr;
953*4882a593Smuzhiyun u8 core_base;
954*4882a593Smuzhiyun /* Rom address */
955*4882a593Smuzhiyun const u32 romaddr = 0x000C0000;
956*4882a593Smuzhiyun u16 start_pattern;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun biosptr = ioremap(romaddr, 0x10000);
959*4882a593Smuzhiyun start_pattern = readw(biosptr);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Compare pattern */
962*4882a593Smuzhiyun if (start_pattern == 0xAA55) {
963*4882a593Smuzhiyun /* Get the start of Table */
964*4882a593Smuzhiyun /* 0x1B means BIOS offset position */
965*4882a593Smuzhiyun romptr = biosptr + 0x1B;
966*4882a593Smuzhiyun tableptr = biosptr + readw(romptr);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /* Get the start of biosver structure */
969*4882a593Smuzhiyun /* 18 means BIOS version position. */
970*4882a593Smuzhiyun romptr = tableptr + 18;
971*4882a593Smuzhiyun romptr = biosptr + readw(romptr);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* The offset should be 44, but the
974*4882a593Smuzhiyun actual image is less three char. */
975*4882a593Smuzhiyun /* pRom += 44; */
976*4882a593Smuzhiyun romptr += 41;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun core_base = readb(romptr);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (core_base & 0x8)
981*4882a593Smuzhiyun *mobile = false;
982*4882a593Smuzhiyun else
983*4882a593Smuzhiyun *mobile = true;
984*4882a593Smuzhiyun /* release memory */
985*4882a593Smuzhiyun iounmap(biosptr);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun return true;
988*4882a593Smuzhiyun } else {
989*4882a593Smuzhiyun iounmap(biosptr);
990*4882a593Smuzhiyun return false;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun }
993