1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved. 4*4882a593Smuzhiyun * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved. 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __HW_H__ 9*4882a593Smuzhiyun #define __HW_H__ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #include <linux/seq_file.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include "viamode.h" 14*4882a593Smuzhiyun #include "global.h" 15*4882a593Smuzhiyun #include "via_modesetting.h" 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define viafb_read_reg(p, i) via_read_reg(p, i) 18*4882a593Smuzhiyun #define viafb_write_reg(i, p, d) via_write_reg(p, i, d) 19*4882a593Smuzhiyun #define viafb_write_reg_mask(i, p, d, m) via_write_reg_mask(p, i, d, m) 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* VIA output devices */ 22*4882a593Smuzhiyun #define VIA_LDVP0 0x00000001 23*4882a593Smuzhiyun #define VIA_LDVP1 0x00000002 24*4882a593Smuzhiyun #define VIA_DVP0 0x00000004 25*4882a593Smuzhiyun #define VIA_CRT 0x00000010 26*4882a593Smuzhiyun #define VIA_DVP1 0x00000020 27*4882a593Smuzhiyun #define VIA_LVDS1 0x00000040 28*4882a593Smuzhiyun #define VIA_LVDS2 0x00000080 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* VIA output device power states */ 31*4882a593Smuzhiyun #define VIA_STATE_ON 0 32*4882a593Smuzhiyun #define VIA_STATE_STANDBY 1 33*4882a593Smuzhiyun #define VIA_STATE_SUSPEND 2 34*4882a593Smuzhiyun #define VIA_STATE_OFF 3 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* VIA output device sync polarity */ 37*4882a593Smuzhiyun #define VIA_HSYNC_NEGATIVE 0x01 38*4882a593Smuzhiyun #define VIA_VSYNC_NEGATIVE 0x02 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /**********************************************************/ 41*4882a593Smuzhiyun /* Definition IGA2 Design Method of CRTC Shadow Registers */ 42*4882a593Smuzhiyun /**********************************************************/ 43*4882a593Smuzhiyun #define IGA2_HOR_TOTAL_SHADOW_FORMULA(x) ((x/8)-5) 44*4882a593Smuzhiyun #define IGA2_HOR_BLANK_END_SHADOW_FORMULA(x, y) (((x+y)/8)-1) 45*4882a593Smuzhiyun #define IGA2_VER_TOTAL_SHADOW_FORMULA(x) ((x)-2) 46*4882a593Smuzhiyun #define IGA2_VER_ADDR_SHADOW_FORMULA(x) ((x)-1) 47*4882a593Smuzhiyun #define IGA2_VER_BLANK_START_SHADOW_FORMULA(x) ((x)-1) 48*4882a593Smuzhiyun #define IGA2_VER_BLANK_END_SHADOW_FORMULA(x, y) ((x+y)-1) 49*4882a593Smuzhiyun #define IGA2_VER_SYNC_START_SHADOW_FORMULA(x) (x) 50*4882a593Smuzhiyun #define IGA2_VER_SYNC_END_SHADOW_FORMULA(x, y) (x+y) 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* Define Register Number for IGA2 Shadow CRTC Timing */ 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* location: {CR6D,0,7},{CR71,3,3} */ 55*4882a593Smuzhiyun #define IGA2_SHADOW_HOR_TOTAL_REG_NUM 2 56*4882a593Smuzhiyun /* location: {CR6E,0,7} */ 57*4882a593Smuzhiyun #define IGA2_SHADOW_HOR_BLANK_END_REG_NUM 1 58*4882a593Smuzhiyun /* location: {CR6F,0,7},{CR71,0,2} */ 59*4882a593Smuzhiyun #define IGA2_SHADOW_VER_TOTAL_REG_NUM 2 60*4882a593Smuzhiyun /* location: {CR70,0,7},{CR71,4,6} */ 61*4882a593Smuzhiyun #define IGA2_SHADOW_VER_ADDR_REG_NUM 2 62*4882a593Smuzhiyun /* location: {CR72,0,7},{CR74,4,6} */ 63*4882a593Smuzhiyun #define IGA2_SHADOW_VER_BLANK_START_REG_NUM 2 64*4882a593Smuzhiyun /* location: {CR73,0,7},{CR74,0,2} */ 65*4882a593Smuzhiyun #define IGA2_SHADOW_VER_BLANK_END_REG_NUM 2 66*4882a593Smuzhiyun /* location: {CR75,0,7},{CR76,4,6} */ 67*4882a593Smuzhiyun #define IGA2_SHADOW_VER_SYNC_START_REG_NUM 2 68*4882a593Smuzhiyun /* location: {CR76,0,3} */ 69*4882a593Smuzhiyun #define IGA2_SHADOW_VER_SYNC_END_REG_NUM 1 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* Define Fetch Count Register*/ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* location: {SR1C,0,7},{SR1D,0,1} */ 74*4882a593Smuzhiyun #define IGA1_FETCH_COUNT_REG_NUM 2 75*4882a593Smuzhiyun /* 16 bytes alignment. */ 76*4882a593Smuzhiyun #define IGA1_FETCH_COUNT_ALIGN_BYTE 16 77*4882a593Smuzhiyun /* x: H resolution, y: color depth */ 78*4882a593Smuzhiyun #define IGA1_FETCH_COUNT_PATCH_VALUE 4 79*4882a593Smuzhiyun #define IGA1_FETCH_COUNT_FORMULA(x, y) \ 80*4882a593Smuzhiyun (((x*y)/IGA1_FETCH_COUNT_ALIGN_BYTE) + IGA1_FETCH_COUNT_PATCH_VALUE) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* location: {CR65,0,7},{CR67,2,3} */ 83*4882a593Smuzhiyun #define IGA2_FETCH_COUNT_REG_NUM 2 84*4882a593Smuzhiyun #define IGA2_FETCH_COUNT_ALIGN_BYTE 16 85*4882a593Smuzhiyun #define IGA2_FETCH_COUNT_PATCH_VALUE 0 86*4882a593Smuzhiyun #define IGA2_FETCH_COUNT_FORMULA(x, y) \ 87*4882a593Smuzhiyun (((x*y)/IGA2_FETCH_COUNT_ALIGN_BYTE) + IGA2_FETCH_COUNT_PATCH_VALUE) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* Staring Address*/ 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* location: {CR0C,0,7},{CR0D,0,7},{CR34,0,7},{CR48,0,1} */ 92*4882a593Smuzhiyun #define IGA1_STARTING_ADDR_REG_NUM 4 93*4882a593Smuzhiyun /* location: {CR62,1,7},{CR63,0,7},{CR64,0,7} */ 94*4882a593Smuzhiyun #define IGA2_STARTING_ADDR_REG_NUM 3 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* Define Display OFFSET*/ 97*4882a593Smuzhiyun /* These value are by HW suggested value*/ 98*4882a593Smuzhiyun /* location: {SR17,0,7} */ 99*4882a593Smuzhiyun #define K800_IGA1_FIFO_MAX_DEPTH 384 100*4882a593Smuzhiyun /* location: {SR16,0,5},{SR16,7,7} */ 101*4882a593Smuzhiyun #define K800_IGA1_FIFO_THRESHOLD 328 102*4882a593Smuzhiyun /* location: {SR18,0,5},{SR18,7,7} */ 103*4882a593Smuzhiyun #define K800_IGA1_FIFO_HIGH_THRESHOLD 296 104*4882a593Smuzhiyun /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */ 105*4882a593Smuzhiyun /* because HW only 5 bits */ 106*4882a593Smuzhiyun #define K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */ 109*4882a593Smuzhiyun #define K800_IGA2_FIFO_MAX_DEPTH 384 110*4882a593Smuzhiyun /* location: {CR68,0,3},{CR95,4,6} */ 111*4882a593Smuzhiyun #define K800_IGA2_FIFO_THRESHOLD 328 112*4882a593Smuzhiyun /* location: {CR92,0,3},{CR95,0,2} */ 113*4882a593Smuzhiyun #define K800_IGA2_FIFO_HIGH_THRESHOLD 296 114*4882a593Smuzhiyun /* location: {CR94,0,6} */ 115*4882a593Smuzhiyun #define K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* location: {SR17,0,7} */ 118*4882a593Smuzhiyun #define P880_IGA1_FIFO_MAX_DEPTH 192 119*4882a593Smuzhiyun /* location: {SR16,0,5},{SR16,7,7} */ 120*4882a593Smuzhiyun #define P880_IGA1_FIFO_THRESHOLD 128 121*4882a593Smuzhiyun /* location: {SR18,0,5},{SR18,7,7} */ 122*4882a593Smuzhiyun #define P880_IGA1_FIFO_HIGH_THRESHOLD 64 123*4882a593Smuzhiyun /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */ 124*4882a593Smuzhiyun /* because HW only 5 bits */ 125*4882a593Smuzhiyun #define P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */ 128*4882a593Smuzhiyun #define P880_IGA2_FIFO_MAX_DEPTH 96 129*4882a593Smuzhiyun /* location: {CR68,0,3},{CR95,4,6} */ 130*4882a593Smuzhiyun #define P880_IGA2_FIFO_THRESHOLD 64 131*4882a593Smuzhiyun /* location: {CR92,0,3},{CR95,0,2} */ 132*4882a593Smuzhiyun #define P880_IGA2_FIFO_HIGH_THRESHOLD 32 133*4882a593Smuzhiyun /* location: {CR94,0,6} */ 134*4882a593Smuzhiyun #define P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* VT3314 chipset*/ 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* location: {SR17,0,7} */ 139*4882a593Smuzhiyun #define CN700_IGA1_FIFO_MAX_DEPTH 96 140*4882a593Smuzhiyun /* location: {SR16,0,5},{SR16,7,7} */ 141*4882a593Smuzhiyun #define CN700_IGA1_FIFO_THRESHOLD 80 142*4882a593Smuzhiyun /* location: {SR18,0,5},{SR18,7,7} */ 143*4882a593Smuzhiyun #define CN700_IGA1_FIFO_HIGH_THRESHOLD 64 144*4882a593Smuzhiyun /* location: {SR22,0,4}. (128/4) =64, P800 must be set zero, 145*4882a593Smuzhiyun because HW only 5 bits */ 146*4882a593Smuzhiyun #define CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0 147*4882a593Smuzhiyun /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */ 148*4882a593Smuzhiyun #define CN700_IGA2_FIFO_MAX_DEPTH 96 149*4882a593Smuzhiyun /* location: {CR68,0,3},{CR95,4,6} */ 150*4882a593Smuzhiyun #define CN700_IGA2_FIFO_THRESHOLD 80 151*4882a593Smuzhiyun /* location: {CR92,0,3},{CR95,0,2} */ 152*4882a593Smuzhiyun #define CN700_IGA2_FIFO_HIGH_THRESHOLD 32 153*4882a593Smuzhiyun /* location: {CR94,0,6} */ 154*4882a593Smuzhiyun #define CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* For VT3324, these values are suggested by HW */ 157*4882a593Smuzhiyun /* location: {SR17,0,7} */ 158*4882a593Smuzhiyun #define CX700_IGA1_FIFO_MAX_DEPTH 192 159*4882a593Smuzhiyun /* location: {SR16,0,5},{SR16,7,7} */ 160*4882a593Smuzhiyun #define CX700_IGA1_FIFO_THRESHOLD 128 161*4882a593Smuzhiyun /* location: {SR18,0,5},{SR18,7,7} */ 162*4882a593Smuzhiyun #define CX700_IGA1_FIFO_HIGH_THRESHOLD 128 163*4882a593Smuzhiyun /* location: {SR22,0,4} */ 164*4882a593Smuzhiyun #define CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */ 167*4882a593Smuzhiyun #define CX700_IGA2_FIFO_MAX_DEPTH 96 168*4882a593Smuzhiyun /* location: {CR68,0,3},{CR95,4,6} */ 169*4882a593Smuzhiyun #define CX700_IGA2_FIFO_THRESHOLD 64 170*4882a593Smuzhiyun /* location: {CR92,0,3},{CR95,0,2} */ 171*4882a593Smuzhiyun #define CX700_IGA2_FIFO_HIGH_THRESHOLD 32 172*4882a593Smuzhiyun /* location: {CR94,0,6} */ 173*4882a593Smuzhiyun #define CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* VT3336 chipset*/ 176*4882a593Smuzhiyun /* location: {SR17,0,7} */ 177*4882a593Smuzhiyun #define K8M890_IGA1_FIFO_MAX_DEPTH 360 178*4882a593Smuzhiyun /* location: {SR16,0,5},{SR16,7,7} */ 179*4882a593Smuzhiyun #define K8M890_IGA1_FIFO_THRESHOLD 328 180*4882a593Smuzhiyun /* location: {SR18,0,5},{SR18,7,7} */ 181*4882a593Smuzhiyun #define K8M890_IGA1_FIFO_HIGH_THRESHOLD 296 182*4882a593Smuzhiyun /* location: {SR22,0,4}. */ 183*4882a593Smuzhiyun #define K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */ 186*4882a593Smuzhiyun #define K8M890_IGA2_FIFO_MAX_DEPTH 360 187*4882a593Smuzhiyun /* location: {CR68,0,3},{CR95,4,6} */ 188*4882a593Smuzhiyun #define K8M890_IGA2_FIFO_THRESHOLD 328 189*4882a593Smuzhiyun /* location: {CR92,0,3},{CR95,0,2} */ 190*4882a593Smuzhiyun #define K8M890_IGA2_FIFO_HIGH_THRESHOLD 296 191*4882a593Smuzhiyun /* location: {CR94,0,6} */ 192*4882a593Smuzhiyun #define K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 124 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* VT3327 chipset*/ 195*4882a593Smuzhiyun /* location: {SR17,0,7} */ 196*4882a593Smuzhiyun #define P4M890_IGA1_FIFO_MAX_DEPTH 96 197*4882a593Smuzhiyun /* location: {SR16,0,5},{SR16,7,7} */ 198*4882a593Smuzhiyun #define P4M890_IGA1_FIFO_THRESHOLD 76 199*4882a593Smuzhiyun /* location: {SR18,0,5},{SR18,7,7} */ 200*4882a593Smuzhiyun #define P4M890_IGA1_FIFO_HIGH_THRESHOLD 64 201*4882a593Smuzhiyun /* location: {SR22,0,4}. (32/4) =8 */ 202*4882a593Smuzhiyun #define P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32 203*4882a593Smuzhiyun /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */ 204*4882a593Smuzhiyun #define P4M890_IGA2_FIFO_MAX_DEPTH 96 205*4882a593Smuzhiyun /* location: {CR68,0,3},{CR95,4,6} */ 206*4882a593Smuzhiyun #define P4M890_IGA2_FIFO_THRESHOLD 76 207*4882a593Smuzhiyun /* location: {CR92,0,3},{CR95,0,2} */ 208*4882a593Smuzhiyun #define P4M890_IGA2_FIFO_HIGH_THRESHOLD 64 209*4882a593Smuzhiyun /* location: {CR94,0,6} */ 210*4882a593Smuzhiyun #define P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun /* VT3364 chipset*/ 213*4882a593Smuzhiyun /* location: {SR17,0,7} */ 214*4882a593Smuzhiyun #define P4M900_IGA1_FIFO_MAX_DEPTH 96 215*4882a593Smuzhiyun /* location: {SR16,0,5},{SR16,7,7} */ 216*4882a593Smuzhiyun #define P4M900_IGA1_FIFO_THRESHOLD 76 217*4882a593Smuzhiyun /* location: {SR18,0,5},{SR18,7,7} */ 218*4882a593Smuzhiyun #define P4M900_IGA1_FIFO_HIGH_THRESHOLD 76 219*4882a593Smuzhiyun /* location: {SR22,0,4}. */ 220*4882a593Smuzhiyun #define P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32 221*4882a593Smuzhiyun /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */ 222*4882a593Smuzhiyun #define P4M900_IGA2_FIFO_MAX_DEPTH 96 223*4882a593Smuzhiyun /* location: {CR68,0,3},{CR95,4,6} */ 224*4882a593Smuzhiyun #define P4M900_IGA2_FIFO_THRESHOLD 76 225*4882a593Smuzhiyun /* location: {CR92,0,3},{CR95,0,2} */ 226*4882a593Smuzhiyun #define P4M900_IGA2_FIFO_HIGH_THRESHOLD 76 227*4882a593Smuzhiyun /* location: {CR94,0,6} */ 228*4882a593Smuzhiyun #define P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* For VT3353, these values are suggested by HW */ 231*4882a593Smuzhiyun /* location: {SR17,0,7} */ 232*4882a593Smuzhiyun #define VX800_IGA1_FIFO_MAX_DEPTH 192 233*4882a593Smuzhiyun /* location: {SR16,0,5},{SR16,7,7} */ 234*4882a593Smuzhiyun #define VX800_IGA1_FIFO_THRESHOLD 152 235*4882a593Smuzhiyun /* location: {SR18,0,5},{SR18,7,7} */ 236*4882a593Smuzhiyun #define VX800_IGA1_FIFO_HIGH_THRESHOLD 152 237*4882a593Smuzhiyun /* location: {SR22,0,4} */ 238*4882a593Smuzhiyun #define VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 64 239*4882a593Smuzhiyun /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */ 240*4882a593Smuzhiyun #define VX800_IGA2_FIFO_MAX_DEPTH 96 241*4882a593Smuzhiyun /* location: {CR68,0,3},{CR95,4,6} */ 242*4882a593Smuzhiyun #define VX800_IGA2_FIFO_THRESHOLD 64 243*4882a593Smuzhiyun /* location: {CR92,0,3},{CR95,0,2} */ 244*4882a593Smuzhiyun #define VX800_IGA2_FIFO_HIGH_THRESHOLD 32 245*4882a593Smuzhiyun /* location: {CR94,0,6} */ 246*4882a593Smuzhiyun #define VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* For VT3409 */ 249*4882a593Smuzhiyun #define VX855_IGA1_FIFO_MAX_DEPTH 400 250*4882a593Smuzhiyun #define VX855_IGA1_FIFO_THRESHOLD 320 251*4882a593Smuzhiyun #define VX855_IGA1_FIFO_HIGH_THRESHOLD 320 252*4882a593Smuzhiyun #define VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 160 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun #define VX855_IGA2_FIFO_MAX_DEPTH 200 255*4882a593Smuzhiyun #define VX855_IGA2_FIFO_THRESHOLD 160 256*4882a593Smuzhiyun #define VX855_IGA2_FIFO_HIGH_THRESHOLD 160 257*4882a593Smuzhiyun #define VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 320 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* For VT3410 */ 260*4882a593Smuzhiyun #define VX900_IGA1_FIFO_MAX_DEPTH 400 261*4882a593Smuzhiyun #define VX900_IGA1_FIFO_THRESHOLD 320 262*4882a593Smuzhiyun #define VX900_IGA1_FIFO_HIGH_THRESHOLD 320 263*4882a593Smuzhiyun #define VX900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 160 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun #define VX900_IGA2_FIFO_MAX_DEPTH 192 266*4882a593Smuzhiyun #define VX900_IGA2_FIFO_THRESHOLD 160 267*4882a593Smuzhiyun #define VX900_IGA2_FIFO_HIGH_THRESHOLD 160 268*4882a593Smuzhiyun #define VX900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 320 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #define IGA1_FIFO_DEPTH_SELECT_REG_NUM 1 271*4882a593Smuzhiyun #define IGA1_FIFO_THRESHOLD_REG_NUM 2 272*4882a593Smuzhiyun #define IGA1_FIFO_HIGH_THRESHOLD_REG_NUM 2 273*4882a593Smuzhiyun #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun #define IGA2_FIFO_DEPTH_SELECT_REG_NUM 3 276*4882a593Smuzhiyun #define IGA2_FIFO_THRESHOLD_REG_NUM 2 277*4882a593Smuzhiyun #define IGA2_FIFO_HIGH_THRESHOLD_REG_NUM 2 278*4882a593Smuzhiyun #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define IGA1_FIFO_DEPTH_SELECT_FORMULA(x) ((x/2)-1) 281*4882a593Smuzhiyun #define IGA1_FIFO_THRESHOLD_FORMULA(x) (x/4) 282*4882a593Smuzhiyun #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4) 283*4882a593Smuzhiyun #define IGA1_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4) 284*4882a593Smuzhiyun #define IGA2_FIFO_DEPTH_SELECT_FORMULA(x) (((x/2)/4)-1) 285*4882a593Smuzhiyun #define IGA2_FIFO_THRESHOLD_FORMULA(x) (x/4) 286*4882a593Smuzhiyun #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4) 287*4882a593Smuzhiyun #define IGA2_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun /************************************************************************/ 290*4882a593Smuzhiyun /* LCD Timing */ 291*4882a593Smuzhiyun /************************************************************************/ 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun /* 500 ms = 500000 us */ 294*4882a593Smuzhiyun #define LCD_POWER_SEQ_TD0 500000 295*4882a593Smuzhiyun /* 50 ms = 50000 us */ 296*4882a593Smuzhiyun #define LCD_POWER_SEQ_TD1 50000 297*4882a593Smuzhiyun /* 0 us */ 298*4882a593Smuzhiyun #define LCD_POWER_SEQ_TD2 0 299*4882a593Smuzhiyun /* 210 ms = 210000 us */ 300*4882a593Smuzhiyun #define LCD_POWER_SEQ_TD3 210000 301*4882a593Smuzhiyun /* 2^10 * (1/14.31818M) = 71.475 us (K400.revA) */ 302*4882a593Smuzhiyun #define CLE266_POWER_SEQ_UNIT 71 303*4882a593Smuzhiyun /* 2^11 * (1/14.31818M) = 142.95 us (K400.revB) */ 304*4882a593Smuzhiyun #define K800_POWER_SEQ_UNIT 142 305*4882a593Smuzhiyun /* 2^13 * (1/14.31818M) = 572.1 us */ 306*4882a593Smuzhiyun #define P880_POWER_SEQ_UNIT 572 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun #define CLE266_POWER_SEQ_FORMULA(x) ((x)/CLE266_POWER_SEQ_UNIT) 309*4882a593Smuzhiyun #define K800_POWER_SEQ_FORMULA(x) ((x)/K800_POWER_SEQ_UNIT) 310*4882a593Smuzhiyun #define P880_POWER_SEQ_FORMULA(x) ((x)/P880_POWER_SEQ_UNIT) 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* location: {CR8B,0,7},{CR8F,0,3} */ 313*4882a593Smuzhiyun #define LCD_POWER_SEQ_TD0_REG_NUM 2 314*4882a593Smuzhiyun /* location: {CR8C,0,7},{CR8F,4,7} */ 315*4882a593Smuzhiyun #define LCD_POWER_SEQ_TD1_REG_NUM 2 316*4882a593Smuzhiyun /* location: {CR8D,0,7},{CR90,0,3} */ 317*4882a593Smuzhiyun #define LCD_POWER_SEQ_TD2_REG_NUM 2 318*4882a593Smuzhiyun /* location: {CR8E,0,7},{CR90,4,7} */ 319*4882a593Smuzhiyun #define LCD_POWER_SEQ_TD3_REG_NUM 2 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun /* LCD Scaling factor*/ 322*4882a593Smuzhiyun /* x: indicate setting horizontal size*/ 323*4882a593Smuzhiyun /* y: indicate panel horizontal size*/ 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun /* Horizontal scaling factor 10 bits (2^10) */ 326*4882a593Smuzhiyun #define CLE266_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1)) 327*4882a593Smuzhiyun /* Vertical scaling factor 10 bits (2^10) */ 328*4882a593Smuzhiyun #define CLE266_LCD_VER_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1)) 329*4882a593Smuzhiyun /* Horizontal scaling factor 10 bits (2^12) */ 330*4882a593Smuzhiyun #define K800_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*4096)/(y-1)) 331*4882a593Smuzhiyun /* Vertical scaling factor 10 bits (2^11) */ 332*4882a593Smuzhiyun #define K800_LCD_VER_SCF_FORMULA(x, y) (((x-1)*2048)/(y-1)) 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* location: {CR9F,0,1},{CR77,0,7},{CR79,4,5} */ 335*4882a593Smuzhiyun #define LCD_HOR_SCALING_FACTOR_REG_NUM 3 336*4882a593Smuzhiyun /* location: {CR79,3,3},{CR78,0,7},{CR79,6,7} */ 337*4882a593Smuzhiyun #define LCD_VER_SCALING_FACTOR_REG_NUM 3 338*4882a593Smuzhiyun /* location: {CR77,0,7},{CR79,4,5} */ 339*4882a593Smuzhiyun #define LCD_HOR_SCALING_FACTOR_REG_NUM_CLE 2 340*4882a593Smuzhiyun /* location: {CR78,0,7},{CR79,6,7} */ 341*4882a593Smuzhiyun #define LCD_VER_SCALING_FACTOR_REG_NUM_CLE 2 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun struct io_register { 344*4882a593Smuzhiyun u8 io_addr; 345*4882a593Smuzhiyun u8 start_bit; 346*4882a593Smuzhiyun u8 end_bit; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun /***************************************************** 350*4882a593Smuzhiyun ** Define IGA2 Shadow Display Timing **** 351*4882a593Smuzhiyun *****************************************************/ 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun /* IGA2 Shadow Horizontal Total */ 354*4882a593Smuzhiyun struct iga2_shadow_hor_total { 355*4882a593Smuzhiyun int reg_num; 356*4882a593Smuzhiyun struct io_register reg[IGA2_SHADOW_HOR_TOTAL_REG_NUM]; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun /* IGA2 Shadow Horizontal Blank End */ 360*4882a593Smuzhiyun struct iga2_shadow_hor_blank_end { 361*4882a593Smuzhiyun int reg_num; 362*4882a593Smuzhiyun struct io_register reg[IGA2_SHADOW_HOR_BLANK_END_REG_NUM]; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun /* IGA2 Shadow Vertical Total */ 366*4882a593Smuzhiyun struct iga2_shadow_ver_total { 367*4882a593Smuzhiyun int reg_num; 368*4882a593Smuzhiyun struct io_register reg[IGA2_SHADOW_VER_TOTAL_REG_NUM]; 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun /* IGA2 Shadow Vertical Addressable Video */ 372*4882a593Smuzhiyun struct iga2_shadow_ver_addr { 373*4882a593Smuzhiyun int reg_num; 374*4882a593Smuzhiyun struct io_register reg[IGA2_SHADOW_VER_ADDR_REG_NUM]; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun /* IGA2 Shadow Vertical Blank Start */ 378*4882a593Smuzhiyun struct iga2_shadow_ver_blank_start { 379*4882a593Smuzhiyun int reg_num; 380*4882a593Smuzhiyun struct io_register reg[IGA2_SHADOW_VER_BLANK_START_REG_NUM]; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun /* IGA2 Shadow Vertical Blank End */ 384*4882a593Smuzhiyun struct iga2_shadow_ver_blank_end { 385*4882a593Smuzhiyun int reg_num; 386*4882a593Smuzhiyun struct io_register reg[IGA2_SHADOW_VER_BLANK_END_REG_NUM]; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun /* IGA2 Shadow Vertical Sync Start */ 390*4882a593Smuzhiyun struct iga2_shadow_ver_sync_start { 391*4882a593Smuzhiyun int reg_num; 392*4882a593Smuzhiyun struct io_register reg[IGA2_SHADOW_VER_SYNC_START_REG_NUM]; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun /* IGA2 Shadow Vertical Sync End */ 396*4882a593Smuzhiyun struct iga2_shadow_ver_sync_end { 397*4882a593Smuzhiyun int reg_num; 398*4882a593Smuzhiyun struct io_register reg[IGA2_SHADOW_VER_SYNC_END_REG_NUM]; 399*4882a593Smuzhiyun }; 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun /* IGA1 Fetch Count Register */ 402*4882a593Smuzhiyun struct iga1_fetch_count { 403*4882a593Smuzhiyun int reg_num; 404*4882a593Smuzhiyun struct io_register reg[IGA1_FETCH_COUNT_REG_NUM]; 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun /* IGA2 Fetch Count Register */ 408*4882a593Smuzhiyun struct iga2_fetch_count { 409*4882a593Smuzhiyun int reg_num; 410*4882a593Smuzhiyun struct io_register reg[IGA2_FETCH_COUNT_REG_NUM]; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun struct fetch_count { 414*4882a593Smuzhiyun struct iga1_fetch_count iga1_fetch_count_reg; 415*4882a593Smuzhiyun struct iga2_fetch_count iga2_fetch_count_reg; 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun /* Starting Address Register */ 419*4882a593Smuzhiyun struct iga1_starting_addr { 420*4882a593Smuzhiyun int reg_num; 421*4882a593Smuzhiyun struct io_register reg[IGA1_STARTING_ADDR_REG_NUM]; 422*4882a593Smuzhiyun }; 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun struct iga2_starting_addr { 425*4882a593Smuzhiyun int reg_num; 426*4882a593Smuzhiyun struct io_register reg[IGA2_STARTING_ADDR_REG_NUM]; 427*4882a593Smuzhiyun }; 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun struct starting_addr { 430*4882a593Smuzhiyun struct iga1_starting_addr iga1_starting_addr_reg; 431*4882a593Smuzhiyun struct iga2_starting_addr iga2_starting_addr_reg; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun /* LCD Power Sequence Timer */ 435*4882a593Smuzhiyun struct lcd_pwd_seq_td0 { 436*4882a593Smuzhiyun int reg_num; 437*4882a593Smuzhiyun struct io_register reg[LCD_POWER_SEQ_TD0_REG_NUM]; 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun struct lcd_pwd_seq_td1 { 441*4882a593Smuzhiyun int reg_num; 442*4882a593Smuzhiyun struct io_register reg[LCD_POWER_SEQ_TD1_REG_NUM]; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun struct lcd_pwd_seq_td2 { 446*4882a593Smuzhiyun int reg_num; 447*4882a593Smuzhiyun struct io_register reg[LCD_POWER_SEQ_TD2_REG_NUM]; 448*4882a593Smuzhiyun }; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun struct lcd_pwd_seq_td3 { 451*4882a593Smuzhiyun int reg_num; 452*4882a593Smuzhiyun struct io_register reg[LCD_POWER_SEQ_TD3_REG_NUM]; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun struct _lcd_pwd_seq_timer { 456*4882a593Smuzhiyun struct lcd_pwd_seq_td0 td0; 457*4882a593Smuzhiyun struct lcd_pwd_seq_td1 td1; 458*4882a593Smuzhiyun struct lcd_pwd_seq_td2 td2; 459*4882a593Smuzhiyun struct lcd_pwd_seq_td3 td3; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun /* LCD Scaling Factor */ 463*4882a593Smuzhiyun struct _lcd_hor_scaling_factor { 464*4882a593Smuzhiyun int reg_num; 465*4882a593Smuzhiyun struct io_register reg[LCD_HOR_SCALING_FACTOR_REG_NUM]; 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun struct _lcd_ver_scaling_factor { 469*4882a593Smuzhiyun int reg_num; 470*4882a593Smuzhiyun struct io_register reg[LCD_VER_SCALING_FACTOR_REG_NUM]; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun struct _lcd_scaling_factor { 474*4882a593Smuzhiyun struct _lcd_hor_scaling_factor lcd_hor_scaling_factor; 475*4882a593Smuzhiyun struct _lcd_ver_scaling_factor lcd_ver_scaling_factor; 476*4882a593Smuzhiyun }; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun struct pll_limit { 479*4882a593Smuzhiyun u16 multiplier_min; 480*4882a593Smuzhiyun u16 multiplier_max; 481*4882a593Smuzhiyun u8 divisor; 482*4882a593Smuzhiyun u8 rshift; 483*4882a593Smuzhiyun }; 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun struct rgbLUT { 486*4882a593Smuzhiyun u8 red; 487*4882a593Smuzhiyun u8 green; 488*4882a593Smuzhiyun u8 blue; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun struct lcd_pwd_seq_timer { 492*4882a593Smuzhiyun u16 td0; 493*4882a593Smuzhiyun u16 td1; 494*4882a593Smuzhiyun u16 td2; 495*4882a593Smuzhiyun u16 td3; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun /* Display FIFO Relation Registers*/ 499*4882a593Smuzhiyun struct iga1_fifo_depth_select { 500*4882a593Smuzhiyun int reg_num; 501*4882a593Smuzhiyun struct io_register reg[IGA1_FIFO_DEPTH_SELECT_REG_NUM]; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun struct iga1_fifo_threshold_select { 505*4882a593Smuzhiyun int reg_num; 506*4882a593Smuzhiyun struct io_register reg[IGA1_FIFO_THRESHOLD_REG_NUM]; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun struct iga1_fifo_high_threshold_select { 510*4882a593Smuzhiyun int reg_num; 511*4882a593Smuzhiyun struct io_register reg[IGA1_FIFO_HIGH_THRESHOLD_REG_NUM]; 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun struct iga1_display_queue_expire_num { 515*4882a593Smuzhiyun int reg_num; 516*4882a593Smuzhiyun struct io_register reg[IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM]; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun struct iga2_fifo_depth_select { 520*4882a593Smuzhiyun int reg_num; 521*4882a593Smuzhiyun struct io_register reg[IGA2_FIFO_DEPTH_SELECT_REG_NUM]; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun struct iga2_fifo_threshold_select { 525*4882a593Smuzhiyun int reg_num; 526*4882a593Smuzhiyun struct io_register reg[IGA2_FIFO_THRESHOLD_REG_NUM]; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun struct iga2_fifo_high_threshold_select { 530*4882a593Smuzhiyun int reg_num; 531*4882a593Smuzhiyun struct io_register reg[IGA2_FIFO_HIGH_THRESHOLD_REG_NUM]; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun struct iga2_display_queue_expire_num { 535*4882a593Smuzhiyun int reg_num; 536*4882a593Smuzhiyun struct io_register reg[IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM]; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun struct fifo_depth_select { 540*4882a593Smuzhiyun struct iga1_fifo_depth_select iga1_fifo_depth_select_reg; 541*4882a593Smuzhiyun struct iga2_fifo_depth_select iga2_fifo_depth_select_reg; 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun struct fifo_threshold_select { 545*4882a593Smuzhiyun struct iga1_fifo_threshold_select iga1_fifo_threshold_select_reg; 546*4882a593Smuzhiyun struct iga2_fifo_threshold_select iga2_fifo_threshold_select_reg; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun struct fifo_high_threshold_select { 550*4882a593Smuzhiyun struct iga1_fifo_high_threshold_select 551*4882a593Smuzhiyun iga1_fifo_high_threshold_select_reg; 552*4882a593Smuzhiyun struct iga2_fifo_high_threshold_select 553*4882a593Smuzhiyun iga2_fifo_high_threshold_select_reg; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun struct display_queue_expire_num { 557*4882a593Smuzhiyun struct iga1_display_queue_expire_num 558*4882a593Smuzhiyun iga1_display_queue_expire_num_reg; 559*4882a593Smuzhiyun struct iga2_display_queue_expire_num 560*4882a593Smuzhiyun iga2_display_queue_expire_num_reg; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun struct iga2_shadow_crtc_timing { 564*4882a593Smuzhiyun struct iga2_shadow_hor_total hor_total_shadow; 565*4882a593Smuzhiyun struct iga2_shadow_hor_blank_end hor_blank_end_shadow; 566*4882a593Smuzhiyun struct iga2_shadow_ver_total ver_total_shadow; 567*4882a593Smuzhiyun struct iga2_shadow_ver_addr ver_addr_shadow; 568*4882a593Smuzhiyun struct iga2_shadow_ver_blank_start ver_blank_start_shadow; 569*4882a593Smuzhiyun struct iga2_shadow_ver_blank_end ver_blank_end_shadow; 570*4882a593Smuzhiyun struct iga2_shadow_ver_sync_start ver_sync_start_shadow; 571*4882a593Smuzhiyun struct iga2_shadow_ver_sync_end ver_sync_end_shadow; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun /* device ID */ 575*4882a593Smuzhiyun #define CLE266_FUNCTION3 0x3123 576*4882a593Smuzhiyun #define KM400_FUNCTION3 0x3205 577*4882a593Smuzhiyun #define CN400_FUNCTION2 0x2259 578*4882a593Smuzhiyun #define CN400_FUNCTION3 0x3259 579*4882a593Smuzhiyun /* support VT3314 chipset */ 580*4882a593Smuzhiyun #define CN700_FUNCTION2 0x2314 581*4882a593Smuzhiyun #define CN700_FUNCTION3 0x3208 582*4882a593Smuzhiyun /* VT3324 chipset */ 583*4882a593Smuzhiyun #define CX700_FUNCTION2 0x2324 584*4882a593Smuzhiyun #define CX700_FUNCTION3 0x3324 585*4882a593Smuzhiyun /* VT3204 chipset*/ 586*4882a593Smuzhiyun #define KM800_FUNCTION3 0x3204 587*4882a593Smuzhiyun /* VT3336 chipset*/ 588*4882a593Smuzhiyun #define KM890_FUNCTION3 0x3336 589*4882a593Smuzhiyun /* VT3327 chipset*/ 590*4882a593Smuzhiyun #define P4M890_FUNCTION3 0x3327 591*4882a593Smuzhiyun /* VT3293 chipset*/ 592*4882a593Smuzhiyun #define CN750_FUNCTION3 0x3208 593*4882a593Smuzhiyun /* VT3364 chipset*/ 594*4882a593Smuzhiyun #define P4M900_FUNCTION3 0x3364 595*4882a593Smuzhiyun /* VT3353 chipset*/ 596*4882a593Smuzhiyun #define VX800_FUNCTION3 0x3353 597*4882a593Smuzhiyun /* VT3409 chipset*/ 598*4882a593Smuzhiyun #define VX855_FUNCTION3 0x3409 599*4882a593Smuzhiyun /* VT3410 chipset*/ 600*4882a593Smuzhiyun #define VX900_FUNCTION3 0x3410 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun struct IODATA { 603*4882a593Smuzhiyun u8 Index; 604*4882a593Smuzhiyun u8 Mask; 605*4882a593Smuzhiyun u8 Data; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun struct pci_device_id_info { 609*4882a593Smuzhiyun u32 vendor; 610*4882a593Smuzhiyun u32 device; 611*4882a593Smuzhiyun u32 chip_index; 612*4882a593Smuzhiyun }; 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun struct via_device_mapping { 615*4882a593Smuzhiyun u32 device; 616*4882a593Smuzhiyun const char *name; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun extern int viafb_SAMM_ON; 620*4882a593Smuzhiyun extern int viafb_dual_fb; 621*4882a593Smuzhiyun extern int viafb_LCD2_ON; 622*4882a593Smuzhiyun extern int viafb_LCD_ON; 623*4882a593Smuzhiyun extern int viafb_DVI_ON; 624*4882a593Smuzhiyun extern int viafb_hotplug; 625*4882a593Smuzhiyun 626*4882a593Smuzhiyun struct via_display_timing var_to_timing(const struct fb_var_screeninfo *var, 627*4882a593Smuzhiyun u16 cxres, u16 cyres); 628*4882a593Smuzhiyun void viafb_fill_crtc_timing(const struct fb_var_screeninfo *var, 629*4882a593Smuzhiyun u16 cxres, u16 cyres, int iga); 630*4882a593Smuzhiyun void viafb_set_vclock(u32 CLK, int set_iga); 631*4882a593Smuzhiyun void viafb_load_reg(int timing_value, int viafb_load_reg_num, 632*4882a593Smuzhiyun struct io_register *reg, 633*4882a593Smuzhiyun int io_type); 634*4882a593Smuzhiyun void via_set_source(u32 devices, u8 iga); 635*4882a593Smuzhiyun void via_set_state(u32 devices, u8 state); 636*4882a593Smuzhiyun void via_set_sync_polarity(u32 devices, u8 polarity); 637*4882a593Smuzhiyun u32 via_parse_odev(char *input, char **end); 638*4882a593Smuzhiyun void via_odev_to_seq(struct seq_file *m, u32 odev); 639*4882a593Smuzhiyun void init_ad9389(void); 640*4882a593Smuzhiyun /* Access I/O Function */ 641*4882a593Smuzhiyun void viafb_lock_crt(void); 642*4882a593Smuzhiyun void viafb_unlock_crt(void); 643*4882a593Smuzhiyun void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga); 644*4882a593Smuzhiyun void viafb_write_regx(struct io_reg RegTable[], int ItemNum); 645*4882a593Smuzhiyun void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active); 646*4882a593Smuzhiyun void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\ 647*4882a593Smuzhiyun *p_gfx_dpa_setting); 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun int viafb_setmode(void); 650*4882a593Smuzhiyun void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, 651*4882a593Smuzhiyun const struct fb_videomode *mode); 652*4882a593Smuzhiyun void viafb_init_chip_info(int chip_type); 653*4882a593Smuzhiyun void viafb_init_dac(int set_iga); 654*4882a593Smuzhiyun int viafb_get_refresh(int hres, int vres, u32 float_refresh); 655*4882a593Smuzhiyun void viafb_update_device_setting(int hres, int vres, int bpp, int flag); 656*4882a593Smuzhiyun 657*4882a593Smuzhiyun void viafb_set_iga_path(void); 658*4882a593Smuzhiyun void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue); 659*4882a593Smuzhiyun void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue); 660*4882a593Smuzhiyun void viafb_get_fb_info(unsigned int *fb_base, unsigned int *fb_len); 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun #endif /* __HW_H__ */ 663