1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
4*4882a593Smuzhiyun * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/via-core.h>
9*4882a593Smuzhiyun #include "global.h"
10*4882a593Smuzhiyun #include "via_clock.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun static struct pll_limit cle266_pll_limits[] = {
13*4882a593Smuzhiyun {19, 19, 4, 0},
14*4882a593Smuzhiyun {26, 102, 5, 0},
15*4882a593Smuzhiyun {53, 112, 6, 0},
16*4882a593Smuzhiyun {41, 100, 7, 0},
17*4882a593Smuzhiyun {83, 108, 8, 0},
18*4882a593Smuzhiyun {87, 118, 9, 0},
19*4882a593Smuzhiyun {95, 115, 12, 0},
20*4882a593Smuzhiyun {108, 108, 13, 0},
21*4882a593Smuzhiyun {83, 83, 17, 0},
22*4882a593Smuzhiyun {67, 98, 20, 0},
23*4882a593Smuzhiyun {121, 121, 24, 0},
24*4882a593Smuzhiyun {99, 99, 29, 0},
25*4882a593Smuzhiyun {33, 33, 3, 1},
26*4882a593Smuzhiyun {15, 23, 4, 1},
27*4882a593Smuzhiyun {37, 121, 5, 1},
28*4882a593Smuzhiyun {82, 82, 6, 1},
29*4882a593Smuzhiyun {31, 84, 7, 1},
30*4882a593Smuzhiyun {83, 83, 8, 1},
31*4882a593Smuzhiyun {76, 127, 9, 1},
32*4882a593Smuzhiyun {33, 121, 4, 2},
33*4882a593Smuzhiyun {91, 118, 5, 2},
34*4882a593Smuzhiyun {83, 109, 6, 2},
35*4882a593Smuzhiyun {90, 90, 7, 2},
36*4882a593Smuzhiyun {93, 93, 2, 3},
37*4882a593Smuzhiyun {53, 53, 3, 3},
38*4882a593Smuzhiyun {73, 117, 4, 3},
39*4882a593Smuzhiyun {101, 127, 5, 3},
40*4882a593Smuzhiyun {99, 99, 7, 3}
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static struct pll_limit k800_pll_limits[] = {
44*4882a593Smuzhiyun {22, 22, 2, 0},
45*4882a593Smuzhiyun {28, 28, 3, 0},
46*4882a593Smuzhiyun {81, 112, 3, 1},
47*4882a593Smuzhiyun {86, 166, 4, 1},
48*4882a593Smuzhiyun {109, 153, 5, 1},
49*4882a593Smuzhiyun {66, 116, 3, 2},
50*4882a593Smuzhiyun {93, 137, 4, 2},
51*4882a593Smuzhiyun {117, 208, 5, 2},
52*4882a593Smuzhiyun {30, 30, 2, 3},
53*4882a593Smuzhiyun {69, 125, 3, 3},
54*4882a593Smuzhiyun {89, 161, 4, 3},
55*4882a593Smuzhiyun {121, 208, 5, 3},
56*4882a593Smuzhiyun {66, 66, 2, 4},
57*4882a593Smuzhiyun {85, 85, 3, 4},
58*4882a593Smuzhiyun {141, 161, 4, 4},
59*4882a593Smuzhiyun {177, 177, 5, 4}
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static struct pll_limit cx700_pll_limits[] = {
63*4882a593Smuzhiyun {98, 98, 3, 1},
64*4882a593Smuzhiyun {86, 86, 4, 1},
65*4882a593Smuzhiyun {109, 208, 5, 1},
66*4882a593Smuzhiyun {68, 68, 2, 2},
67*4882a593Smuzhiyun {95, 116, 3, 2},
68*4882a593Smuzhiyun {93, 166, 4, 2},
69*4882a593Smuzhiyun {110, 206, 5, 2},
70*4882a593Smuzhiyun {174, 174, 7, 2},
71*4882a593Smuzhiyun {82, 109, 3, 3},
72*4882a593Smuzhiyun {117, 161, 4, 3},
73*4882a593Smuzhiyun {112, 208, 5, 3},
74*4882a593Smuzhiyun {141, 202, 5, 4}
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static struct pll_limit vx855_pll_limits[] = {
78*4882a593Smuzhiyun {86, 86, 4, 1},
79*4882a593Smuzhiyun {108, 208, 5, 1},
80*4882a593Smuzhiyun {110, 208, 5, 2},
81*4882a593Smuzhiyun {83, 112, 3, 3},
82*4882a593Smuzhiyun {103, 161, 4, 3},
83*4882a593Smuzhiyun {112, 209, 5, 3},
84*4882a593Smuzhiyun {142, 161, 4, 4},
85*4882a593Smuzhiyun {141, 176, 5, 4}
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* according to VIA Technologies these values are based on experiment */
89*4882a593Smuzhiyun static struct io_reg scaling_parameters[] = {
90*4882a593Smuzhiyun {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
91*4882a593Smuzhiyun {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
92*4882a593Smuzhiyun {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
93*4882a593Smuzhiyun {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
94*4882a593Smuzhiyun {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
95*4882a593Smuzhiyun {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
96*4882a593Smuzhiyun {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
97*4882a593Smuzhiyun {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
98*4882a593Smuzhiyun {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
99*4882a593Smuzhiyun {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
100*4882a593Smuzhiyun {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
101*4882a593Smuzhiyun {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
102*4882a593Smuzhiyun {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
103*4882a593Smuzhiyun {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static struct io_reg common_vga[] = {
107*4882a593Smuzhiyun {VIACR, CR07, 0x10, 0x10}, /* [0] vertical total (bit 8)
108*4882a593Smuzhiyun [1] vertical display end (bit 8)
109*4882a593Smuzhiyun [2] vertical retrace start (bit 8)
110*4882a593Smuzhiyun [3] start vertical blanking (bit 8)
111*4882a593Smuzhiyun [4] line compare (bit 8)
112*4882a593Smuzhiyun [5] vertical total (bit 9)
113*4882a593Smuzhiyun [6] vertical display end (bit 9)
114*4882a593Smuzhiyun [7] vertical retrace start (bit 9) */
115*4882a593Smuzhiyun {VIACR, CR08, 0xFF, 0x00}, /* [0-4] preset row scan
116*4882a593Smuzhiyun [5-6] byte panning */
117*4882a593Smuzhiyun {VIACR, CR09, 0xDF, 0x40}, /* [0-4] max scan line
118*4882a593Smuzhiyun [5] start vertical blanking (bit 9)
119*4882a593Smuzhiyun [6] line compare (bit 9)
120*4882a593Smuzhiyun [7] scan doubling */
121*4882a593Smuzhiyun {VIACR, CR0A, 0xFF, 0x1E}, /* [0-4] cursor start
122*4882a593Smuzhiyun [5] cursor disable */
123*4882a593Smuzhiyun {VIACR, CR0B, 0xFF, 0x00}, /* [0-4] cursor end
124*4882a593Smuzhiyun [5-6] cursor skew */
125*4882a593Smuzhiyun {VIACR, CR0E, 0xFF, 0x00}, /* [0-7] cursor location (high) */
126*4882a593Smuzhiyun {VIACR, CR0F, 0xFF, 0x00}, /* [0-7] cursor location (low) */
127*4882a593Smuzhiyun {VIACR, CR11, 0xF0, 0x80}, /* [0-3] vertical retrace end
128*4882a593Smuzhiyun [6] memory refresh bandwidth
129*4882a593Smuzhiyun [7] CRTC register protect enable */
130*4882a593Smuzhiyun {VIACR, CR14, 0xFF, 0x00}, /* [0-4] underline location
131*4882a593Smuzhiyun [5] divide memory address clock by 4
132*4882a593Smuzhiyun [6] double word addressing */
133*4882a593Smuzhiyun {VIACR, CR17, 0xFF, 0x63}, /* [0-1] mapping of display address 13-14
134*4882a593Smuzhiyun [2] divide scan line clock by 2
135*4882a593Smuzhiyun [3] divide memory address clock by 2
136*4882a593Smuzhiyun [5] address wrap
137*4882a593Smuzhiyun [6] byte mode select
138*4882a593Smuzhiyun [7] sync enable */
139*4882a593Smuzhiyun {VIACR, CR18, 0xFF, 0xFF}, /* [0-7] line compare */
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static struct fifo_depth_select display_fifo_depth_reg = {
143*4882a593Smuzhiyun /* IGA1 FIFO Depth_Select */
144*4882a593Smuzhiyun {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
145*4882a593Smuzhiyun /* IGA2 FIFO Depth_Select */
146*4882a593Smuzhiyun {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
147*4882a593Smuzhiyun {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static struct fifo_threshold_select fifo_threshold_select_reg = {
151*4882a593Smuzhiyun /* IGA1 FIFO Threshold Select */
152*4882a593Smuzhiyun {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
153*4882a593Smuzhiyun /* IGA2 FIFO Threshold Select */
154*4882a593Smuzhiyun {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
158*4882a593Smuzhiyun /* IGA1 FIFO High Threshold Select */
159*4882a593Smuzhiyun {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
160*4882a593Smuzhiyun /* IGA2 FIFO High Threshold Select */
161*4882a593Smuzhiyun {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static struct display_queue_expire_num display_queue_expire_num_reg = {
165*4882a593Smuzhiyun /* IGA1 Display Queue Expire Num */
166*4882a593Smuzhiyun {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
167*4882a593Smuzhiyun /* IGA2 Display Queue Expire Num */
168*4882a593Smuzhiyun {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Definition Fetch Count Registers*/
172*4882a593Smuzhiyun static struct fetch_count fetch_count_reg = {
173*4882a593Smuzhiyun /* IGA1 Fetch Count Register */
174*4882a593Smuzhiyun {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
175*4882a593Smuzhiyun /* IGA2 Fetch Count Register */
176*4882a593Smuzhiyun {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static struct rgbLUT palLUT_table[] = {
180*4882a593Smuzhiyun /* {R,G,B} */
181*4882a593Smuzhiyun /* Index 0x00~0x03 */
182*4882a593Smuzhiyun {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
183*4882a593Smuzhiyun 0x2A,
184*4882a593Smuzhiyun 0x2A},
185*4882a593Smuzhiyun /* Index 0x04~0x07 */
186*4882a593Smuzhiyun {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
187*4882a593Smuzhiyun 0x2A,
188*4882a593Smuzhiyun 0x2A},
189*4882a593Smuzhiyun /* Index 0x08~0x0B */
190*4882a593Smuzhiyun {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
191*4882a593Smuzhiyun 0x3F,
192*4882a593Smuzhiyun 0x3F},
193*4882a593Smuzhiyun /* Index 0x0C~0x0F */
194*4882a593Smuzhiyun {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
195*4882a593Smuzhiyun 0x3F,
196*4882a593Smuzhiyun 0x3F},
197*4882a593Smuzhiyun /* Index 0x10~0x13 */
198*4882a593Smuzhiyun {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
199*4882a593Smuzhiyun 0x0B,
200*4882a593Smuzhiyun 0x0B},
201*4882a593Smuzhiyun /* Index 0x14~0x17 */
202*4882a593Smuzhiyun {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
203*4882a593Smuzhiyun 0x18,
204*4882a593Smuzhiyun 0x18},
205*4882a593Smuzhiyun /* Index 0x18~0x1B */
206*4882a593Smuzhiyun {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
207*4882a593Smuzhiyun 0x28,
208*4882a593Smuzhiyun 0x28},
209*4882a593Smuzhiyun /* Index 0x1C~0x1F */
210*4882a593Smuzhiyun {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
211*4882a593Smuzhiyun 0x3F,
212*4882a593Smuzhiyun 0x3F},
213*4882a593Smuzhiyun /* Index 0x20~0x23 */
214*4882a593Smuzhiyun {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
215*4882a593Smuzhiyun 0x00,
216*4882a593Smuzhiyun 0x3F},
217*4882a593Smuzhiyun /* Index 0x24~0x27 */
218*4882a593Smuzhiyun {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
219*4882a593Smuzhiyun 0x00,
220*4882a593Smuzhiyun 0x10},
221*4882a593Smuzhiyun /* Index 0x28~0x2B */
222*4882a593Smuzhiyun {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
223*4882a593Smuzhiyun 0x2F,
224*4882a593Smuzhiyun 0x00},
225*4882a593Smuzhiyun /* Index 0x2C~0x2F */
226*4882a593Smuzhiyun {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
227*4882a593Smuzhiyun 0x3F,
228*4882a593Smuzhiyun 0x00},
229*4882a593Smuzhiyun /* Index 0x30~0x33 */
230*4882a593Smuzhiyun {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
231*4882a593Smuzhiyun 0x3F,
232*4882a593Smuzhiyun 0x2F},
233*4882a593Smuzhiyun /* Index 0x34~0x37 */
234*4882a593Smuzhiyun {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
235*4882a593Smuzhiyun 0x10,
236*4882a593Smuzhiyun 0x3F},
237*4882a593Smuzhiyun /* Index 0x38~0x3B */
238*4882a593Smuzhiyun {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
239*4882a593Smuzhiyun 0x1F,
240*4882a593Smuzhiyun 0x3F},
241*4882a593Smuzhiyun /* Index 0x3C~0x3F */
242*4882a593Smuzhiyun {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
243*4882a593Smuzhiyun 0x1F,
244*4882a593Smuzhiyun 0x27},
245*4882a593Smuzhiyun /* Index 0x40~0x43 */
246*4882a593Smuzhiyun {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
247*4882a593Smuzhiyun 0x3F,
248*4882a593Smuzhiyun 0x1F},
249*4882a593Smuzhiyun /* Index 0x44~0x47 */
250*4882a593Smuzhiyun {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
251*4882a593Smuzhiyun 0x3F,
252*4882a593Smuzhiyun 0x1F},
253*4882a593Smuzhiyun /* Index 0x48~0x4B */
254*4882a593Smuzhiyun {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
255*4882a593Smuzhiyun 0x3F,
256*4882a593Smuzhiyun 0x37},
257*4882a593Smuzhiyun /* Index 0x4C~0x4F */
258*4882a593Smuzhiyun {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
259*4882a593Smuzhiyun 0x27,
260*4882a593Smuzhiyun 0x3F},
261*4882a593Smuzhiyun /* Index 0x50~0x53 */
262*4882a593Smuzhiyun {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
263*4882a593Smuzhiyun 0x2D,
264*4882a593Smuzhiyun 0x3F},
265*4882a593Smuzhiyun /* Index 0x54~0x57 */
266*4882a593Smuzhiyun {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
267*4882a593Smuzhiyun 0x2D,
268*4882a593Smuzhiyun 0x31},
269*4882a593Smuzhiyun /* Index 0x58~0x5B */
270*4882a593Smuzhiyun {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
271*4882a593Smuzhiyun 0x3A,
272*4882a593Smuzhiyun 0x2D},
273*4882a593Smuzhiyun /* Index 0x5C~0x5F */
274*4882a593Smuzhiyun {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
275*4882a593Smuzhiyun 0x3F,
276*4882a593Smuzhiyun 0x2D},
277*4882a593Smuzhiyun /* Index 0x60~0x63 */
278*4882a593Smuzhiyun {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
279*4882a593Smuzhiyun 0x3F,
280*4882a593Smuzhiyun 0x3A},
281*4882a593Smuzhiyun /* Index 0x64~0x67 */
282*4882a593Smuzhiyun {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
283*4882a593Smuzhiyun 0x31,
284*4882a593Smuzhiyun 0x3F},
285*4882a593Smuzhiyun /* Index 0x68~0x6B */
286*4882a593Smuzhiyun {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
287*4882a593Smuzhiyun 0x00,
288*4882a593Smuzhiyun 0x1C},
289*4882a593Smuzhiyun /* Index 0x6C~0x6F */
290*4882a593Smuzhiyun {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
291*4882a593Smuzhiyun 0x00,
292*4882a593Smuzhiyun 0x07},
293*4882a593Smuzhiyun /* Index 0x70~0x73 */
294*4882a593Smuzhiyun {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
295*4882a593Smuzhiyun 0x15,
296*4882a593Smuzhiyun 0x00},
297*4882a593Smuzhiyun /* Index 0x74~0x77 */
298*4882a593Smuzhiyun {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
299*4882a593Smuzhiyun 0x1C,
300*4882a593Smuzhiyun 0x00},
301*4882a593Smuzhiyun /* Index 0x78~0x7B */
302*4882a593Smuzhiyun {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
303*4882a593Smuzhiyun 0x1C,
304*4882a593Smuzhiyun 0x15},
305*4882a593Smuzhiyun /* Index 0x7C~0x7F */
306*4882a593Smuzhiyun {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
307*4882a593Smuzhiyun 0x07,
308*4882a593Smuzhiyun 0x1C},
309*4882a593Smuzhiyun /* Index 0x80~0x83 */
310*4882a593Smuzhiyun {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
311*4882a593Smuzhiyun 0x0E,
312*4882a593Smuzhiyun 0x1C},
313*4882a593Smuzhiyun /* Index 0x84~0x87 */
314*4882a593Smuzhiyun {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
315*4882a593Smuzhiyun 0x0E,
316*4882a593Smuzhiyun 0x11},
317*4882a593Smuzhiyun /* Index 0x88~0x8B */
318*4882a593Smuzhiyun {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
319*4882a593Smuzhiyun 0x18,
320*4882a593Smuzhiyun 0x0E},
321*4882a593Smuzhiyun /* Index 0x8C~0x8F */
322*4882a593Smuzhiyun {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
323*4882a593Smuzhiyun 0x1C,
324*4882a593Smuzhiyun 0x0E},
325*4882a593Smuzhiyun /* Index 0x90~0x93 */
326*4882a593Smuzhiyun {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
327*4882a593Smuzhiyun 0x1C,
328*4882a593Smuzhiyun 0x18},
329*4882a593Smuzhiyun /* Index 0x94~0x97 */
330*4882a593Smuzhiyun {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
331*4882a593Smuzhiyun 0x11,
332*4882a593Smuzhiyun 0x1C},
333*4882a593Smuzhiyun /* Index 0x98~0x9B */
334*4882a593Smuzhiyun {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
335*4882a593Smuzhiyun 0x14,
336*4882a593Smuzhiyun 0x1C},
337*4882a593Smuzhiyun /* Index 0x9C~0x9F */
338*4882a593Smuzhiyun {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
339*4882a593Smuzhiyun 0x14,
340*4882a593Smuzhiyun 0x16},
341*4882a593Smuzhiyun /* Index 0xA0~0xA3 */
342*4882a593Smuzhiyun {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
343*4882a593Smuzhiyun 0x1A,
344*4882a593Smuzhiyun 0x14},
345*4882a593Smuzhiyun /* Index 0xA4~0xA7 */
346*4882a593Smuzhiyun {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
347*4882a593Smuzhiyun 0x1C,
348*4882a593Smuzhiyun 0x14},
349*4882a593Smuzhiyun /* Index 0xA8~0xAB */
350*4882a593Smuzhiyun {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
351*4882a593Smuzhiyun 0x1C,
352*4882a593Smuzhiyun 0x1A},
353*4882a593Smuzhiyun /* Index 0xAC~0xAF */
354*4882a593Smuzhiyun {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
355*4882a593Smuzhiyun 0x16,
356*4882a593Smuzhiyun 0x1C},
357*4882a593Smuzhiyun /* Index 0xB0~0xB3 */
358*4882a593Smuzhiyun {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
359*4882a593Smuzhiyun 0x00,
360*4882a593Smuzhiyun 0x10},
361*4882a593Smuzhiyun /* Index 0xB4~0xB7 */
362*4882a593Smuzhiyun {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
363*4882a593Smuzhiyun 0x00,
364*4882a593Smuzhiyun 0x04},
365*4882a593Smuzhiyun /* Index 0xB8~0xBB */
366*4882a593Smuzhiyun {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
367*4882a593Smuzhiyun 0x0C,
368*4882a593Smuzhiyun 0x00},
369*4882a593Smuzhiyun /* Index 0xBC~0xBF */
370*4882a593Smuzhiyun {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
371*4882a593Smuzhiyun 0x10,
372*4882a593Smuzhiyun 0x00},
373*4882a593Smuzhiyun /* Index 0xC0~0xC3 */
374*4882a593Smuzhiyun {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
375*4882a593Smuzhiyun 0x10,
376*4882a593Smuzhiyun 0x0C},
377*4882a593Smuzhiyun /* Index 0xC4~0xC7 */
378*4882a593Smuzhiyun {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
379*4882a593Smuzhiyun 0x04,
380*4882a593Smuzhiyun 0x10},
381*4882a593Smuzhiyun /* Index 0xC8~0xCB */
382*4882a593Smuzhiyun {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
383*4882a593Smuzhiyun 0x08,
384*4882a593Smuzhiyun 0x10},
385*4882a593Smuzhiyun /* Index 0xCC~0xCF */
386*4882a593Smuzhiyun {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
387*4882a593Smuzhiyun 0x08,
388*4882a593Smuzhiyun 0x0A},
389*4882a593Smuzhiyun /* Index 0xD0~0xD3 */
390*4882a593Smuzhiyun {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
391*4882a593Smuzhiyun 0x0E,
392*4882a593Smuzhiyun 0x08},
393*4882a593Smuzhiyun /* Index 0xD4~0xD7 */
394*4882a593Smuzhiyun {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
395*4882a593Smuzhiyun 0x10,
396*4882a593Smuzhiyun 0x08},
397*4882a593Smuzhiyun /* Index 0xD8~0xDB */
398*4882a593Smuzhiyun {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
399*4882a593Smuzhiyun 0x10,
400*4882a593Smuzhiyun 0x0E},
401*4882a593Smuzhiyun /* Index 0xDC~0xDF */
402*4882a593Smuzhiyun {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
403*4882a593Smuzhiyun 0x0A,
404*4882a593Smuzhiyun 0x10},
405*4882a593Smuzhiyun /* Index 0xE0~0xE3 */
406*4882a593Smuzhiyun {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
407*4882a593Smuzhiyun 0x0B,
408*4882a593Smuzhiyun 0x10},
409*4882a593Smuzhiyun /* Index 0xE4~0xE7 */
410*4882a593Smuzhiyun {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
411*4882a593Smuzhiyun 0x0B,
412*4882a593Smuzhiyun 0x0C},
413*4882a593Smuzhiyun /* Index 0xE8~0xEB */
414*4882a593Smuzhiyun {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
415*4882a593Smuzhiyun 0x0F,
416*4882a593Smuzhiyun 0x0B},
417*4882a593Smuzhiyun /* Index 0xEC~0xEF */
418*4882a593Smuzhiyun {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
419*4882a593Smuzhiyun 0x10,
420*4882a593Smuzhiyun 0x0B},
421*4882a593Smuzhiyun /* Index 0xF0~0xF3 */
422*4882a593Smuzhiyun {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
423*4882a593Smuzhiyun 0x10,
424*4882a593Smuzhiyun 0x0F},
425*4882a593Smuzhiyun /* Index 0xF4~0xF7 */
426*4882a593Smuzhiyun {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
427*4882a593Smuzhiyun 0x0C,
428*4882a593Smuzhiyun 0x10},
429*4882a593Smuzhiyun /* Index 0xF8~0xFB */
430*4882a593Smuzhiyun {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
431*4882a593Smuzhiyun 0x00,
432*4882a593Smuzhiyun 0x00},
433*4882a593Smuzhiyun /* Index 0xFC~0xFF */
434*4882a593Smuzhiyun {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
435*4882a593Smuzhiyun 0x00,
436*4882a593Smuzhiyun 0x00}
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static struct via_device_mapping device_mapping[] = {
440*4882a593Smuzhiyun {VIA_LDVP0, "LDVP0"},
441*4882a593Smuzhiyun {VIA_LDVP1, "LDVP1"},
442*4882a593Smuzhiyun {VIA_DVP0, "DVP0"},
443*4882a593Smuzhiyun {VIA_CRT, "CRT"},
444*4882a593Smuzhiyun {VIA_DVP1, "DVP1"},
445*4882a593Smuzhiyun {VIA_LVDS1, "LVDS1"},
446*4882a593Smuzhiyun {VIA_LVDS2, "LVDS2"}
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /* structure with function pointers to support clock control */
450*4882a593Smuzhiyun static struct via_clock clock;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static void load_fix_bit_crtc_reg(void);
453*4882a593Smuzhiyun static void init_gfx_chip_info(int chip_type);
454*4882a593Smuzhiyun static void init_tmds_chip_info(void);
455*4882a593Smuzhiyun static void init_lvds_chip_info(void);
456*4882a593Smuzhiyun static void device_screen_off(void);
457*4882a593Smuzhiyun static void device_screen_on(void);
458*4882a593Smuzhiyun static void set_display_channel(void);
459*4882a593Smuzhiyun static void device_off(void);
460*4882a593Smuzhiyun static void device_on(void);
461*4882a593Smuzhiyun static void enable_second_display_channel(void);
462*4882a593Smuzhiyun static void disable_second_display_channel(void);
463*4882a593Smuzhiyun
viafb_lock_crt(void)464*4882a593Smuzhiyun void viafb_lock_crt(void)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
viafb_unlock_crt(void)469*4882a593Smuzhiyun void viafb_unlock_crt(void)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
472*4882a593Smuzhiyun viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
write_dac_reg(u8 index,u8 r,u8 g,u8 b)475*4882a593Smuzhiyun static void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun outb(index, LUT_INDEX_WRITE);
478*4882a593Smuzhiyun outb(r, LUT_DATA);
479*4882a593Smuzhiyun outb(g, LUT_DATA);
480*4882a593Smuzhiyun outb(b, LUT_DATA);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
get_dvi_devices(int output_interface)483*4882a593Smuzhiyun static u32 get_dvi_devices(int output_interface)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun switch (output_interface) {
486*4882a593Smuzhiyun case INTERFACE_DVP0:
487*4882a593Smuzhiyun return VIA_DVP0 | VIA_LDVP0;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun case INTERFACE_DVP1:
490*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
491*4882a593Smuzhiyun return VIA_LDVP1;
492*4882a593Smuzhiyun else
493*4882a593Smuzhiyun return VIA_DVP1;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun case INTERFACE_DFP_HIGH:
496*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
497*4882a593Smuzhiyun return 0;
498*4882a593Smuzhiyun else
499*4882a593Smuzhiyun return VIA_LVDS2 | VIA_DVP0;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun case INTERFACE_DFP_LOW:
502*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
503*4882a593Smuzhiyun return 0;
504*4882a593Smuzhiyun else
505*4882a593Smuzhiyun return VIA_DVP1 | VIA_LVDS1;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun case INTERFACE_TMDS:
508*4882a593Smuzhiyun return VIA_LVDS1;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun return 0;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
get_lcd_devices(int output_interface)514*4882a593Smuzhiyun static u32 get_lcd_devices(int output_interface)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun switch (output_interface) {
517*4882a593Smuzhiyun case INTERFACE_DVP0:
518*4882a593Smuzhiyun return VIA_DVP0;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun case INTERFACE_DVP1:
521*4882a593Smuzhiyun return VIA_DVP1;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun case INTERFACE_DFP_HIGH:
524*4882a593Smuzhiyun return VIA_LVDS2 | VIA_DVP0;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun case INTERFACE_DFP_LOW:
527*4882a593Smuzhiyun return VIA_LVDS1 | VIA_DVP1;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun case INTERFACE_DFP:
530*4882a593Smuzhiyun return VIA_LVDS1 | VIA_LVDS2;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun case INTERFACE_LVDS0:
533*4882a593Smuzhiyun case INTERFACE_LVDS0LVDS1:
534*4882a593Smuzhiyun return VIA_LVDS1;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun case INTERFACE_LVDS1:
537*4882a593Smuzhiyun return VIA_LVDS2;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun return 0;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /*Set IGA path for each device*/
viafb_set_iga_path(void)544*4882a593Smuzhiyun void viafb_set_iga_path(void)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun int crt_iga_path = 0;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (viafb_SAMM_ON == 1) {
549*4882a593Smuzhiyun if (viafb_CRT_ON) {
550*4882a593Smuzhiyun if (viafb_primary_dev == CRT_Device)
551*4882a593Smuzhiyun crt_iga_path = IGA1;
552*4882a593Smuzhiyun else
553*4882a593Smuzhiyun crt_iga_path = IGA2;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (viafb_DVI_ON) {
557*4882a593Smuzhiyun if (viafb_primary_dev == DVI_Device)
558*4882a593Smuzhiyun viaparinfo->tmds_setting_info->iga_path = IGA1;
559*4882a593Smuzhiyun else
560*4882a593Smuzhiyun viaparinfo->tmds_setting_info->iga_path = IGA2;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (viafb_LCD_ON) {
564*4882a593Smuzhiyun if (viafb_primary_dev == LCD_Device) {
565*4882a593Smuzhiyun if (viafb_dual_fb &&
566*4882a593Smuzhiyun (viaparinfo->chip_info->gfx_chip_name ==
567*4882a593Smuzhiyun UNICHROME_CLE266)) {
568*4882a593Smuzhiyun viaparinfo->
569*4882a593Smuzhiyun lvds_setting_info->iga_path = IGA2;
570*4882a593Smuzhiyun crt_iga_path = IGA1;
571*4882a593Smuzhiyun viaparinfo->
572*4882a593Smuzhiyun tmds_setting_info->iga_path = IGA1;
573*4882a593Smuzhiyun } else
574*4882a593Smuzhiyun viaparinfo->
575*4882a593Smuzhiyun lvds_setting_info->iga_path = IGA1;
576*4882a593Smuzhiyun } else {
577*4882a593Smuzhiyun viaparinfo->lvds_setting_info->iga_path = IGA2;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun if (viafb_LCD2_ON) {
581*4882a593Smuzhiyun if (LCD2_Device == viafb_primary_dev)
582*4882a593Smuzhiyun viaparinfo->lvds_setting_info2->iga_path = IGA1;
583*4882a593Smuzhiyun else
584*4882a593Smuzhiyun viaparinfo->lvds_setting_info2->iga_path = IGA2;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun } else {
587*4882a593Smuzhiyun viafb_SAMM_ON = 0;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (viafb_CRT_ON && viafb_LCD_ON) {
590*4882a593Smuzhiyun crt_iga_path = IGA1;
591*4882a593Smuzhiyun viaparinfo->lvds_setting_info->iga_path = IGA2;
592*4882a593Smuzhiyun } else if (viafb_CRT_ON && viafb_DVI_ON) {
593*4882a593Smuzhiyun crt_iga_path = IGA1;
594*4882a593Smuzhiyun viaparinfo->tmds_setting_info->iga_path = IGA2;
595*4882a593Smuzhiyun } else if (viafb_LCD_ON && viafb_DVI_ON) {
596*4882a593Smuzhiyun viaparinfo->tmds_setting_info->iga_path = IGA1;
597*4882a593Smuzhiyun viaparinfo->lvds_setting_info->iga_path = IGA2;
598*4882a593Smuzhiyun } else if (viafb_LCD_ON && viafb_LCD2_ON) {
599*4882a593Smuzhiyun viaparinfo->lvds_setting_info->iga_path = IGA2;
600*4882a593Smuzhiyun viaparinfo->lvds_setting_info2->iga_path = IGA2;
601*4882a593Smuzhiyun } else if (viafb_CRT_ON) {
602*4882a593Smuzhiyun crt_iga_path = IGA1;
603*4882a593Smuzhiyun } else if (viafb_LCD_ON) {
604*4882a593Smuzhiyun viaparinfo->lvds_setting_info->iga_path = IGA2;
605*4882a593Smuzhiyun } else if (viafb_DVI_ON) {
606*4882a593Smuzhiyun viaparinfo->tmds_setting_info->iga_path = IGA1;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun viaparinfo->shared->iga1_devices = 0;
611*4882a593Smuzhiyun viaparinfo->shared->iga2_devices = 0;
612*4882a593Smuzhiyun if (viafb_CRT_ON) {
613*4882a593Smuzhiyun if (crt_iga_path == IGA1)
614*4882a593Smuzhiyun viaparinfo->shared->iga1_devices |= VIA_CRT;
615*4882a593Smuzhiyun else
616*4882a593Smuzhiyun viaparinfo->shared->iga2_devices |= VIA_CRT;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (viafb_DVI_ON) {
620*4882a593Smuzhiyun if (viaparinfo->tmds_setting_info->iga_path == IGA1)
621*4882a593Smuzhiyun viaparinfo->shared->iga1_devices |= get_dvi_devices(
622*4882a593Smuzhiyun viaparinfo->chip_info->
623*4882a593Smuzhiyun tmds_chip_info.output_interface);
624*4882a593Smuzhiyun else
625*4882a593Smuzhiyun viaparinfo->shared->iga2_devices |= get_dvi_devices(
626*4882a593Smuzhiyun viaparinfo->chip_info->
627*4882a593Smuzhiyun tmds_chip_info.output_interface);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun if (viafb_LCD_ON) {
631*4882a593Smuzhiyun if (viaparinfo->lvds_setting_info->iga_path == IGA1)
632*4882a593Smuzhiyun viaparinfo->shared->iga1_devices |= get_lcd_devices(
633*4882a593Smuzhiyun viaparinfo->chip_info->
634*4882a593Smuzhiyun lvds_chip_info.output_interface);
635*4882a593Smuzhiyun else
636*4882a593Smuzhiyun viaparinfo->shared->iga2_devices |= get_lcd_devices(
637*4882a593Smuzhiyun viaparinfo->chip_info->
638*4882a593Smuzhiyun lvds_chip_info.output_interface);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun if (viafb_LCD2_ON) {
642*4882a593Smuzhiyun if (viaparinfo->lvds_setting_info2->iga_path == IGA1)
643*4882a593Smuzhiyun viaparinfo->shared->iga1_devices |= get_lcd_devices(
644*4882a593Smuzhiyun viaparinfo->chip_info->
645*4882a593Smuzhiyun lvds_chip_info2.output_interface);
646*4882a593Smuzhiyun else
647*4882a593Smuzhiyun viaparinfo->shared->iga2_devices |= get_lcd_devices(
648*4882a593Smuzhiyun viaparinfo->chip_info->
649*4882a593Smuzhiyun lvds_chip_info2.output_interface);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* looks like the OLPC has its display wired to DVP1 and LVDS2 */
653*4882a593Smuzhiyun if (machine_is_olpc())
654*4882a593Smuzhiyun viaparinfo->shared->iga2_devices = VIA_DVP1 | VIA_LVDS2;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
set_color_register(u8 index,u8 red,u8 green,u8 blue)657*4882a593Smuzhiyun static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun outb(0xFF, 0x3C6); /* bit mask of palette */
660*4882a593Smuzhiyun outb(index, 0x3C8);
661*4882a593Smuzhiyun outb(red, 0x3C9);
662*4882a593Smuzhiyun outb(green, 0x3C9);
663*4882a593Smuzhiyun outb(blue, 0x3C9);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
viafb_set_primary_color_register(u8 index,u8 red,u8 green,u8 blue)666*4882a593Smuzhiyun void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
669*4882a593Smuzhiyun set_color_register(index, red, green, blue);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
viafb_set_secondary_color_register(u8 index,u8 red,u8 green,u8 blue)672*4882a593Smuzhiyun void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
675*4882a593Smuzhiyun set_color_register(index, red, green, blue);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
set_source_common(u8 index,u8 offset,u8 iga)678*4882a593Smuzhiyun static void set_source_common(u8 index, u8 offset, u8 iga)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun u8 value, mask = 1 << offset;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun switch (iga) {
683*4882a593Smuzhiyun case IGA1:
684*4882a593Smuzhiyun value = 0x00;
685*4882a593Smuzhiyun break;
686*4882a593Smuzhiyun case IGA2:
687*4882a593Smuzhiyun value = mask;
688*4882a593Smuzhiyun break;
689*4882a593Smuzhiyun default:
690*4882a593Smuzhiyun printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
691*4882a593Smuzhiyun return;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun via_write_reg_mask(VIACR, index, value, mask);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
set_crt_source(u8 iga)697*4882a593Smuzhiyun static void set_crt_source(u8 iga)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun u8 value;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun switch (iga) {
702*4882a593Smuzhiyun case IGA1:
703*4882a593Smuzhiyun value = 0x00;
704*4882a593Smuzhiyun break;
705*4882a593Smuzhiyun case IGA2:
706*4882a593Smuzhiyun value = 0x40;
707*4882a593Smuzhiyun break;
708*4882a593Smuzhiyun default:
709*4882a593Smuzhiyun printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
710*4882a593Smuzhiyun return;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun via_write_reg_mask(VIASR, 0x16, value, 0x40);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
set_ldvp0_source(u8 iga)716*4882a593Smuzhiyun static inline void set_ldvp0_source(u8 iga)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun set_source_common(0x6C, 7, iga);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
set_ldvp1_source(u8 iga)721*4882a593Smuzhiyun static inline void set_ldvp1_source(u8 iga)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun set_source_common(0x93, 7, iga);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
set_dvp0_source(u8 iga)726*4882a593Smuzhiyun static inline void set_dvp0_source(u8 iga)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun set_source_common(0x96, 4, iga);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
set_dvp1_source(u8 iga)731*4882a593Smuzhiyun static inline void set_dvp1_source(u8 iga)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun set_source_common(0x9B, 4, iga);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
set_lvds1_source(u8 iga)736*4882a593Smuzhiyun static inline void set_lvds1_source(u8 iga)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun set_source_common(0x99, 4, iga);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
set_lvds2_source(u8 iga)741*4882a593Smuzhiyun static inline void set_lvds2_source(u8 iga)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun set_source_common(0x97, 4, iga);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
via_set_source(u32 devices,u8 iga)746*4882a593Smuzhiyun void via_set_source(u32 devices, u8 iga)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun if (devices & VIA_LDVP0)
749*4882a593Smuzhiyun set_ldvp0_source(iga);
750*4882a593Smuzhiyun if (devices & VIA_LDVP1)
751*4882a593Smuzhiyun set_ldvp1_source(iga);
752*4882a593Smuzhiyun if (devices & VIA_DVP0)
753*4882a593Smuzhiyun set_dvp0_source(iga);
754*4882a593Smuzhiyun if (devices & VIA_CRT)
755*4882a593Smuzhiyun set_crt_source(iga);
756*4882a593Smuzhiyun if (devices & VIA_DVP1)
757*4882a593Smuzhiyun set_dvp1_source(iga);
758*4882a593Smuzhiyun if (devices & VIA_LVDS1)
759*4882a593Smuzhiyun set_lvds1_source(iga);
760*4882a593Smuzhiyun if (devices & VIA_LVDS2)
761*4882a593Smuzhiyun set_lvds2_source(iga);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
set_crt_state(u8 state)764*4882a593Smuzhiyun static void set_crt_state(u8 state)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun u8 value;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun switch (state) {
769*4882a593Smuzhiyun case VIA_STATE_ON:
770*4882a593Smuzhiyun value = 0x00;
771*4882a593Smuzhiyun break;
772*4882a593Smuzhiyun case VIA_STATE_STANDBY:
773*4882a593Smuzhiyun value = 0x10;
774*4882a593Smuzhiyun break;
775*4882a593Smuzhiyun case VIA_STATE_SUSPEND:
776*4882a593Smuzhiyun value = 0x20;
777*4882a593Smuzhiyun break;
778*4882a593Smuzhiyun case VIA_STATE_OFF:
779*4882a593Smuzhiyun value = 0x30;
780*4882a593Smuzhiyun break;
781*4882a593Smuzhiyun default:
782*4882a593Smuzhiyun return;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun via_write_reg_mask(VIACR, 0x36, value, 0x30);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
set_dvp0_state(u8 state)788*4882a593Smuzhiyun static void set_dvp0_state(u8 state)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun u8 value;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun switch (state) {
793*4882a593Smuzhiyun case VIA_STATE_ON:
794*4882a593Smuzhiyun value = 0xC0;
795*4882a593Smuzhiyun break;
796*4882a593Smuzhiyun case VIA_STATE_OFF:
797*4882a593Smuzhiyun value = 0x00;
798*4882a593Smuzhiyun break;
799*4882a593Smuzhiyun default:
800*4882a593Smuzhiyun return;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun via_write_reg_mask(VIASR, 0x1E, value, 0xC0);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
set_dvp1_state(u8 state)806*4882a593Smuzhiyun static void set_dvp1_state(u8 state)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun u8 value;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun switch (state) {
811*4882a593Smuzhiyun case VIA_STATE_ON:
812*4882a593Smuzhiyun value = 0x30;
813*4882a593Smuzhiyun break;
814*4882a593Smuzhiyun case VIA_STATE_OFF:
815*4882a593Smuzhiyun value = 0x00;
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun default:
818*4882a593Smuzhiyun return;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun via_write_reg_mask(VIASR, 0x1E, value, 0x30);
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
set_lvds1_state(u8 state)824*4882a593Smuzhiyun static void set_lvds1_state(u8 state)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun u8 value;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun switch (state) {
829*4882a593Smuzhiyun case VIA_STATE_ON:
830*4882a593Smuzhiyun value = 0x03;
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun case VIA_STATE_OFF:
833*4882a593Smuzhiyun value = 0x00;
834*4882a593Smuzhiyun break;
835*4882a593Smuzhiyun default:
836*4882a593Smuzhiyun return;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun via_write_reg_mask(VIASR, 0x2A, value, 0x03);
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
set_lvds2_state(u8 state)842*4882a593Smuzhiyun static void set_lvds2_state(u8 state)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun u8 value;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun switch (state) {
847*4882a593Smuzhiyun case VIA_STATE_ON:
848*4882a593Smuzhiyun value = 0x0C;
849*4882a593Smuzhiyun break;
850*4882a593Smuzhiyun case VIA_STATE_OFF:
851*4882a593Smuzhiyun value = 0x00;
852*4882a593Smuzhiyun break;
853*4882a593Smuzhiyun default:
854*4882a593Smuzhiyun return;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun via_write_reg_mask(VIASR, 0x2A, value, 0x0C);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
via_set_state(u32 devices,u8 state)860*4882a593Smuzhiyun void via_set_state(u32 devices, u8 state)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun /*
863*4882a593Smuzhiyun TODO: Can we enable/disable these devices? How?
864*4882a593Smuzhiyun if (devices & VIA_LDVP0)
865*4882a593Smuzhiyun if (devices & VIA_LDVP1)
866*4882a593Smuzhiyun */
867*4882a593Smuzhiyun if (devices & VIA_DVP0)
868*4882a593Smuzhiyun set_dvp0_state(state);
869*4882a593Smuzhiyun if (devices & VIA_CRT)
870*4882a593Smuzhiyun set_crt_state(state);
871*4882a593Smuzhiyun if (devices & VIA_DVP1)
872*4882a593Smuzhiyun set_dvp1_state(state);
873*4882a593Smuzhiyun if (devices & VIA_LVDS1)
874*4882a593Smuzhiyun set_lvds1_state(state);
875*4882a593Smuzhiyun if (devices & VIA_LVDS2)
876*4882a593Smuzhiyun set_lvds2_state(state);
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
via_set_sync_polarity(u32 devices,u8 polarity)879*4882a593Smuzhiyun void via_set_sync_polarity(u32 devices, u8 polarity)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun if (polarity & ~(VIA_HSYNC_NEGATIVE | VIA_VSYNC_NEGATIVE)) {
882*4882a593Smuzhiyun printk(KERN_WARNING "viafb: Unsupported polarity: %d\n",
883*4882a593Smuzhiyun polarity);
884*4882a593Smuzhiyun return;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun if (devices & VIA_CRT)
888*4882a593Smuzhiyun via_write_misc_reg_mask(polarity << 6, 0xC0);
889*4882a593Smuzhiyun if (devices & VIA_DVP1)
890*4882a593Smuzhiyun via_write_reg_mask(VIACR, 0x9B, polarity << 5, 0x60);
891*4882a593Smuzhiyun if (devices & VIA_LVDS1)
892*4882a593Smuzhiyun via_write_reg_mask(VIACR, 0x99, polarity << 5, 0x60);
893*4882a593Smuzhiyun if (devices & VIA_LVDS2)
894*4882a593Smuzhiyun via_write_reg_mask(VIACR, 0x97, polarity << 5, 0x60);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
via_parse_odev(char * input,char ** end)897*4882a593Smuzhiyun u32 via_parse_odev(char *input, char **end)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun char *ptr = input;
900*4882a593Smuzhiyun u32 odev = 0;
901*4882a593Smuzhiyun bool next = true;
902*4882a593Smuzhiyun int i, len;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun while (next) {
905*4882a593Smuzhiyun next = false;
906*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
907*4882a593Smuzhiyun len = strlen(device_mapping[i].name);
908*4882a593Smuzhiyun if (!strncmp(ptr, device_mapping[i].name, len)) {
909*4882a593Smuzhiyun odev |= device_mapping[i].device;
910*4882a593Smuzhiyun ptr += len;
911*4882a593Smuzhiyun if (*ptr == ',') {
912*4882a593Smuzhiyun ptr++;
913*4882a593Smuzhiyun next = true;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun *end = ptr;
920*4882a593Smuzhiyun return odev;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
via_odev_to_seq(struct seq_file * m,u32 odev)923*4882a593Smuzhiyun void via_odev_to_seq(struct seq_file *m, u32 odev)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun int i, count = 0;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
928*4882a593Smuzhiyun if (odev & device_mapping[i].device) {
929*4882a593Smuzhiyun if (count > 0)
930*4882a593Smuzhiyun seq_putc(m, ',');
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun seq_puts(m, device_mapping[i].name);
933*4882a593Smuzhiyun count++;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun seq_putc(m, '\n');
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
load_fix_bit_crtc_reg(void)940*4882a593Smuzhiyun static void load_fix_bit_crtc_reg(void)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun viafb_unlock_crt();
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* always set to 1 */
945*4882a593Smuzhiyun viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
946*4882a593Smuzhiyun /* line compare should set all bits = 1 (extend modes) */
947*4882a593Smuzhiyun viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
948*4882a593Smuzhiyun /* line compare should set all bits = 1 (extend modes) */
949*4882a593Smuzhiyun viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
950*4882a593Smuzhiyun /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun viafb_lock_crt();
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* If K8M800, enable Prefetch Mode. */
955*4882a593Smuzhiyun if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
956*4882a593Smuzhiyun || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
957*4882a593Smuzhiyun viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
958*4882a593Smuzhiyun if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
959*4882a593Smuzhiyun && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
960*4882a593Smuzhiyun viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
viafb_load_reg(int timing_value,int viafb_load_reg_num,struct io_register * reg,int io_type)964*4882a593Smuzhiyun void viafb_load_reg(int timing_value, int viafb_load_reg_num,
965*4882a593Smuzhiyun struct io_register *reg,
966*4882a593Smuzhiyun int io_type)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun int reg_mask;
969*4882a593Smuzhiyun int bit_num = 0;
970*4882a593Smuzhiyun int data;
971*4882a593Smuzhiyun int i, j;
972*4882a593Smuzhiyun int shift_next_reg;
973*4882a593Smuzhiyun int start_index, end_index, cr_index;
974*4882a593Smuzhiyun u16 get_bit;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun for (i = 0; i < viafb_load_reg_num; i++) {
977*4882a593Smuzhiyun reg_mask = 0;
978*4882a593Smuzhiyun data = 0;
979*4882a593Smuzhiyun start_index = reg[i].start_bit;
980*4882a593Smuzhiyun end_index = reg[i].end_bit;
981*4882a593Smuzhiyun cr_index = reg[i].io_addr;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun shift_next_reg = bit_num;
984*4882a593Smuzhiyun for (j = start_index; j <= end_index; j++) {
985*4882a593Smuzhiyun /*if (bit_num==8) timing_value = timing_value >>8; */
986*4882a593Smuzhiyun reg_mask = reg_mask | (BIT0 << j);
987*4882a593Smuzhiyun get_bit = (timing_value & (BIT0 << bit_num));
988*4882a593Smuzhiyun data =
989*4882a593Smuzhiyun data | ((get_bit >> shift_next_reg) << start_index);
990*4882a593Smuzhiyun bit_num++;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun if (io_type == VIACR)
993*4882a593Smuzhiyun viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
994*4882a593Smuzhiyun else
995*4882a593Smuzhiyun viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* Write Registers */
viafb_write_regx(struct io_reg RegTable[],int ItemNum)1001*4882a593Smuzhiyun void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun int i;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun for (i = 0; i < ItemNum; i++)
1008*4882a593Smuzhiyun via_write_reg_mask(RegTable[i].port, RegTable[i].index,
1009*4882a593Smuzhiyun RegTable[i].value, RegTable[i].mask);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
viafb_load_fetch_count_reg(int h_addr,int bpp_byte,int set_iga)1012*4882a593Smuzhiyun void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun int reg_value;
1015*4882a593Smuzhiyun int viafb_load_reg_num;
1016*4882a593Smuzhiyun struct io_register *reg = NULL;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun switch (set_iga) {
1019*4882a593Smuzhiyun case IGA1:
1020*4882a593Smuzhiyun reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
1021*4882a593Smuzhiyun viafb_load_reg_num = fetch_count_reg.
1022*4882a593Smuzhiyun iga1_fetch_count_reg.reg_num;
1023*4882a593Smuzhiyun reg = fetch_count_reg.iga1_fetch_count_reg.reg;
1024*4882a593Smuzhiyun viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1025*4882a593Smuzhiyun break;
1026*4882a593Smuzhiyun case IGA2:
1027*4882a593Smuzhiyun reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
1028*4882a593Smuzhiyun viafb_load_reg_num = fetch_count_reg.
1029*4882a593Smuzhiyun iga2_fetch_count_reg.reg_num;
1030*4882a593Smuzhiyun reg = fetch_count_reg.iga2_fetch_count_reg.reg;
1031*4882a593Smuzhiyun viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1032*4882a593Smuzhiyun break;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
viafb_load_FIFO_reg(int set_iga,int hor_active,int ver_active)1037*4882a593Smuzhiyun void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun int reg_value;
1040*4882a593Smuzhiyun int viafb_load_reg_num;
1041*4882a593Smuzhiyun struct io_register *reg = NULL;
1042*4882a593Smuzhiyun int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
1043*4882a593Smuzhiyun 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
1044*4882a593Smuzhiyun int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
1045*4882a593Smuzhiyun 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun if (set_iga == IGA1) {
1048*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1049*4882a593Smuzhiyun iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
1050*4882a593Smuzhiyun iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
1051*4882a593Smuzhiyun iga1_fifo_high_threshold =
1052*4882a593Smuzhiyun K800_IGA1_FIFO_HIGH_THRESHOLD;
1053*4882a593Smuzhiyun /* If resolution > 1280x1024, expire length = 64, else
1054*4882a593Smuzhiyun expire length = 128 */
1055*4882a593Smuzhiyun if ((hor_active > 1280) && (ver_active > 1024))
1056*4882a593Smuzhiyun iga1_display_queue_expire_num = 16;
1057*4882a593Smuzhiyun else
1058*4882a593Smuzhiyun iga1_display_queue_expire_num =
1059*4882a593Smuzhiyun K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
1064*4882a593Smuzhiyun iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
1065*4882a593Smuzhiyun iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
1066*4882a593Smuzhiyun iga1_fifo_high_threshold =
1067*4882a593Smuzhiyun P880_IGA1_FIFO_HIGH_THRESHOLD;
1068*4882a593Smuzhiyun iga1_display_queue_expire_num =
1069*4882a593Smuzhiyun P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* If resolution > 1280x1024, expire length = 64, else
1072*4882a593Smuzhiyun expire length = 128 */
1073*4882a593Smuzhiyun if ((hor_active > 1280) && (ver_active > 1024))
1074*4882a593Smuzhiyun iga1_display_queue_expire_num = 16;
1075*4882a593Smuzhiyun else
1076*4882a593Smuzhiyun iga1_display_queue_expire_num =
1077*4882a593Smuzhiyun P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
1081*4882a593Smuzhiyun iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
1082*4882a593Smuzhiyun iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
1083*4882a593Smuzhiyun iga1_fifo_high_threshold =
1084*4882a593Smuzhiyun CN700_IGA1_FIFO_HIGH_THRESHOLD;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun /* If resolution > 1280x1024, expire length = 64,
1087*4882a593Smuzhiyun else expire length = 128 */
1088*4882a593Smuzhiyun if ((hor_active > 1280) && (ver_active > 1024))
1089*4882a593Smuzhiyun iga1_display_queue_expire_num = 16;
1090*4882a593Smuzhiyun else
1091*4882a593Smuzhiyun iga1_display_queue_expire_num =
1092*4882a593Smuzhiyun CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
1096*4882a593Smuzhiyun iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
1097*4882a593Smuzhiyun iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
1098*4882a593Smuzhiyun iga1_fifo_high_threshold =
1099*4882a593Smuzhiyun CX700_IGA1_FIFO_HIGH_THRESHOLD;
1100*4882a593Smuzhiyun iga1_display_queue_expire_num =
1101*4882a593Smuzhiyun CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
1105*4882a593Smuzhiyun iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
1106*4882a593Smuzhiyun iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
1107*4882a593Smuzhiyun iga1_fifo_high_threshold =
1108*4882a593Smuzhiyun K8M890_IGA1_FIFO_HIGH_THRESHOLD;
1109*4882a593Smuzhiyun iga1_display_queue_expire_num =
1110*4882a593Smuzhiyun K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
1114*4882a593Smuzhiyun iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
1115*4882a593Smuzhiyun iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
1116*4882a593Smuzhiyun iga1_fifo_high_threshold =
1117*4882a593Smuzhiyun P4M890_IGA1_FIFO_HIGH_THRESHOLD;
1118*4882a593Smuzhiyun iga1_display_queue_expire_num =
1119*4882a593Smuzhiyun P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
1123*4882a593Smuzhiyun iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
1124*4882a593Smuzhiyun iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
1125*4882a593Smuzhiyun iga1_fifo_high_threshold =
1126*4882a593Smuzhiyun P4M900_IGA1_FIFO_HIGH_THRESHOLD;
1127*4882a593Smuzhiyun iga1_display_queue_expire_num =
1128*4882a593Smuzhiyun P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
1132*4882a593Smuzhiyun iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
1133*4882a593Smuzhiyun iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
1134*4882a593Smuzhiyun iga1_fifo_high_threshold =
1135*4882a593Smuzhiyun VX800_IGA1_FIFO_HIGH_THRESHOLD;
1136*4882a593Smuzhiyun iga1_display_queue_expire_num =
1137*4882a593Smuzhiyun VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
1141*4882a593Smuzhiyun iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
1142*4882a593Smuzhiyun iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
1143*4882a593Smuzhiyun iga1_fifo_high_threshold =
1144*4882a593Smuzhiyun VX855_IGA1_FIFO_HIGH_THRESHOLD;
1145*4882a593Smuzhiyun iga1_display_queue_expire_num =
1146*4882a593Smuzhiyun VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) {
1150*4882a593Smuzhiyun iga1_fifo_max_depth = VX900_IGA1_FIFO_MAX_DEPTH;
1151*4882a593Smuzhiyun iga1_fifo_threshold = VX900_IGA1_FIFO_THRESHOLD;
1152*4882a593Smuzhiyun iga1_fifo_high_threshold =
1153*4882a593Smuzhiyun VX900_IGA1_FIFO_HIGH_THRESHOLD;
1154*4882a593Smuzhiyun iga1_display_queue_expire_num =
1155*4882a593Smuzhiyun VX900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* Set Display FIFO Depath Select */
1159*4882a593Smuzhiyun reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
1160*4882a593Smuzhiyun viafb_load_reg_num =
1161*4882a593Smuzhiyun display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
1162*4882a593Smuzhiyun reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
1163*4882a593Smuzhiyun viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* Set Display FIFO Threshold Select */
1166*4882a593Smuzhiyun reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
1167*4882a593Smuzhiyun viafb_load_reg_num =
1168*4882a593Smuzhiyun fifo_threshold_select_reg.
1169*4882a593Smuzhiyun iga1_fifo_threshold_select_reg.reg_num;
1170*4882a593Smuzhiyun reg =
1171*4882a593Smuzhiyun fifo_threshold_select_reg.
1172*4882a593Smuzhiyun iga1_fifo_threshold_select_reg.reg;
1173*4882a593Smuzhiyun viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun /* Set FIFO High Threshold Select */
1176*4882a593Smuzhiyun reg_value =
1177*4882a593Smuzhiyun IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
1178*4882a593Smuzhiyun viafb_load_reg_num =
1179*4882a593Smuzhiyun fifo_high_threshold_select_reg.
1180*4882a593Smuzhiyun iga1_fifo_high_threshold_select_reg.reg_num;
1181*4882a593Smuzhiyun reg =
1182*4882a593Smuzhiyun fifo_high_threshold_select_reg.
1183*4882a593Smuzhiyun iga1_fifo_high_threshold_select_reg.reg;
1184*4882a593Smuzhiyun viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /* Set Display Queue Expire Num */
1187*4882a593Smuzhiyun reg_value =
1188*4882a593Smuzhiyun IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
1189*4882a593Smuzhiyun (iga1_display_queue_expire_num);
1190*4882a593Smuzhiyun viafb_load_reg_num =
1191*4882a593Smuzhiyun display_queue_expire_num_reg.
1192*4882a593Smuzhiyun iga1_display_queue_expire_num_reg.reg_num;
1193*4882a593Smuzhiyun reg =
1194*4882a593Smuzhiyun display_queue_expire_num_reg.
1195*4882a593Smuzhiyun iga1_display_queue_expire_num_reg.reg;
1196*4882a593Smuzhiyun viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun } else {
1199*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1200*4882a593Smuzhiyun iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
1201*4882a593Smuzhiyun iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
1202*4882a593Smuzhiyun iga2_fifo_high_threshold =
1203*4882a593Smuzhiyun K800_IGA2_FIFO_HIGH_THRESHOLD;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* If resolution > 1280x1024, expire length = 64,
1206*4882a593Smuzhiyun else expire length = 128 */
1207*4882a593Smuzhiyun if ((hor_active > 1280) && (ver_active > 1024))
1208*4882a593Smuzhiyun iga2_display_queue_expire_num = 16;
1209*4882a593Smuzhiyun else
1210*4882a593Smuzhiyun iga2_display_queue_expire_num =
1211*4882a593Smuzhiyun K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
1215*4882a593Smuzhiyun iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
1216*4882a593Smuzhiyun iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
1217*4882a593Smuzhiyun iga2_fifo_high_threshold =
1218*4882a593Smuzhiyun P880_IGA2_FIFO_HIGH_THRESHOLD;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun /* If resolution > 1280x1024, expire length = 64,
1221*4882a593Smuzhiyun else expire length = 128 */
1222*4882a593Smuzhiyun if ((hor_active > 1280) && (ver_active > 1024))
1223*4882a593Smuzhiyun iga2_display_queue_expire_num = 16;
1224*4882a593Smuzhiyun else
1225*4882a593Smuzhiyun iga2_display_queue_expire_num =
1226*4882a593Smuzhiyun P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
1230*4882a593Smuzhiyun iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
1231*4882a593Smuzhiyun iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
1232*4882a593Smuzhiyun iga2_fifo_high_threshold =
1233*4882a593Smuzhiyun CN700_IGA2_FIFO_HIGH_THRESHOLD;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /* If resolution > 1280x1024, expire length = 64,
1236*4882a593Smuzhiyun else expire length = 128 */
1237*4882a593Smuzhiyun if ((hor_active > 1280) && (ver_active > 1024))
1238*4882a593Smuzhiyun iga2_display_queue_expire_num = 16;
1239*4882a593Smuzhiyun else
1240*4882a593Smuzhiyun iga2_display_queue_expire_num =
1241*4882a593Smuzhiyun CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
1245*4882a593Smuzhiyun iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
1246*4882a593Smuzhiyun iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
1247*4882a593Smuzhiyun iga2_fifo_high_threshold =
1248*4882a593Smuzhiyun CX700_IGA2_FIFO_HIGH_THRESHOLD;
1249*4882a593Smuzhiyun iga2_display_queue_expire_num =
1250*4882a593Smuzhiyun CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
1254*4882a593Smuzhiyun iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
1255*4882a593Smuzhiyun iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
1256*4882a593Smuzhiyun iga2_fifo_high_threshold =
1257*4882a593Smuzhiyun K8M890_IGA2_FIFO_HIGH_THRESHOLD;
1258*4882a593Smuzhiyun iga2_display_queue_expire_num =
1259*4882a593Smuzhiyun K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
1263*4882a593Smuzhiyun iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
1264*4882a593Smuzhiyun iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
1265*4882a593Smuzhiyun iga2_fifo_high_threshold =
1266*4882a593Smuzhiyun P4M890_IGA2_FIFO_HIGH_THRESHOLD;
1267*4882a593Smuzhiyun iga2_display_queue_expire_num =
1268*4882a593Smuzhiyun P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
1272*4882a593Smuzhiyun iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
1273*4882a593Smuzhiyun iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
1274*4882a593Smuzhiyun iga2_fifo_high_threshold =
1275*4882a593Smuzhiyun P4M900_IGA2_FIFO_HIGH_THRESHOLD;
1276*4882a593Smuzhiyun iga2_display_queue_expire_num =
1277*4882a593Smuzhiyun P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
1281*4882a593Smuzhiyun iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
1282*4882a593Smuzhiyun iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
1283*4882a593Smuzhiyun iga2_fifo_high_threshold =
1284*4882a593Smuzhiyun VX800_IGA2_FIFO_HIGH_THRESHOLD;
1285*4882a593Smuzhiyun iga2_display_queue_expire_num =
1286*4882a593Smuzhiyun VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
1290*4882a593Smuzhiyun iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
1291*4882a593Smuzhiyun iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
1292*4882a593Smuzhiyun iga2_fifo_high_threshold =
1293*4882a593Smuzhiyun VX855_IGA2_FIFO_HIGH_THRESHOLD;
1294*4882a593Smuzhiyun iga2_display_queue_expire_num =
1295*4882a593Smuzhiyun VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) {
1299*4882a593Smuzhiyun iga2_fifo_max_depth = VX900_IGA2_FIFO_MAX_DEPTH;
1300*4882a593Smuzhiyun iga2_fifo_threshold = VX900_IGA2_FIFO_THRESHOLD;
1301*4882a593Smuzhiyun iga2_fifo_high_threshold =
1302*4882a593Smuzhiyun VX900_IGA2_FIFO_HIGH_THRESHOLD;
1303*4882a593Smuzhiyun iga2_display_queue_expire_num =
1304*4882a593Smuzhiyun VX900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1308*4882a593Smuzhiyun /* Set Display FIFO Depath Select */
1309*4882a593Smuzhiyun reg_value =
1310*4882a593Smuzhiyun IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
1311*4882a593Smuzhiyun - 1;
1312*4882a593Smuzhiyun /* Patch LCD in IGA2 case */
1313*4882a593Smuzhiyun viafb_load_reg_num =
1314*4882a593Smuzhiyun display_fifo_depth_reg.
1315*4882a593Smuzhiyun iga2_fifo_depth_select_reg.reg_num;
1316*4882a593Smuzhiyun reg =
1317*4882a593Smuzhiyun display_fifo_depth_reg.
1318*4882a593Smuzhiyun iga2_fifo_depth_select_reg.reg;
1319*4882a593Smuzhiyun viafb_load_reg(reg_value,
1320*4882a593Smuzhiyun viafb_load_reg_num, reg, VIACR);
1321*4882a593Smuzhiyun } else {
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun /* Set Display FIFO Depath Select */
1324*4882a593Smuzhiyun reg_value =
1325*4882a593Smuzhiyun IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
1326*4882a593Smuzhiyun viafb_load_reg_num =
1327*4882a593Smuzhiyun display_fifo_depth_reg.
1328*4882a593Smuzhiyun iga2_fifo_depth_select_reg.reg_num;
1329*4882a593Smuzhiyun reg =
1330*4882a593Smuzhiyun display_fifo_depth_reg.
1331*4882a593Smuzhiyun iga2_fifo_depth_select_reg.reg;
1332*4882a593Smuzhiyun viafb_load_reg(reg_value,
1333*4882a593Smuzhiyun viafb_load_reg_num, reg, VIACR);
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun /* Set Display FIFO Threshold Select */
1337*4882a593Smuzhiyun reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
1338*4882a593Smuzhiyun viafb_load_reg_num =
1339*4882a593Smuzhiyun fifo_threshold_select_reg.
1340*4882a593Smuzhiyun iga2_fifo_threshold_select_reg.reg_num;
1341*4882a593Smuzhiyun reg =
1342*4882a593Smuzhiyun fifo_threshold_select_reg.
1343*4882a593Smuzhiyun iga2_fifo_threshold_select_reg.reg;
1344*4882a593Smuzhiyun viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun /* Set FIFO High Threshold Select */
1347*4882a593Smuzhiyun reg_value =
1348*4882a593Smuzhiyun IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
1349*4882a593Smuzhiyun viafb_load_reg_num =
1350*4882a593Smuzhiyun fifo_high_threshold_select_reg.
1351*4882a593Smuzhiyun iga2_fifo_high_threshold_select_reg.reg_num;
1352*4882a593Smuzhiyun reg =
1353*4882a593Smuzhiyun fifo_high_threshold_select_reg.
1354*4882a593Smuzhiyun iga2_fifo_high_threshold_select_reg.reg;
1355*4882a593Smuzhiyun viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun /* Set Display Queue Expire Num */
1358*4882a593Smuzhiyun reg_value =
1359*4882a593Smuzhiyun IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
1360*4882a593Smuzhiyun (iga2_display_queue_expire_num);
1361*4882a593Smuzhiyun viafb_load_reg_num =
1362*4882a593Smuzhiyun display_queue_expire_num_reg.
1363*4882a593Smuzhiyun iga2_display_queue_expire_num_reg.reg_num;
1364*4882a593Smuzhiyun reg =
1365*4882a593Smuzhiyun display_queue_expire_num_reg.
1366*4882a593Smuzhiyun iga2_display_queue_expire_num_reg.reg;
1367*4882a593Smuzhiyun viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
get_pll_config(struct pll_limit * limits,int size,int clk)1373*4882a593Smuzhiyun static struct via_pll_config get_pll_config(struct pll_limit *limits, int size,
1374*4882a593Smuzhiyun int clk)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun struct via_pll_config cur, up, down, best = {0, 1, 0};
1377*4882a593Smuzhiyun const u32 f0 = 14318180; /* X1 frequency */
1378*4882a593Smuzhiyun int i, f;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun for (i = 0; i < size; i++) {
1381*4882a593Smuzhiyun cur.rshift = limits[i].rshift;
1382*4882a593Smuzhiyun cur.divisor = limits[i].divisor;
1383*4882a593Smuzhiyun cur.multiplier = clk / ((f0 / cur.divisor)>>cur.rshift);
1384*4882a593Smuzhiyun f = abs(get_pll_output_frequency(f0, cur) - clk);
1385*4882a593Smuzhiyun up = down = cur;
1386*4882a593Smuzhiyun up.multiplier++;
1387*4882a593Smuzhiyun down.multiplier--;
1388*4882a593Smuzhiyun if (abs(get_pll_output_frequency(f0, up) - clk) < f)
1389*4882a593Smuzhiyun cur = up;
1390*4882a593Smuzhiyun else if (abs(get_pll_output_frequency(f0, down) - clk) < f)
1391*4882a593Smuzhiyun cur = down;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun if (cur.multiplier < limits[i].multiplier_min)
1394*4882a593Smuzhiyun cur.multiplier = limits[i].multiplier_min;
1395*4882a593Smuzhiyun else if (cur.multiplier > limits[i].multiplier_max)
1396*4882a593Smuzhiyun cur.multiplier = limits[i].multiplier_max;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun f = abs(get_pll_output_frequency(f0, cur) - clk);
1399*4882a593Smuzhiyun if (f < abs(get_pll_output_frequency(f0, best) - clk))
1400*4882a593Smuzhiyun best = cur;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun return best;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
get_best_pll_config(int clk)1406*4882a593Smuzhiyun static struct via_pll_config get_best_pll_config(int clk)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun struct via_pll_config config;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun switch (viaparinfo->chip_info->gfx_chip_name) {
1411*4882a593Smuzhiyun case UNICHROME_CLE266:
1412*4882a593Smuzhiyun case UNICHROME_K400:
1413*4882a593Smuzhiyun config = get_pll_config(cle266_pll_limits,
1414*4882a593Smuzhiyun ARRAY_SIZE(cle266_pll_limits), clk);
1415*4882a593Smuzhiyun break;
1416*4882a593Smuzhiyun case UNICHROME_K800:
1417*4882a593Smuzhiyun case UNICHROME_PM800:
1418*4882a593Smuzhiyun case UNICHROME_CN700:
1419*4882a593Smuzhiyun config = get_pll_config(k800_pll_limits,
1420*4882a593Smuzhiyun ARRAY_SIZE(k800_pll_limits), clk);
1421*4882a593Smuzhiyun break;
1422*4882a593Smuzhiyun case UNICHROME_CX700:
1423*4882a593Smuzhiyun case UNICHROME_CN750:
1424*4882a593Smuzhiyun case UNICHROME_K8M890:
1425*4882a593Smuzhiyun case UNICHROME_P4M890:
1426*4882a593Smuzhiyun case UNICHROME_P4M900:
1427*4882a593Smuzhiyun case UNICHROME_VX800:
1428*4882a593Smuzhiyun config = get_pll_config(cx700_pll_limits,
1429*4882a593Smuzhiyun ARRAY_SIZE(cx700_pll_limits), clk);
1430*4882a593Smuzhiyun break;
1431*4882a593Smuzhiyun case UNICHROME_VX855:
1432*4882a593Smuzhiyun case UNICHROME_VX900:
1433*4882a593Smuzhiyun config = get_pll_config(vx855_pll_limits,
1434*4882a593Smuzhiyun ARRAY_SIZE(vx855_pll_limits), clk);
1435*4882a593Smuzhiyun break;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun return config;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /* Set VCLK*/
viafb_set_vclock(u32 clk,int set_iga)1442*4882a593Smuzhiyun void viafb_set_vclock(u32 clk, int set_iga)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun struct via_pll_config config = get_best_pll_config(clk);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun if (set_iga == IGA1)
1447*4882a593Smuzhiyun clock.set_primary_pll(config);
1448*4882a593Smuzhiyun if (set_iga == IGA2)
1449*4882a593Smuzhiyun clock.set_secondary_pll(config);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /* Fire! */
1452*4882a593Smuzhiyun via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
var_to_timing(const struct fb_var_screeninfo * var,u16 cxres,u16 cyres)1455*4882a593Smuzhiyun struct via_display_timing var_to_timing(const struct fb_var_screeninfo *var,
1456*4882a593Smuzhiyun u16 cxres, u16 cyres)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun struct via_display_timing timing;
1459*4882a593Smuzhiyun u16 dx = (var->xres - cxres) / 2, dy = (var->yres - cyres) / 2;
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun timing.hor_addr = cxres;
1462*4882a593Smuzhiyun timing.hor_sync_start = timing.hor_addr + var->right_margin + dx;
1463*4882a593Smuzhiyun timing.hor_sync_end = timing.hor_sync_start + var->hsync_len;
1464*4882a593Smuzhiyun timing.hor_total = timing.hor_sync_end + var->left_margin + dx;
1465*4882a593Smuzhiyun timing.hor_blank_start = timing.hor_addr + dx;
1466*4882a593Smuzhiyun timing.hor_blank_end = timing.hor_total - dx;
1467*4882a593Smuzhiyun timing.ver_addr = cyres;
1468*4882a593Smuzhiyun timing.ver_sync_start = timing.ver_addr + var->lower_margin + dy;
1469*4882a593Smuzhiyun timing.ver_sync_end = timing.ver_sync_start + var->vsync_len;
1470*4882a593Smuzhiyun timing.ver_total = timing.ver_sync_end + var->upper_margin + dy;
1471*4882a593Smuzhiyun timing.ver_blank_start = timing.ver_addr + dy;
1472*4882a593Smuzhiyun timing.ver_blank_end = timing.ver_total - dy;
1473*4882a593Smuzhiyun return timing;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
viafb_fill_crtc_timing(const struct fb_var_screeninfo * var,u16 cxres,u16 cyres,int iga)1476*4882a593Smuzhiyun void viafb_fill_crtc_timing(const struct fb_var_screeninfo *var,
1477*4882a593Smuzhiyun u16 cxres, u16 cyres, int iga)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun struct via_display_timing crt_reg = var_to_timing(var,
1480*4882a593Smuzhiyun cxres ? cxres : var->xres, cyres ? cyres : var->yres);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun if (iga == IGA1)
1483*4882a593Smuzhiyun via_set_primary_timing(&crt_reg);
1484*4882a593Smuzhiyun else if (iga == IGA2)
1485*4882a593Smuzhiyun via_set_secondary_timing(&crt_reg);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun viafb_load_fetch_count_reg(var->xres, var->bits_per_pixel / 8, iga);
1488*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266
1489*4882a593Smuzhiyun && viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400)
1490*4882a593Smuzhiyun viafb_load_FIFO_reg(iga, var->xres, var->yres);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun viafb_set_vclock(PICOS2KHZ(var->pixclock) * 1000, iga);
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
viafb_init_chip_info(int chip_type)1495*4882a593Smuzhiyun void viafb_init_chip_info(int chip_type)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun via_clock_init(&clock, chip_type);
1498*4882a593Smuzhiyun init_gfx_chip_info(chip_type);
1499*4882a593Smuzhiyun init_tmds_chip_info();
1500*4882a593Smuzhiyun init_lvds_chip_info();
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /*Set IGA path for each device */
1503*4882a593Smuzhiyun viafb_set_iga_path();
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
1506*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
1507*4882a593Smuzhiyun viaparinfo->lvds_setting_info2->display_method =
1508*4882a593Smuzhiyun viaparinfo->lvds_setting_info->display_method;
1509*4882a593Smuzhiyun viaparinfo->lvds_setting_info2->lcd_mode =
1510*4882a593Smuzhiyun viaparinfo->lvds_setting_info->lcd_mode;
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun
viafb_update_device_setting(int hres,int vres,int bpp,int flag)1513*4882a593Smuzhiyun void viafb_update_device_setting(int hres, int vres, int bpp, int flag)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun if (flag == 0) {
1516*4882a593Smuzhiyun viaparinfo->tmds_setting_info->h_active = hres;
1517*4882a593Smuzhiyun viaparinfo->tmds_setting_info->v_active = vres;
1518*4882a593Smuzhiyun } else {
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
1521*4882a593Smuzhiyun viaparinfo->tmds_setting_info->h_active = hres;
1522*4882a593Smuzhiyun viaparinfo->tmds_setting_info->v_active = vres;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
init_gfx_chip_info(int chip_type)1528*4882a593Smuzhiyun static void init_gfx_chip_info(int chip_type)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun u8 tmp;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun viaparinfo->chip_info->gfx_chip_name = chip_type;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /* Check revision of CLE266 Chip */
1535*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
1536*4882a593Smuzhiyun /* CR4F only define in CLE266.CX chip */
1537*4882a593Smuzhiyun tmp = viafb_read_reg(VIACR, CR4F);
1538*4882a593Smuzhiyun viafb_write_reg(CR4F, VIACR, 0x55);
1539*4882a593Smuzhiyun if (viafb_read_reg(VIACR, CR4F) != 0x55)
1540*4882a593Smuzhiyun viaparinfo->chip_info->gfx_chip_revision =
1541*4882a593Smuzhiyun CLE266_REVISION_AX;
1542*4882a593Smuzhiyun else
1543*4882a593Smuzhiyun viaparinfo->chip_info->gfx_chip_revision =
1544*4882a593Smuzhiyun CLE266_REVISION_CX;
1545*4882a593Smuzhiyun /* restore orignal CR4F value */
1546*4882a593Smuzhiyun viafb_write_reg(CR4F, VIACR, tmp);
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
1550*4882a593Smuzhiyun tmp = viafb_read_reg(VIASR, SR43);
1551*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
1552*4882a593Smuzhiyun if (tmp & 0x02) {
1553*4882a593Smuzhiyun viaparinfo->chip_info->gfx_chip_revision =
1554*4882a593Smuzhiyun CX700_REVISION_700M2;
1555*4882a593Smuzhiyun } else if (tmp & 0x40) {
1556*4882a593Smuzhiyun viaparinfo->chip_info->gfx_chip_revision =
1557*4882a593Smuzhiyun CX700_REVISION_700M;
1558*4882a593Smuzhiyun } else {
1559*4882a593Smuzhiyun viaparinfo->chip_info->gfx_chip_revision =
1560*4882a593Smuzhiyun CX700_REVISION_700;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun /* Determine which 2D engine we have */
1565*4882a593Smuzhiyun switch (viaparinfo->chip_info->gfx_chip_name) {
1566*4882a593Smuzhiyun case UNICHROME_VX800:
1567*4882a593Smuzhiyun case UNICHROME_VX855:
1568*4882a593Smuzhiyun case UNICHROME_VX900:
1569*4882a593Smuzhiyun viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
1570*4882a593Smuzhiyun break;
1571*4882a593Smuzhiyun case UNICHROME_K8M890:
1572*4882a593Smuzhiyun case UNICHROME_P4M900:
1573*4882a593Smuzhiyun viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
1574*4882a593Smuzhiyun break;
1575*4882a593Smuzhiyun default:
1576*4882a593Smuzhiyun viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
1577*4882a593Smuzhiyun break;
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
init_tmds_chip_info(void)1581*4882a593Smuzhiyun static void init_tmds_chip_info(void)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun viafb_tmds_trasmitter_identify();
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
1586*4882a593Smuzhiyun output_interface) {
1587*4882a593Smuzhiyun switch (viaparinfo->chip_info->gfx_chip_name) {
1588*4882a593Smuzhiyun case UNICHROME_CX700:
1589*4882a593Smuzhiyun {
1590*4882a593Smuzhiyun /* we should check support by hardware layout.*/
1591*4882a593Smuzhiyun if ((viafb_display_hardware_layout ==
1592*4882a593Smuzhiyun HW_LAYOUT_DVI_ONLY)
1593*4882a593Smuzhiyun || (viafb_display_hardware_layout ==
1594*4882a593Smuzhiyun HW_LAYOUT_LCD_DVI)) {
1595*4882a593Smuzhiyun viaparinfo->chip_info->tmds_chip_info.
1596*4882a593Smuzhiyun output_interface = INTERFACE_TMDS;
1597*4882a593Smuzhiyun } else {
1598*4882a593Smuzhiyun viaparinfo->chip_info->tmds_chip_info.
1599*4882a593Smuzhiyun output_interface =
1600*4882a593Smuzhiyun INTERFACE_NONE;
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun break;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun case UNICHROME_K8M890:
1605*4882a593Smuzhiyun case UNICHROME_P4M900:
1606*4882a593Smuzhiyun case UNICHROME_P4M890:
1607*4882a593Smuzhiyun /* TMDS on PCIE, we set DFPLOW as default. */
1608*4882a593Smuzhiyun viaparinfo->chip_info->tmds_chip_info.output_interface =
1609*4882a593Smuzhiyun INTERFACE_DFP_LOW;
1610*4882a593Smuzhiyun break;
1611*4882a593Smuzhiyun default:
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun /* set DVP1 default for DVI */
1614*4882a593Smuzhiyun viaparinfo->chip_info->tmds_chip_info
1615*4882a593Smuzhiyun .output_interface = INTERFACE_DVP1;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
1621*4882a593Smuzhiyun viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
1622*4882a593Smuzhiyun viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
1623*4882a593Smuzhiyun &viaparinfo->shared->tmds_setting_info);
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun
init_lvds_chip_info(void)1626*4882a593Smuzhiyun static void init_lvds_chip_info(void)
1627*4882a593Smuzhiyun {
1628*4882a593Smuzhiyun viafb_lvds_trasmitter_identify();
1629*4882a593Smuzhiyun viafb_init_lcd_size();
1630*4882a593Smuzhiyun viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
1631*4882a593Smuzhiyun viaparinfo->lvds_setting_info);
1632*4882a593Smuzhiyun if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
1633*4882a593Smuzhiyun viafb_init_lvds_output_interface(&viaparinfo->chip_info->
1634*4882a593Smuzhiyun lvds_chip_info2, viaparinfo->lvds_setting_info2);
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun /*If CX700,two singel LCD, we need to reassign
1637*4882a593Smuzhiyun LCD interface to different LVDS port */
1638*4882a593Smuzhiyun if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
1639*4882a593Smuzhiyun && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
1640*4882a593Smuzhiyun if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
1641*4882a593Smuzhiyun lvds_chip_name) && (INTEGRATED_LVDS ==
1642*4882a593Smuzhiyun viaparinfo->chip_info->
1643*4882a593Smuzhiyun lvds_chip_info2.lvds_chip_name)) {
1644*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.output_interface =
1645*4882a593Smuzhiyun INTERFACE_LVDS0;
1646*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info2.
1647*4882a593Smuzhiyun output_interface =
1648*4882a593Smuzhiyun INTERFACE_LVDS1;
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
1653*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
1654*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
1655*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.output_interface);
1656*4882a593Smuzhiyun DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
1657*4882a593Smuzhiyun viaparinfo->chip_info->lvds_chip_info.output_interface);
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun
viafb_init_dac(int set_iga)1660*4882a593Smuzhiyun void viafb_init_dac(int set_iga)
1661*4882a593Smuzhiyun {
1662*4882a593Smuzhiyun int i;
1663*4882a593Smuzhiyun u8 tmp;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun if (set_iga == IGA1) {
1666*4882a593Smuzhiyun /* access Primary Display's LUT */
1667*4882a593Smuzhiyun viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
1668*4882a593Smuzhiyun /* turn off LCK */
1669*4882a593Smuzhiyun viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
1670*4882a593Smuzhiyun for (i = 0; i < 256; i++) {
1671*4882a593Smuzhiyun write_dac_reg(i, palLUT_table[i].red,
1672*4882a593Smuzhiyun palLUT_table[i].green,
1673*4882a593Smuzhiyun palLUT_table[i].blue);
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun /* turn on LCK */
1676*4882a593Smuzhiyun viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
1677*4882a593Smuzhiyun } else {
1678*4882a593Smuzhiyun tmp = viafb_read_reg(VIACR, CR6A);
1679*4882a593Smuzhiyun /* access Secondary Display's LUT */
1680*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
1681*4882a593Smuzhiyun viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
1682*4882a593Smuzhiyun for (i = 0; i < 256; i++) {
1683*4882a593Smuzhiyun write_dac_reg(i, palLUT_table[i].red,
1684*4882a593Smuzhiyun palLUT_table[i].green,
1685*4882a593Smuzhiyun palLUT_table[i].blue);
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun /* set IGA1 DAC for default */
1688*4882a593Smuzhiyun viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
1689*4882a593Smuzhiyun viafb_write_reg(CR6A, VIACR, tmp);
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun
device_screen_off(void)1693*4882a593Smuzhiyun static void device_screen_off(void)
1694*4882a593Smuzhiyun {
1695*4882a593Smuzhiyun /* turn off CRT screen (IGA1) */
1696*4882a593Smuzhiyun viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
device_screen_on(void)1699*4882a593Smuzhiyun static void device_screen_on(void)
1700*4882a593Smuzhiyun {
1701*4882a593Smuzhiyun /* turn on CRT screen (IGA1) */
1702*4882a593Smuzhiyun viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun
set_display_channel(void)1705*4882a593Smuzhiyun static void set_display_channel(void)
1706*4882a593Smuzhiyun {
1707*4882a593Smuzhiyun /*If viafb_LCD2_ON, on cx700, internal lvds's information
1708*4882a593Smuzhiyun is keeped on lvds_setting_info2 */
1709*4882a593Smuzhiyun if (viafb_LCD2_ON &&
1710*4882a593Smuzhiyun viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
1711*4882a593Smuzhiyun /* For dual channel LCD: */
1712*4882a593Smuzhiyun /* Set to Dual LVDS channel. */
1713*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
1714*4882a593Smuzhiyun } else if (viafb_LCD_ON && viafb_DVI_ON) {
1715*4882a593Smuzhiyun /* For LCD+DFP: */
1716*4882a593Smuzhiyun /* Set to LVDS1 + TMDS channel. */
1717*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
1718*4882a593Smuzhiyun } else if (viafb_DVI_ON) {
1719*4882a593Smuzhiyun /* Set to single TMDS channel. */
1720*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
1721*4882a593Smuzhiyun } else if (viafb_LCD_ON) {
1722*4882a593Smuzhiyun if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
1723*4882a593Smuzhiyun /* For dual channel LCD: */
1724*4882a593Smuzhiyun /* Set to Dual LVDS channel. */
1725*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
1726*4882a593Smuzhiyun } else {
1727*4882a593Smuzhiyun /* Set to LVDS0 + LVDS1 channel. */
1728*4882a593Smuzhiyun viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
get_sync(struct fb_var_screeninfo * var)1733*4882a593Smuzhiyun static u8 get_sync(struct fb_var_screeninfo *var)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun u8 polarity = 0;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun if (!(var->sync & FB_SYNC_HOR_HIGH_ACT))
1738*4882a593Smuzhiyun polarity |= VIA_HSYNC_NEGATIVE;
1739*4882a593Smuzhiyun if (!(var->sync & FB_SYNC_VERT_HIGH_ACT))
1740*4882a593Smuzhiyun polarity |= VIA_VSYNC_NEGATIVE;
1741*4882a593Smuzhiyun return polarity;
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun
hw_init(void)1744*4882a593Smuzhiyun static void hw_init(void)
1745*4882a593Smuzhiyun {
1746*4882a593Smuzhiyun int i;
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun inb(VIAStatus);
1749*4882a593Smuzhiyun outb(0x00, VIAAR);
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun /* Write Common Setting for Video Mode */
1752*4882a593Smuzhiyun viafb_write_regx(common_vga, ARRAY_SIZE(common_vga));
1753*4882a593Smuzhiyun switch (viaparinfo->chip_info->gfx_chip_name) {
1754*4882a593Smuzhiyun case UNICHROME_CLE266:
1755*4882a593Smuzhiyun viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
1756*4882a593Smuzhiyun break;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun case UNICHROME_K400:
1759*4882a593Smuzhiyun viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
1760*4882a593Smuzhiyun break;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun case UNICHROME_K800:
1763*4882a593Smuzhiyun case UNICHROME_PM800:
1764*4882a593Smuzhiyun viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
1765*4882a593Smuzhiyun break;
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun case UNICHROME_CN700:
1768*4882a593Smuzhiyun case UNICHROME_K8M890:
1769*4882a593Smuzhiyun case UNICHROME_P4M890:
1770*4882a593Smuzhiyun case UNICHROME_P4M900:
1771*4882a593Smuzhiyun viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
1772*4882a593Smuzhiyun break;
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun case UNICHROME_CX700:
1775*4882a593Smuzhiyun case UNICHROME_VX800:
1776*4882a593Smuzhiyun viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
1777*4882a593Smuzhiyun break;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun case UNICHROME_VX855:
1780*4882a593Smuzhiyun case UNICHROME_VX900:
1781*4882a593Smuzhiyun viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
1782*4882a593Smuzhiyun break;
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun /* magic required on VX900 for correct modesetting on IGA1 */
1786*4882a593Smuzhiyun via_write_reg_mask(VIACR, 0x45, 0x00, 0x01);
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun /* probably this should go to the scaling code one day */
1789*4882a593Smuzhiyun via_write_reg_mask(VIACR, 0xFD, 0, 0x80); /* VX900 hw scale on IGA2 */
1790*4882a593Smuzhiyun viafb_write_regx(scaling_parameters, ARRAY_SIZE(scaling_parameters));
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun /* Fill VPIT Parameters */
1793*4882a593Smuzhiyun /* Write Misc Register */
1794*4882a593Smuzhiyun outb(VPIT.Misc, VIA_MISC_REG_WRITE);
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun /* Write Sequencer */
1797*4882a593Smuzhiyun for (i = 1; i <= StdSR; i++)
1798*4882a593Smuzhiyun via_write_reg(VIASR, i, VPIT.SR[i - 1]);
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /* Write Graphic Controller */
1803*4882a593Smuzhiyun for (i = 0; i < StdGR; i++)
1804*4882a593Smuzhiyun via_write_reg(VIAGR, i, VPIT.GR[i]);
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun /* Write Attribute Controller */
1807*4882a593Smuzhiyun for (i = 0; i < StdAR; i++) {
1808*4882a593Smuzhiyun inb(VIAStatus);
1809*4882a593Smuzhiyun outb(i, VIAAR);
1810*4882a593Smuzhiyun outb(VPIT.AR[i], VIAAR);
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun inb(VIAStatus);
1814*4882a593Smuzhiyun outb(0x20, VIAAR);
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun load_fix_bit_crtc_reg();
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun
viafb_setmode(void)1819*4882a593Smuzhiyun int viafb_setmode(void)
1820*4882a593Smuzhiyun {
1821*4882a593Smuzhiyun int j, cxres = 0, cyres = 0;
1822*4882a593Smuzhiyun int port;
1823*4882a593Smuzhiyun u32 devices = viaparinfo->shared->iga1_devices
1824*4882a593Smuzhiyun | viaparinfo->shared->iga2_devices;
1825*4882a593Smuzhiyun u8 value, index, mask;
1826*4882a593Smuzhiyun struct fb_var_screeninfo var2;
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun device_screen_off();
1829*4882a593Smuzhiyun device_off();
1830*4882a593Smuzhiyun via_set_state(devices, VIA_STATE_OFF);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun hw_init();
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun /* Update Patch Register */
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
1837*4882a593Smuzhiyun || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
1838*4882a593Smuzhiyun && viafbinfo->var.xres == 1024 && viafbinfo->var.yres == 768) {
1839*4882a593Smuzhiyun for (j = 0; j < res_patch_table[0].table_length; j++) {
1840*4882a593Smuzhiyun index = res_patch_table[0].io_reg_table[j].index;
1841*4882a593Smuzhiyun port = res_patch_table[0].io_reg_table[j].port;
1842*4882a593Smuzhiyun value = res_patch_table[0].io_reg_table[j].value;
1843*4882a593Smuzhiyun mask = res_patch_table[0].io_reg_table[j].mask;
1844*4882a593Smuzhiyun viafb_write_reg_mask(index, port, value, mask);
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun via_set_primary_pitch(viafbinfo->fix.line_length);
1849*4882a593Smuzhiyun via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
1850*4882a593Smuzhiyun : viafbinfo->fix.line_length);
1851*4882a593Smuzhiyun via_set_primary_color_depth(viaparinfo->depth);
1852*4882a593Smuzhiyun via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
1853*4882a593Smuzhiyun : viaparinfo->depth);
1854*4882a593Smuzhiyun via_set_source(viaparinfo->shared->iga1_devices, IGA1);
1855*4882a593Smuzhiyun via_set_source(viaparinfo->shared->iga2_devices, IGA2);
1856*4882a593Smuzhiyun if (viaparinfo->shared->iga2_devices)
1857*4882a593Smuzhiyun enable_second_display_channel();
1858*4882a593Smuzhiyun else
1859*4882a593Smuzhiyun disable_second_display_channel();
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun /* Update Refresh Rate Setting */
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun /* Clear On Screen */
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun if (viafb_dual_fb) {
1866*4882a593Smuzhiyun var2 = viafbinfo1->var;
1867*4882a593Smuzhiyun } else if (viafb_SAMM_ON) {
1868*4882a593Smuzhiyun viafb_fill_var_timing_info(&var2, viafb_get_best_mode(
1869*4882a593Smuzhiyun viafb_second_xres, viafb_second_yres, viafb_refresh1));
1870*4882a593Smuzhiyun cxres = viafbinfo->var.xres;
1871*4882a593Smuzhiyun cyres = viafbinfo->var.yres;
1872*4882a593Smuzhiyun var2.bits_per_pixel = viafbinfo->var.bits_per_pixel;
1873*4882a593Smuzhiyun }
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun /* CRT set mode */
1876*4882a593Smuzhiyun if (viafb_CRT_ON) {
1877*4882a593Smuzhiyun if (viaparinfo->shared->iga2_devices & VIA_CRT
1878*4882a593Smuzhiyun && viafb_SAMM_ON)
1879*4882a593Smuzhiyun viafb_fill_crtc_timing(&var2, cxres, cyres, IGA2);
1880*4882a593Smuzhiyun else
1881*4882a593Smuzhiyun viafb_fill_crtc_timing(&viafbinfo->var, 0, 0,
1882*4882a593Smuzhiyun (viaparinfo->shared->iga1_devices & VIA_CRT)
1883*4882a593Smuzhiyun ? IGA1 : IGA2);
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
1886*4882a593Smuzhiyun to 8 alignment (1368),there is several pixels (2 pixels)
1887*4882a593Smuzhiyun on right side of screen. */
1888*4882a593Smuzhiyun if (viafbinfo->var.xres % 8) {
1889*4882a593Smuzhiyun viafb_unlock_crt();
1890*4882a593Smuzhiyun viafb_write_reg(CR02, VIACR,
1891*4882a593Smuzhiyun viafb_read_reg(VIACR, CR02) - 1);
1892*4882a593Smuzhiyun viafb_lock_crt();
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun }
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun if (viafb_DVI_ON) {
1897*4882a593Smuzhiyun if (viaparinfo->shared->tmds_setting_info.iga_path == IGA2
1898*4882a593Smuzhiyun && viafb_SAMM_ON)
1899*4882a593Smuzhiyun viafb_dvi_set_mode(&var2, cxres, cyres, IGA2);
1900*4882a593Smuzhiyun else
1901*4882a593Smuzhiyun viafb_dvi_set_mode(&viafbinfo->var, 0, 0,
1902*4882a593Smuzhiyun viaparinfo->tmds_setting_info->iga_path);
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun if (viafb_LCD_ON) {
1906*4882a593Smuzhiyun if (viafb_SAMM_ON &&
1907*4882a593Smuzhiyun (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
1908*4882a593Smuzhiyun viafb_lcd_set_mode(&var2, cxres, cyres,
1909*4882a593Smuzhiyun viaparinfo->lvds_setting_info,
1910*4882a593Smuzhiyun &viaparinfo->chip_info->lvds_chip_info);
1911*4882a593Smuzhiyun } else {
1912*4882a593Smuzhiyun /* IGA1 doesn't have LCD scaling, so set it center. */
1913*4882a593Smuzhiyun if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
1914*4882a593Smuzhiyun viaparinfo->lvds_setting_info->display_method =
1915*4882a593Smuzhiyun LCD_CENTERING;
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun viafb_lcd_set_mode(&viafbinfo->var, 0, 0,
1918*4882a593Smuzhiyun viaparinfo->lvds_setting_info,
1919*4882a593Smuzhiyun &viaparinfo->chip_info->lvds_chip_info);
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun if (viafb_LCD2_ON) {
1923*4882a593Smuzhiyun if (viafb_SAMM_ON &&
1924*4882a593Smuzhiyun (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
1925*4882a593Smuzhiyun viafb_lcd_set_mode(&var2, cxres, cyres,
1926*4882a593Smuzhiyun viaparinfo->lvds_setting_info2,
1927*4882a593Smuzhiyun &viaparinfo->chip_info->lvds_chip_info2);
1928*4882a593Smuzhiyun } else {
1929*4882a593Smuzhiyun /* IGA1 doesn't have LCD scaling, so set it center. */
1930*4882a593Smuzhiyun if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
1931*4882a593Smuzhiyun viaparinfo->lvds_setting_info2->display_method =
1932*4882a593Smuzhiyun LCD_CENTERING;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun viafb_lcd_set_mode(&viafbinfo->var, 0, 0,
1935*4882a593Smuzhiyun viaparinfo->lvds_setting_info2,
1936*4882a593Smuzhiyun &viaparinfo->chip_info->lvds_chip_info2);
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
1941*4882a593Smuzhiyun && (viafb_LCD_ON || viafb_DVI_ON))
1942*4882a593Smuzhiyun set_display_channel();
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun /* If set mode normally, save resolution information for hot-plug . */
1945*4882a593Smuzhiyun if (!viafb_hotplug) {
1946*4882a593Smuzhiyun viafb_hotplug_Xres = viafbinfo->var.xres;
1947*4882a593Smuzhiyun viafb_hotplug_Yres = viafbinfo->var.yres;
1948*4882a593Smuzhiyun viafb_hotplug_bpp = viafbinfo->var.bits_per_pixel;
1949*4882a593Smuzhiyun viafb_hotplug_refresh = viafb_refresh;
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun if (viafb_DVI_ON)
1952*4882a593Smuzhiyun viafb_DeviceStatus = DVI_Device;
1953*4882a593Smuzhiyun else
1954*4882a593Smuzhiyun viafb_DeviceStatus = CRT_Device;
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun device_on();
1957*4882a593Smuzhiyun if (!viafb_SAMM_ON)
1958*4882a593Smuzhiyun via_set_sync_polarity(devices, get_sync(&viafbinfo->var));
1959*4882a593Smuzhiyun else {
1960*4882a593Smuzhiyun via_set_sync_polarity(viaparinfo->shared->iga1_devices,
1961*4882a593Smuzhiyun get_sync(&viafbinfo->var));
1962*4882a593Smuzhiyun via_set_sync_polarity(viaparinfo->shared->iga2_devices,
1963*4882a593Smuzhiyun get_sync(&var2));
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun clock.set_engine_pll_state(VIA_STATE_ON);
1967*4882a593Smuzhiyun clock.set_primary_clock_source(VIA_CLKSRC_X1, true);
1968*4882a593Smuzhiyun clock.set_secondary_clock_source(VIA_CLKSRC_X1, true);
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun #ifdef CONFIG_FB_VIA_X_COMPATIBILITY
1971*4882a593Smuzhiyun clock.set_primary_pll_state(VIA_STATE_ON);
1972*4882a593Smuzhiyun clock.set_primary_clock_state(VIA_STATE_ON);
1973*4882a593Smuzhiyun clock.set_secondary_pll_state(VIA_STATE_ON);
1974*4882a593Smuzhiyun clock.set_secondary_clock_state(VIA_STATE_ON);
1975*4882a593Smuzhiyun #else
1976*4882a593Smuzhiyun if (viaparinfo->shared->iga1_devices) {
1977*4882a593Smuzhiyun clock.set_primary_pll_state(VIA_STATE_ON);
1978*4882a593Smuzhiyun clock.set_primary_clock_state(VIA_STATE_ON);
1979*4882a593Smuzhiyun } else {
1980*4882a593Smuzhiyun clock.set_primary_pll_state(VIA_STATE_OFF);
1981*4882a593Smuzhiyun clock.set_primary_clock_state(VIA_STATE_OFF);
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun if (viaparinfo->shared->iga2_devices) {
1985*4882a593Smuzhiyun clock.set_secondary_pll_state(VIA_STATE_ON);
1986*4882a593Smuzhiyun clock.set_secondary_clock_state(VIA_STATE_ON);
1987*4882a593Smuzhiyun } else {
1988*4882a593Smuzhiyun clock.set_secondary_pll_state(VIA_STATE_OFF);
1989*4882a593Smuzhiyun clock.set_secondary_clock_state(VIA_STATE_OFF);
1990*4882a593Smuzhiyun }
1991*4882a593Smuzhiyun #endif /*CONFIG_FB_VIA_X_COMPATIBILITY*/
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun via_set_state(devices, VIA_STATE_ON);
1994*4882a593Smuzhiyun device_screen_on();
1995*4882a593Smuzhiyun return 1;
1996*4882a593Smuzhiyun }
1997*4882a593Smuzhiyun
viafb_get_refresh(int hres,int vres,u32 long_refresh)1998*4882a593Smuzhiyun int viafb_get_refresh(int hres, int vres, u32 long_refresh)
1999*4882a593Smuzhiyun {
2000*4882a593Smuzhiyun const struct fb_videomode *best;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun best = viafb_get_best_mode(hres, vres, long_refresh);
2003*4882a593Smuzhiyun if (!best)
2004*4882a593Smuzhiyun return 60;
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun if (abs(best->refresh - long_refresh) > 3) {
2007*4882a593Smuzhiyun if (hres == 1200 && vres == 900)
2008*4882a593Smuzhiyun return 49; /* OLPC DCON only supports 50 Hz */
2009*4882a593Smuzhiyun else
2010*4882a593Smuzhiyun return 60;
2011*4882a593Smuzhiyun }
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun return best->refresh;
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
device_off(void)2016*4882a593Smuzhiyun static void device_off(void)
2017*4882a593Smuzhiyun {
2018*4882a593Smuzhiyun viafb_dvi_disable();
2019*4882a593Smuzhiyun viafb_lcd_disable();
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun
device_on(void)2022*4882a593Smuzhiyun static void device_on(void)
2023*4882a593Smuzhiyun {
2024*4882a593Smuzhiyun if (viafb_DVI_ON == 1)
2025*4882a593Smuzhiyun viafb_dvi_enable();
2026*4882a593Smuzhiyun if (viafb_LCD_ON == 1)
2027*4882a593Smuzhiyun viafb_lcd_enable();
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
enable_second_display_channel(void)2030*4882a593Smuzhiyun static void enable_second_display_channel(void)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun /* to enable second display channel. */
2033*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
2034*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
2035*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun
disable_second_display_channel(void)2038*4882a593Smuzhiyun static void disable_second_display_channel(void)
2039*4882a593Smuzhiyun {
2040*4882a593Smuzhiyun /* to disable second display channel. */
2041*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
2042*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
2043*4882a593Smuzhiyun viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
2044*4882a593Smuzhiyun }
2045*4882a593Smuzhiyun
viafb_set_dpa_gfx(int output_interface,struct GFX_DPA_SETTING * p_gfx_dpa_setting)2046*4882a593Smuzhiyun void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
2047*4882a593Smuzhiyun *p_gfx_dpa_setting)
2048*4882a593Smuzhiyun {
2049*4882a593Smuzhiyun switch (output_interface) {
2050*4882a593Smuzhiyun case INTERFACE_DVP0:
2051*4882a593Smuzhiyun {
2052*4882a593Smuzhiyun /* DVP0 Clock Polarity and Adjust: */
2053*4882a593Smuzhiyun viafb_write_reg_mask(CR96, VIACR,
2054*4882a593Smuzhiyun p_gfx_dpa_setting->DVP0, 0x0F);
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun /* DVP0 Clock and Data Pads Driving: */
2057*4882a593Smuzhiyun viafb_write_reg_mask(SR1E, VIASR,
2058*4882a593Smuzhiyun p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
2059*4882a593Smuzhiyun viafb_write_reg_mask(SR2A, VIASR,
2060*4882a593Smuzhiyun p_gfx_dpa_setting->DVP0ClockDri_S1,
2061*4882a593Smuzhiyun BIT4);
2062*4882a593Smuzhiyun viafb_write_reg_mask(SR1B, VIASR,
2063*4882a593Smuzhiyun p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
2064*4882a593Smuzhiyun viafb_write_reg_mask(SR2A, VIASR,
2065*4882a593Smuzhiyun p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
2066*4882a593Smuzhiyun break;
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun case INTERFACE_DVP1:
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun /* DVP1 Clock Polarity and Adjust: */
2072*4882a593Smuzhiyun viafb_write_reg_mask(CR9B, VIACR,
2073*4882a593Smuzhiyun p_gfx_dpa_setting->DVP1, 0x0F);
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun /* DVP1 Clock and Data Pads Driving: */
2076*4882a593Smuzhiyun viafb_write_reg_mask(SR65, VIASR,
2077*4882a593Smuzhiyun p_gfx_dpa_setting->DVP1Driving, 0x0F);
2078*4882a593Smuzhiyun break;
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun case INTERFACE_DFP_HIGH:
2082*4882a593Smuzhiyun {
2083*4882a593Smuzhiyun viafb_write_reg_mask(CR97, VIACR,
2084*4882a593Smuzhiyun p_gfx_dpa_setting->DFPHigh, 0x0F);
2085*4882a593Smuzhiyun break;
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun case INTERFACE_DFP_LOW:
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun viafb_write_reg_mask(CR99, VIACR,
2091*4882a593Smuzhiyun p_gfx_dpa_setting->DFPLow, 0x0F);
2092*4882a593Smuzhiyun break;
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun case INTERFACE_DFP:
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun viafb_write_reg_mask(CR97, VIACR,
2098*4882a593Smuzhiyun p_gfx_dpa_setting->DFPHigh, 0x0F);
2099*4882a593Smuzhiyun viafb_write_reg_mask(CR99, VIACR,
2100*4882a593Smuzhiyun p_gfx_dpa_setting->DFPLow, 0x0F);
2101*4882a593Smuzhiyun break;
2102*4882a593Smuzhiyun }
2103*4882a593Smuzhiyun }
2104*4882a593Smuzhiyun }
2105*4882a593Smuzhiyun
viafb_fill_var_timing_info(struct fb_var_screeninfo * var,const struct fb_videomode * mode)2106*4882a593Smuzhiyun void viafb_fill_var_timing_info(struct fb_var_screeninfo *var,
2107*4882a593Smuzhiyun const struct fb_videomode *mode)
2108*4882a593Smuzhiyun {
2109*4882a593Smuzhiyun var->pixclock = mode->pixclock;
2110*4882a593Smuzhiyun var->xres = mode->xres;
2111*4882a593Smuzhiyun var->yres = mode->yres;
2112*4882a593Smuzhiyun var->left_margin = mode->left_margin;
2113*4882a593Smuzhiyun var->right_margin = mode->right_margin;
2114*4882a593Smuzhiyun var->hsync_len = mode->hsync_len;
2115*4882a593Smuzhiyun var->upper_margin = mode->upper_margin;
2116*4882a593Smuzhiyun var->lower_margin = mode->lower_margin;
2117*4882a593Smuzhiyun var->vsync_len = mode->vsync_len;
2118*4882a593Smuzhiyun var->sync = mode->sync;
2119*4882a593Smuzhiyun }
2120