1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Frame buffer driver for Trident TGUI, Blade and Image series
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
6*4882a593Smuzhiyun * Copyright 2009 Krzysztof Helt <krzysztof.h1@wp.pl>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * CREDITS:(in order of appearance)
9*4882a593Smuzhiyun * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
10*4882a593Smuzhiyun * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
11*4882a593Smuzhiyun * much inspired by the XFree86 4.x Trident driver sources
12*4882a593Smuzhiyun * by Alan Hourihane the FreeVGA project
13*4882a593Smuzhiyun * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
14*4882a593Smuzhiyun * code, suggestions
15*4882a593Smuzhiyun * TODO:
16*4882a593Smuzhiyun * timing value tweaking so it looks good on every monitor in every mode
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/fb.h>
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/pci.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <video/vga.h>
27*4882a593Smuzhiyun #include <video/trident.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/i2c.h>
30*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct tridentfb_par {
33*4882a593Smuzhiyun void __iomem *io_virt; /* iospace virtual memory address */
34*4882a593Smuzhiyun u32 pseudo_pal[16];
35*4882a593Smuzhiyun int chip_id;
36*4882a593Smuzhiyun int flatpanel;
37*4882a593Smuzhiyun void (*init_accel) (struct tridentfb_par *, int, int);
38*4882a593Smuzhiyun void (*wait_engine) (struct tridentfb_par *);
39*4882a593Smuzhiyun void (*fill_rect)
40*4882a593Smuzhiyun (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
41*4882a593Smuzhiyun void (*copy_rect)
42*4882a593Smuzhiyun (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
43*4882a593Smuzhiyun void (*image_blit)
44*4882a593Smuzhiyun (struct tridentfb_par *par, const char*,
45*4882a593Smuzhiyun u32, u32, u32, u32, u32, u32);
46*4882a593Smuzhiyun unsigned char eng_oper; /* engine operation... */
47*4882a593Smuzhiyun bool ddc_registered;
48*4882a593Smuzhiyun struct i2c_adapter ddc_adapter;
49*4882a593Smuzhiyun struct i2c_algo_bit_data ddc_algo;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static struct fb_fix_screeninfo tridentfb_fix = {
53*4882a593Smuzhiyun .id = "Trident",
54*4882a593Smuzhiyun .type = FB_TYPE_PACKED_PIXELS,
55*4882a593Smuzhiyun .ypanstep = 1,
56*4882a593Smuzhiyun .visual = FB_VISUAL_PSEUDOCOLOR,
57*4882a593Smuzhiyun .accel = FB_ACCEL_NONE,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* defaults which are normally overriden by user values */
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* video mode */
63*4882a593Smuzhiyun static char *mode_option;
64*4882a593Smuzhiyun static int bpp = 8;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static int noaccel;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static int center;
69*4882a593Smuzhiyun static int stretch;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static int fp;
72*4882a593Smuzhiyun static int crt;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static int memsize;
75*4882a593Smuzhiyun static int memdiff;
76*4882a593Smuzhiyun static int nativex;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun module_param(mode_option, charp, 0);
79*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
80*4882a593Smuzhiyun module_param_named(mode, mode_option, charp, 0);
81*4882a593Smuzhiyun MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
82*4882a593Smuzhiyun module_param(bpp, int, 0);
83*4882a593Smuzhiyun module_param(center, int, 0);
84*4882a593Smuzhiyun module_param(stretch, int, 0);
85*4882a593Smuzhiyun module_param(noaccel, int, 0);
86*4882a593Smuzhiyun module_param(memsize, int, 0);
87*4882a593Smuzhiyun module_param(memdiff, int, 0);
88*4882a593Smuzhiyun module_param(nativex, int, 0);
89*4882a593Smuzhiyun module_param(fp, int, 0);
90*4882a593Smuzhiyun MODULE_PARM_DESC(fp, "Define if flatpanel is connected");
91*4882a593Smuzhiyun module_param(crt, int, 0);
92*4882a593Smuzhiyun MODULE_PARM_DESC(crt, "Define if CRT is connected");
93*4882a593Smuzhiyun
is_oldclock(int id)94*4882a593Smuzhiyun static inline int is_oldclock(int id)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun return (id == TGUI9440) ||
97*4882a593Smuzhiyun (id == TGUI9660) ||
98*4882a593Smuzhiyun (id == CYBER9320);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
is_oldprotect(int id)101*4882a593Smuzhiyun static inline int is_oldprotect(int id)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun return is_oldclock(id) ||
104*4882a593Smuzhiyun (id == PROVIDIA9685) ||
105*4882a593Smuzhiyun (id == CYBER9382) ||
106*4882a593Smuzhiyun (id == CYBER9385);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
is_blade(int id)109*4882a593Smuzhiyun static inline int is_blade(int id)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun return (id == BLADE3D) ||
112*4882a593Smuzhiyun (id == CYBERBLADEE4) ||
113*4882a593Smuzhiyun (id == CYBERBLADEi7) ||
114*4882a593Smuzhiyun (id == CYBERBLADEi7D) ||
115*4882a593Smuzhiyun (id == CYBERBLADEi1) ||
116*4882a593Smuzhiyun (id == CYBERBLADEi1D) ||
117*4882a593Smuzhiyun (id == CYBERBLADEAi1) ||
118*4882a593Smuzhiyun (id == CYBERBLADEAi1D);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
is_xp(int id)121*4882a593Smuzhiyun static inline int is_xp(int id)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun return (id == CYBERBLADEXPAi1) ||
124*4882a593Smuzhiyun (id == CYBERBLADEXPm8) ||
125*4882a593Smuzhiyun (id == CYBERBLADEXPm16);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
is3Dchip(int id)128*4882a593Smuzhiyun static inline int is3Dchip(int id)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun return is_blade(id) || is_xp(id) ||
131*4882a593Smuzhiyun (id == CYBER9397) || (id == CYBER9397DVD) ||
132*4882a593Smuzhiyun (id == CYBER9520) || (id == CYBER9525DVD) ||
133*4882a593Smuzhiyun (id == IMAGE975) || (id == IMAGE985);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
iscyber(int id)136*4882a593Smuzhiyun static inline int iscyber(int id)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun switch (id) {
139*4882a593Smuzhiyun case CYBER9388:
140*4882a593Smuzhiyun case CYBER9382:
141*4882a593Smuzhiyun case CYBER9385:
142*4882a593Smuzhiyun case CYBER9397:
143*4882a593Smuzhiyun case CYBER9397DVD:
144*4882a593Smuzhiyun case CYBER9520:
145*4882a593Smuzhiyun case CYBER9525DVD:
146*4882a593Smuzhiyun case CYBERBLADEE4:
147*4882a593Smuzhiyun case CYBERBLADEi7D:
148*4882a593Smuzhiyun case CYBERBLADEi1:
149*4882a593Smuzhiyun case CYBERBLADEi1D:
150*4882a593Smuzhiyun case CYBERBLADEAi1:
151*4882a593Smuzhiyun case CYBERBLADEAi1D:
152*4882a593Smuzhiyun case CYBERBLADEXPAi1:
153*4882a593Smuzhiyun return 1;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun case CYBER9320:
156*4882a593Smuzhiyun case CYBERBLADEi7: /* VIA MPV4 integrated version */
157*4882a593Smuzhiyun default:
158*4882a593Smuzhiyun /* case CYBERBLDAEXPm8: Strange */
159*4882a593Smuzhiyun /* case CYBERBLDAEXPm16: Strange */
160*4882a593Smuzhiyun return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
t_outb(struct tridentfb_par * p,u8 val,u16 reg)164*4882a593Smuzhiyun static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun fb_writeb(val, p->io_virt + reg);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
t_inb(struct tridentfb_par * p,u16 reg)169*4882a593Smuzhiyun static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun return fb_readb(p->io_virt + reg);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
writemmr(struct tridentfb_par * par,u16 r,u32 v)174*4882a593Smuzhiyun static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun fb_writel(v, par->io_virt + r);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
readmmr(struct tridentfb_par * par,u16 r)179*4882a593Smuzhiyun static inline u32 readmmr(struct tridentfb_par *par, u16 r)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun return fb_readl(par->io_virt + r);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define DDC_SDA_TGUI BIT(0)
185*4882a593Smuzhiyun #define DDC_SCL_TGUI BIT(1)
186*4882a593Smuzhiyun #define DDC_SCL_DRIVE_TGUI BIT(2)
187*4882a593Smuzhiyun #define DDC_SDA_DRIVE_TGUI BIT(3)
188*4882a593Smuzhiyun #define DDC_MASK_TGUI (DDC_SCL_DRIVE_TGUI | DDC_SDA_DRIVE_TGUI)
189*4882a593Smuzhiyun
tridentfb_ddc_setscl_tgui(void * data,int val)190*4882a593Smuzhiyun static void tridentfb_ddc_setscl_tgui(void *data, int val)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct tridentfb_par *par = data;
193*4882a593Smuzhiyun u8 reg = vga_mm_rcrt(par->io_virt, I2C) & DDC_MASK_TGUI;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (val)
196*4882a593Smuzhiyun reg &= ~DDC_SCL_DRIVE_TGUI; /* disable drive - don't drive hi */
197*4882a593Smuzhiyun else
198*4882a593Smuzhiyun reg |= DDC_SCL_DRIVE_TGUI; /* drive low */
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun vga_mm_wcrt(par->io_virt, I2C, reg);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
tridentfb_ddc_setsda_tgui(void * data,int val)203*4882a593Smuzhiyun static void tridentfb_ddc_setsda_tgui(void *data, int val)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct tridentfb_par *par = data;
206*4882a593Smuzhiyun u8 reg = vga_mm_rcrt(par->io_virt, I2C) & DDC_MASK_TGUI;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (val)
209*4882a593Smuzhiyun reg &= ~DDC_SDA_DRIVE_TGUI; /* disable drive - don't drive hi */
210*4882a593Smuzhiyun else
211*4882a593Smuzhiyun reg |= DDC_SDA_DRIVE_TGUI; /* drive low */
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun vga_mm_wcrt(par->io_virt, I2C, reg);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
tridentfb_ddc_getsda_tgui(void * data)216*4882a593Smuzhiyun static int tridentfb_ddc_getsda_tgui(void *data)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct tridentfb_par *par = data;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return !!(vga_mm_rcrt(par->io_virt, I2C) & DDC_SDA_TGUI);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define DDC_SDA_IN BIT(0)
224*4882a593Smuzhiyun #define DDC_SCL_OUT BIT(1)
225*4882a593Smuzhiyun #define DDC_SDA_OUT BIT(3)
226*4882a593Smuzhiyun #define DDC_SCL_IN BIT(6)
227*4882a593Smuzhiyun #define DDC_MASK (DDC_SCL_OUT | DDC_SDA_OUT)
228*4882a593Smuzhiyun
tridentfb_ddc_setscl(void * data,int val)229*4882a593Smuzhiyun static void tridentfb_ddc_setscl(void *data, int val)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct tridentfb_par *par = data;
232*4882a593Smuzhiyun unsigned char reg;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun reg = vga_mm_rcrt(par->io_virt, I2C) & DDC_MASK;
235*4882a593Smuzhiyun if (val)
236*4882a593Smuzhiyun reg |= DDC_SCL_OUT;
237*4882a593Smuzhiyun else
238*4882a593Smuzhiyun reg &= ~DDC_SCL_OUT;
239*4882a593Smuzhiyun vga_mm_wcrt(par->io_virt, I2C, reg);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
tridentfb_ddc_setsda(void * data,int val)242*4882a593Smuzhiyun static void tridentfb_ddc_setsda(void *data, int val)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct tridentfb_par *par = data;
245*4882a593Smuzhiyun unsigned char reg;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun reg = vga_mm_rcrt(par->io_virt, I2C) & DDC_MASK;
248*4882a593Smuzhiyun if (!val)
249*4882a593Smuzhiyun reg |= DDC_SDA_OUT;
250*4882a593Smuzhiyun else
251*4882a593Smuzhiyun reg &= ~DDC_SDA_OUT;
252*4882a593Smuzhiyun vga_mm_wcrt(par->io_virt, I2C, reg);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
tridentfb_ddc_getscl(void * data)255*4882a593Smuzhiyun static int tridentfb_ddc_getscl(void *data)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun struct tridentfb_par *par = data;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return !!(vga_mm_rcrt(par->io_virt, I2C) & DDC_SCL_IN);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
tridentfb_ddc_getsda(void * data)262*4882a593Smuzhiyun static int tridentfb_ddc_getsda(void *data)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct tridentfb_par *par = data;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return !!(vga_mm_rcrt(par->io_virt, I2C) & DDC_SDA_IN);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
tridentfb_setup_ddc_bus(struct fb_info * info)269*4882a593Smuzhiyun static int tridentfb_setup_ddc_bus(struct fb_info *info)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct tridentfb_par *par = info->par;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun strlcpy(par->ddc_adapter.name, info->fix.id,
274*4882a593Smuzhiyun sizeof(par->ddc_adapter.name));
275*4882a593Smuzhiyun par->ddc_adapter.owner = THIS_MODULE;
276*4882a593Smuzhiyun par->ddc_adapter.class = I2C_CLASS_DDC;
277*4882a593Smuzhiyun par->ddc_adapter.algo_data = &par->ddc_algo;
278*4882a593Smuzhiyun par->ddc_adapter.dev.parent = info->device;
279*4882a593Smuzhiyun if (is_oldclock(par->chip_id)) { /* not sure if this check is OK */
280*4882a593Smuzhiyun par->ddc_algo.setsda = tridentfb_ddc_setsda_tgui;
281*4882a593Smuzhiyun par->ddc_algo.setscl = tridentfb_ddc_setscl_tgui;
282*4882a593Smuzhiyun par->ddc_algo.getsda = tridentfb_ddc_getsda_tgui;
283*4882a593Smuzhiyun /* no getscl */
284*4882a593Smuzhiyun } else {
285*4882a593Smuzhiyun par->ddc_algo.setsda = tridentfb_ddc_setsda;
286*4882a593Smuzhiyun par->ddc_algo.setscl = tridentfb_ddc_setscl;
287*4882a593Smuzhiyun par->ddc_algo.getsda = tridentfb_ddc_getsda;
288*4882a593Smuzhiyun par->ddc_algo.getscl = tridentfb_ddc_getscl;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun par->ddc_algo.udelay = 10;
291*4882a593Smuzhiyun par->ddc_algo.timeout = 20;
292*4882a593Smuzhiyun par->ddc_algo.data = par;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun i2c_set_adapdata(&par->ddc_adapter, par);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return i2c_bit_add_bus(&par->ddc_adapter);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun * Blade specific acceleration.
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun #define point(x, y) ((y) << 16 | (x))
304*4882a593Smuzhiyun
blade_init_accel(struct tridentfb_par * par,int pitch,int bpp)305*4882a593Smuzhiyun static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun int v1 = (pitch >> 3) << 20;
308*4882a593Smuzhiyun int tmp = bpp == 24 ? 2 : (bpp >> 4);
309*4882a593Smuzhiyun int v2 = v1 | (tmp << 29);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun writemmr(par, 0x21C0, v2);
312*4882a593Smuzhiyun writemmr(par, 0x21C4, v2);
313*4882a593Smuzhiyun writemmr(par, 0x21B8, v2);
314*4882a593Smuzhiyun writemmr(par, 0x21BC, v2);
315*4882a593Smuzhiyun writemmr(par, 0x21D0, v1);
316*4882a593Smuzhiyun writemmr(par, 0x21D4, v1);
317*4882a593Smuzhiyun writemmr(par, 0x21C8, v1);
318*4882a593Smuzhiyun writemmr(par, 0x21CC, v1);
319*4882a593Smuzhiyun writemmr(par, 0x216C, 0);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
blade_wait_engine(struct tridentfb_par * par)322*4882a593Smuzhiyun static void blade_wait_engine(struct tridentfb_par *par)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun while (readmmr(par, STATUS) & 0xFA800000)
325*4882a593Smuzhiyun cpu_relax();
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
blade_fill_rect(struct tridentfb_par * par,u32 x,u32 y,u32 w,u32 h,u32 c,u32 rop)328*4882a593Smuzhiyun static void blade_fill_rect(struct tridentfb_par *par,
329*4882a593Smuzhiyun u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun writemmr(par, COLOR, c);
332*4882a593Smuzhiyun writemmr(par, ROP, rop ? ROP_X : ROP_S);
333*4882a593Smuzhiyun writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun writemmr(par, DST1, point(x, y));
336*4882a593Smuzhiyun writemmr(par, DST2, point(x + w - 1, y + h - 1));
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
blade_image_blit(struct tridentfb_par * par,const char * data,u32 x,u32 y,u32 w,u32 h,u32 c,u32 b)339*4882a593Smuzhiyun static void blade_image_blit(struct tridentfb_par *par, const char *data,
340*4882a593Smuzhiyun u32 x, u32 y, u32 w, u32 h, u32 c, u32 b)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun unsigned size = ((w + 31) >> 5) * h;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun writemmr(par, COLOR, c);
345*4882a593Smuzhiyun writemmr(par, BGCOLOR, b);
346*4882a593Smuzhiyun writemmr(par, CMD, 0xa0000000 | 3 << 19);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun writemmr(par, DST1, point(x, y));
349*4882a593Smuzhiyun writemmr(par, DST2, point(x + w - 1, y + h - 1));
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun iowrite32_rep(par->io_virt + 0x10000, data, size);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
blade_copy_rect(struct tridentfb_par * par,u32 x1,u32 y1,u32 x2,u32 y2,u32 w,u32 h)354*4882a593Smuzhiyun static void blade_copy_rect(struct tridentfb_par *par,
355*4882a593Smuzhiyun u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun int direction = 2;
358*4882a593Smuzhiyun u32 s1 = point(x1, y1);
359*4882a593Smuzhiyun u32 s2 = point(x1 + w - 1, y1 + h - 1);
360*4882a593Smuzhiyun u32 d1 = point(x2, y2);
361*4882a593Smuzhiyun u32 d2 = point(x2 + w - 1, y2 + h - 1);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
364*4882a593Smuzhiyun direction = 0;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun writemmr(par, ROP, ROP_S);
367*4882a593Smuzhiyun writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun writemmr(par, SRC1, direction ? s2 : s1);
370*4882a593Smuzhiyun writemmr(par, SRC2, direction ? s1 : s2);
371*4882a593Smuzhiyun writemmr(par, DST1, direction ? d2 : d1);
372*4882a593Smuzhiyun writemmr(par, DST2, direction ? d1 : d2);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /*
376*4882a593Smuzhiyun * BladeXP specific acceleration functions
377*4882a593Smuzhiyun */
378*4882a593Smuzhiyun
xp_init_accel(struct tridentfb_par * par,int pitch,int bpp)379*4882a593Smuzhiyun static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
382*4882a593Smuzhiyun int v1 = pitch << (bpp == 24 ? 20 : (18 + x));
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun switch (pitch << (bpp >> 3)) {
385*4882a593Smuzhiyun case 8192:
386*4882a593Smuzhiyun case 512:
387*4882a593Smuzhiyun x |= 0x00;
388*4882a593Smuzhiyun break;
389*4882a593Smuzhiyun case 1024:
390*4882a593Smuzhiyun x |= 0x04;
391*4882a593Smuzhiyun break;
392*4882a593Smuzhiyun case 2048:
393*4882a593Smuzhiyun x |= 0x08;
394*4882a593Smuzhiyun break;
395*4882a593Smuzhiyun case 4096:
396*4882a593Smuzhiyun x |= 0x0C;
397*4882a593Smuzhiyun break;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun t_outb(par, x, 0x2125);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun par->eng_oper = x | 0x40;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun writemmr(par, 0x2154, v1);
405*4882a593Smuzhiyun writemmr(par, 0x2150, v1);
406*4882a593Smuzhiyun t_outb(par, 3, 0x2126);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
xp_wait_engine(struct tridentfb_par * par)409*4882a593Smuzhiyun static void xp_wait_engine(struct tridentfb_par *par)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun int count = 0;
412*4882a593Smuzhiyun int timeout = 0;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun while (t_inb(par, STATUS) & 0x80) {
415*4882a593Smuzhiyun count++;
416*4882a593Smuzhiyun if (count == 10000000) {
417*4882a593Smuzhiyun /* Timeout */
418*4882a593Smuzhiyun count = 9990000;
419*4882a593Smuzhiyun timeout++;
420*4882a593Smuzhiyun if (timeout == 8) {
421*4882a593Smuzhiyun /* Reset engine */
422*4882a593Smuzhiyun t_outb(par, 0x00, STATUS);
423*4882a593Smuzhiyun return;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun cpu_relax();
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
xp_fill_rect(struct tridentfb_par * par,u32 x,u32 y,u32 w,u32 h,u32 c,u32 rop)430*4882a593Smuzhiyun static void xp_fill_rect(struct tridentfb_par *par,
431*4882a593Smuzhiyun u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun writemmr(par, 0x2127, ROP_P);
434*4882a593Smuzhiyun writemmr(par, 0x2158, c);
435*4882a593Smuzhiyun writemmr(par, DRAWFL, 0x4000);
436*4882a593Smuzhiyun writemmr(par, OLDDIM, point(h, w));
437*4882a593Smuzhiyun writemmr(par, OLDDST, point(y, x));
438*4882a593Smuzhiyun t_outb(par, 0x01, OLDCMD);
439*4882a593Smuzhiyun t_outb(par, par->eng_oper, 0x2125);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
xp_copy_rect(struct tridentfb_par * par,u32 x1,u32 y1,u32 x2,u32 y2,u32 w,u32 h)442*4882a593Smuzhiyun static void xp_copy_rect(struct tridentfb_par *par,
443*4882a593Smuzhiyun u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
446*4882a593Smuzhiyun int direction = 0x0004;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if ((x1 < x2) && (y1 == y2)) {
449*4882a593Smuzhiyun direction |= 0x0200;
450*4882a593Smuzhiyun x1_tmp = x1 + w - 1;
451*4882a593Smuzhiyun x2_tmp = x2 + w - 1;
452*4882a593Smuzhiyun } else {
453*4882a593Smuzhiyun x1_tmp = x1;
454*4882a593Smuzhiyun x2_tmp = x2;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (y1 < y2) {
458*4882a593Smuzhiyun direction |= 0x0100;
459*4882a593Smuzhiyun y1_tmp = y1 + h - 1;
460*4882a593Smuzhiyun y2_tmp = y2 + h - 1;
461*4882a593Smuzhiyun } else {
462*4882a593Smuzhiyun y1_tmp = y1;
463*4882a593Smuzhiyun y2_tmp = y2;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun writemmr(par, DRAWFL, direction);
467*4882a593Smuzhiyun t_outb(par, ROP_S, 0x2127);
468*4882a593Smuzhiyun writemmr(par, OLDSRC, point(y1_tmp, x1_tmp));
469*4882a593Smuzhiyun writemmr(par, OLDDST, point(y2_tmp, x2_tmp));
470*4882a593Smuzhiyun writemmr(par, OLDDIM, point(h, w));
471*4882a593Smuzhiyun t_outb(par, 0x01, OLDCMD);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /*
475*4882a593Smuzhiyun * Image specific acceleration functions
476*4882a593Smuzhiyun */
image_init_accel(struct tridentfb_par * par,int pitch,int bpp)477*4882a593Smuzhiyun static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun int tmp = bpp == 24 ? 2: (bpp >> 4);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun writemmr(par, 0x2120, 0xF0000000);
482*4882a593Smuzhiyun writemmr(par, 0x2120, 0x40000000 | tmp);
483*4882a593Smuzhiyun writemmr(par, 0x2120, 0x80000000);
484*4882a593Smuzhiyun writemmr(par, 0x2144, 0x00000000);
485*4882a593Smuzhiyun writemmr(par, 0x2148, 0x00000000);
486*4882a593Smuzhiyun writemmr(par, 0x2150, 0x00000000);
487*4882a593Smuzhiyun writemmr(par, 0x2154, 0x00000000);
488*4882a593Smuzhiyun writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
489*4882a593Smuzhiyun writemmr(par, 0x216C, 0x00000000);
490*4882a593Smuzhiyun writemmr(par, 0x2170, 0x00000000);
491*4882a593Smuzhiyun writemmr(par, 0x217C, 0x00000000);
492*4882a593Smuzhiyun writemmr(par, 0x2120, 0x10000000);
493*4882a593Smuzhiyun writemmr(par, 0x2130, (2047 << 16) | 2047);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
image_wait_engine(struct tridentfb_par * par)496*4882a593Smuzhiyun static void image_wait_engine(struct tridentfb_par *par)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun while (readmmr(par, 0x2164) & 0xF0000000)
499*4882a593Smuzhiyun cpu_relax();
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
image_fill_rect(struct tridentfb_par * par,u32 x,u32 y,u32 w,u32 h,u32 c,u32 rop)502*4882a593Smuzhiyun static void image_fill_rect(struct tridentfb_par *par,
503*4882a593Smuzhiyun u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun writemmr(par, 0x2120, 0x80000000);
506*4882a593Smuzhiyun writemmr(par, 0x2120, 0x90000000 | ROP_S);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun writemmr(par, 0x2144, c);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun writemmr(par, DST1, point(x, y));
511*4882a593Smuzhiyun writemmr(par, DST2, point(x + w - 1, y + h - 1));
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
image_copy_rect(struct tridentfb_par * par,u32 x1,u32 y1,u32 x2,u32 y2,u32 w,u32 h)516*4882a593Smuzhiyun static void image_copy_rect(struct tridentfb_par *par,
517*4882a593Smuzhiyun u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun int direction = 0x4;
520*4882a593Smuzhiyun u32 s1 = point(x1, y1);
521*4882a593Smuzhiyun u32 s2 = point(x1 + w - 1, y1 + h - 1);
522*4882a593Smuzhiyun u32 d1 = point(x2, y2);
523*4882a593Smuzhiyun u32 d2 = point(x2 + w - 1, y2 + h - 1);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
526*4882a593Smuzhiyun direction = 0;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun writemmr(par, 0x2120, 0x80000000);
529*4882a593Smuzhiyun writemmr(par, 0x2120, 0x90000000 | ROP_S);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun writemmr(par, SRC1, direction ? s2 : s1);
532*4882a593Smuzhiyun writemmr(par, SRC2, direction ? s1 : s2);
533*4882a593Smuzhiyun writemmr(par, DST1, direction ? d2 : d1);
534*4882a593Smuzhiyun writemmr(par, DST2, direction ? d1 : d2);
535*4882a593Smuzhiyun writemmr(par, 0x2124,
536*4882a593Smuzhiyun 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /*
540*4882a593Smuzhiyun * TGUI 9440/96XX acceleration
541*4882a593Smuzhiyun */
542*4882a593Smuzhiyun
tgui_init_accel(struct tridentfb_par * par,int pitch,int bpp)543*4882a593Smuzhiyun static void tgui_init_accel(struct tridentfb_par *par, int pitch, int bpp)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* disable clipping */
548*4882a593Smuzhiyun writemmr(par, 0x2148, 0);
549*4882a593Smuzhiyun writemmr(par, 0x214C, point(4095, 2047));
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun switch ((pitch * bpp) / 8) {
552*4882a593Smuzhiyun case 8192:
553*4882a593Smuzhiyun case 512:
554*4882a593Smuzhiyun x |= 0x00;
555*4882a593Smuzhiyun break;
556*4882a593Smuzhiyun case 1024:
557*4882a593Smuzhiyun x |= 0x04;
558*4882a593Smuzhiyun break;
559*4882a593Smuzhiyun case 2048:
560*4882a593Smuzhiyun x |= 0x08;
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun case 4096:
563*4882a593Smuzhiyun x |= 0x0C;
564*4882a593Smuzhiyun break;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun fb_writew(x, par->io_virt + 0x2122);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
tgui_fill_rect(struct tridentfb_par * par,u32 x,u32 y,u32 w,u32 h,u32 c,u32 rop)570*4882a593Smuzhiyun static void tgui_fill_rect(struct tridentfb_par *par,
571*4882a593Smuzhiyun u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun t_outb(par, ROP_P, 0x2127);
574*4882a593Smuzhiyun writemmr(par, OLDCLR, c);
575*4882a593Smuzhiyun writemmr(par, DRAWFL, 0x4020);
576*4882a593Smuzhiyun writemmr(par, OLDDIM, point(w - 1, h - 1));
577*4882a593Smuzhiyun writemmr(par, OLDDST, point(x, y));
578*4882a593Smuzhiyun t_outb(par, 1, OLDCMD);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
tgui_copy_rect(struct tridentfb_par * par,u32 x1,u32 y1,u32 x2,u32 y2,u32 w,u32 h)581*4882a593Smuzhiyun static void tgui_copy_rect(struct tridentfb_par *par,
582*4882a593Smuzhiyun u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun int flags = 0;
585*4882a593Smuzhiyun u16 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if ((x1 < x2) && (y1 == y2)) {
588*4882a593Smuzhiyun flags |= 0x0200;
589*4882a593Smuzhiyun x1_tmp = x1 + w - 1;
590*4882a593Smuzhiyun x2_tmp = x2 + w - 1;
591*4882a593Smuzhiyun } else {
592*4882a593Smuzhiyun x1_tmp = x1;
593*4882a593Smuzhiyun x2_tmp = x2;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (y1 < y2) {
597*4882a593Smuzhiyun flags |= 0x0100;
598*4882a593Smuzhiyun y1_tmp = y1 + h - 1;
599*4882a593Smuzhiyun y2_tmp = y2 + h - 1;
600*4882a593Smuzhiyun } else {
601*4882a593Smuzhiyun y1_tmp = y1;
602*4882a593Smuzhiyun y2_tmp = y2;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun writemmr(par, DRAWFL, 0x4 | flags);
606*4882a593Smuzhiyun t_outb(par, ROP_S, 0x2127);
607*4882a593Smuzhiyun writemmr(par, OLDSRC, point(x1_tmp, y1_tmp));
608*4882a593Smuzhiyun writemmr(par, OLDDST, point(x2_tmp, y2_tmp));
609*4882a593Smuzhiyun writemmr(par, OLDDIM, point(w - 1, h - 1));
610*4882a593Smuzhiyun t_outb(par, 1, OLDCMD);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /*
614*4882a593Smuzhiyun * Accel functions called by the upper layers
615*4882a593Smuzhiyun */
tridentfb_fillrect(struct fb_info * info,const struct fb_fillrect * fr)616*4882a593Smuzhiyun static void tridentfb_fillrect(struct fb_info *info,
617*4882a593Smuzhiyun const struct fb_fillrect *fr)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun struct tridentfb_par *par = info->par;
620*4882a593Smuzhiyun int col;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (info->flags & FBINFO_HWACCEL_DISABLED) {
623*4882a593Smuzhiyun cfb_fillrect(info, fr);
624*4882a593Smuzhiyun return;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun if (info->var.bits_per_pixel == 8) {
627*4882a593Smuzhiyun col = fr->color;
628*4882a593Smuzhiyun col |= col << 8;
629*4882a593Smuzhiyun col |= col << 16;
630*4882a593Smuzhiyun } else
631*4882a593Smuzhiyun col = ((u32 *)(info->pseudo_palette))[fr->color];
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun par->wait_engine(par);
634*4882a593Smuzhiyun par->fill_rect(par, fr->dx, fr->dy, fr->width,
635*4882a593Smuzhiyun fr->height, col, fr->rop);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
tridentfb_imageblit(struct fb_info * info,const struct fb_image * img)638*4882a593Smuzhiyun static void tridentfb_imageblit(struct fb_info *info,
639*4882a593Smuzhiyun const struct fb_image *img)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun struct tridentfb_par *par = info->par;
642*4882a593Smuzhiyun int col, bgcol;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun if ((info->flags & FBINFO_HWACCEL_DISABLED) || img->depth != 1) {
645*4882a593Smuzhiyun cfb_imageblit(info, img);
646*4882a593Smuzhiyun return;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun if (info->var.bits_per_pixel == 8) {
649*4882a593Smuzhiyun col = img->fg_color;
650*4882a593Smuzhiyun col |= col << 8;
651*4882a593Smuzhiyun col |= col << 16;
652*4882a593Smuzhiyun bgcol = img->bg_color;
653*4882a593Smuzhiyun bgcol |= bgcol << 8;
654*4882a593Smuzhiyun bgcol |= bgcol << 16;
655*4882a593Smuzhiyun } else {
656*4882a593Smuzhiyun col = ((u32 *)(info->pseudo_palette))[img->fg_color];
657*4882a593Smuzhiyun bgcol = ((u32 *)(info->pseudo_palette))[img->bg_color];
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun par->wait_engine(par);
661*4882a593Smuzhiyun if (par->image_blit)
662*4882a593Smuzhiyun par->image_blit(par, img->data, img->dx, img->dy,
663*4882a593Smuzhiyun img->width, img->height, col, bgcol);
664*4882a593Smuzhiyun else
665*4882a593Smuzhiyun cfb_imageblit(info, img);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
tridentfb_copyarea(struct fb_info * info,const struct fb_copyarea * ca)668*4882a593Smuzhiyun static void tridentfb_copyarea(struct fb_info *info,
669*4882a593Smuzhiyun const struct fb_copyarea *ca)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun struct tridentfb_par *par = info->par;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (info->flags & FBINFO_HWACCEL_DISABLED) {
674*4882a593Smuzhiyun cfb_copyarea(info, ca);
675*4882a593Smuzhiyun return;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun par->wait_engine(par);
678*4882a593Smuzhiyun par->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
679*4882a593Smuzhiyun ca->width, ca->height);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
tridentfb_sync(struct fb_info * info)682*4882a593Smuzhiyun static int tridentfb_sync(struct fb_info *info)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun struct tridentfb_par *par = info->par;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun if (!(info->flags & FBINFO_HWACCEL_DISABLED))
687*4882a593Smuzhiyun par->wait_engine(par);
688*4882a593Smuzhiyun return 0;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /*
692*4882a593Smuzhiyun * Hardware access functions
693*4882a593Smuzhiyun */
694*4882a593Smuzhiyun
read3X4(struct tridentfb_par * par,int reg)695*4882a593Smuzhiyun static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun return vga_mm_rcrt(par->io_virt, reg);
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
write3X4(struct tridentfb_par * par,int reg,unsigned char val)700*4882a593Smuzhiyun static inline void write3X4(struct tridentfb_par *par, int reg,
701*4882a593Smuzhiyun unsigned char val)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun vga_mm_wcrt(par->io_virt, reg, val);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
read3CE(struct tridentfb_par * par,unsigned char reg)706*4882a593Smuzhiyun static inline unsigned char read3CE(struct tridentfb_par *par,
707*4882a593Smuzhiyun unsigned char reg)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun return vga_mm_rgfx(par->io_virt, reg);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
writeAttr(struct tridentfb_par * par,int reg,unsigned char val)712*4882a593Smuzhiyun static inline void writeAttr(struct tridentfb_par *par, int reg,
713*4882a593Smuzhiyun unsigned char val)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
716*4882a593Smuzhiyun vga_mm_wattr(par->io_virt, reg, val);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
write3CE(struct tridentfb_par * par,int reg,unsigned char val)719*4882a593Smuzhiyun static inline void write3CE(struct tridentfb_par *par, int reg,
720*4882a593Smuzhiyun unsigned char val)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun vga_mm_wgfx(par->io_virt, reg, val);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
enable_mmio(struct tridentfb_par * par)725*4882a593Smuzhiyun static void enable_mmio(struct tridentfb_par *par)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun /* Goto New Mode */
728*4882a593Smuzhiyun vga_io_rseq(0x0B);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* Unprotect registers */
731*4882a593Smuzhiyun vga_io_wseq(NewMode1, 0x80);
732*4882a593Smuzhiyun if (!is_oldprotect(par->chip_id))
733*4882a593Smuzhiyun vga_io_wseq(Protection, 0x92);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* Enable MMIO */
736*4882a593Smuzhiyun outb(PCIReg, 0x3D4);
737*4882a593Smuzhiyun outb(inb(0x3D5) | 0x01, 0x3D5);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
disable_mmio(struct tridentfb_par * par)740*4882a593Smuzhiyun static void disable_mmio(struct tridentfb_par *par)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun /* Goto New Mode */
743*4882a593Smuzhiyun vga_mm_rseq(par->io_virt, 0x0B);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* Unprotect registers */
746*4882a593Smuzhiyun vga_mm_wseq(par->io_virt, NewMode1, 0x80);
747*4882a593Smuzhiyun if (!is_oldprotect(par->chip_id))
748*4882a593Smuzhiyun vga_mm_wseq(par->io_virt, Protection, 0x92);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* Disable MMIO */
751*4882a593Smuzhiyun t_outb(par, PCIReg, 0x3D4);
752*4882a593Smuzhiyun t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
crtc_unlock(struct tridentfb_par * par)755*4882a593Smuzhiyun static inline void crtc_unlock(struct tridentfb_par *par)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun write3X4(par, VGA_CRTC_V_SYNC_END,
758*4882a593Smuzhiyun read3X4(par, VGA_CRTC_V_SYNC_END) & 0x7F);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* Return flat panel's maximum x resolution */
get_nativex(struct tridentfb_par * par)762*4882a593Smuzhiyun static int get_nativex(struct tridentfb_par *par)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun int x, y, tmp;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (nativex)
767*4882a593Smuzhiyun return nativex;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun tmp = (read3CE(par, VertStretch) >> 4) & 3;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun switch (tmp) {
772*4882a593Smuzhiyun case 0:
773*4882a593Smuzhiyun x = 1280; y = 1024;
774*4882a593Smuzhiyun break;
775*4882a593Smuzhiyun case 2:
776*4882a593Smuzhiyun x = 1024; y = 768;
777*4882a593Smuzhiyun break;
778*4882a593Smuzhiyun case 3:
779*4882a593Smuzhiyun x = 800; y = 600;
780*4882a593Smuzhiyun break;
781*4882a593Smuzhiyun case 1:
782*4882a593Smuzhiyun default:
783*4882a593Smuzhiyun x = 640; y = 480;
784*4882a593Smuzhiyun break;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun output("%dx%d flat panel found\n", x, y);
788*4882a593Smuzhiyun return x;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* Set pitch */
set_lwidth(struct tridentfb_par * par,int width)792*4882a593Smuzhiyun static inline void set_lwidth(struct tridentfb_par *par, int width)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun write3X4(par, VGA_CRTC_OFFSET, width & 0xFF);
795*4882a593Smuzhiyun /* chips older than TGUI9660 have only 1 width bit in AddColReg */
796*4882a593Smuzhiyun /* touching the other one breaks I2C/DDC */
797*4882a593Smuzhiyun if (par->chip_id == TGUI9440 || par->chip_id == CYBER9320)
798*4882a593Smuzhiyun write3X4(par, AddColReg,
799*4882a593Smuzhiyun (read3X4(par, AddColReg) & 0xEF) | ((width & 0x100) >> 4));
800*4882a593Smuzhiyun else
801*4882a593Smuzhiyun write3X4(par, AddColReg,
802*4882a593Smuzhiyun (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* For resolutions smaller than FP resolution stretch */
screen_stretch(struct tridentfb_par * par)806*4882a593Smuzhiyun static void screen_stretch(struct tridentfb_par *par)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun if (par->chip_id != CYBERBLADEXPAi1)
809*4882a593Smuzhiyun write3CE(par, BiosReg, 0);
810*4882a593Smuzhiyun else
811*4882a593Smuzhiyun write3CE(par, BiosReg, 8);
812*4882a593Smuzhiyun write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
813*4882a593Smuzhiyun write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* For resolutions smaller than FP resolution center */
screen_center(struct tridentfb_par * par)817*4882a593Smuzhiyun static inline void screen_center(struct tridentfb_par *par)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
820*4882a593Smuzhiyun write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun /* Address of first shown pixel in display memory */
set_screen_start(struct tridentfb_par * par,int base)824*4882a593Smuzhiyun static void set_screen_start(struct tridentfb_par *par, int base)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun u8 tmp;
827*4882a593Smuzhiyun write3X4(par, VGA_CRTC_START_LO, base & 0xFF);
828*4882a593Smuzhiyun write3X4(par, VGA_CRTC_START_HI, (base & 0xFF00) >> 8);
829*4882a593Smuzhiyun tmp = read3X4(par, CRTCModuleTest) & 0xDF;
830*4882a593Smuzhiyun write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
831*4882a593Smuzhiyun tmp = read3X4(par, CRTHiOrd) & 0xF8;
832*4882a593Smuzhiyun write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* Set dotclock frequency */
set_vclk(struct tridentfb_par * par,unsigned long freq)836*4882a593Smuzhiyun static void set_vclk(struct tridentfb_par *par, unsigned long freq)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun int m, n, k;
839*4882a593Smuzhiyun unsigned long fi, d, di;
840*4882a593Smuzhiyun unsigned char best_m = 0, best_n = 0, best_k = 0;
841*4882a593Smuzhiyun unsigned char hi, lo;
842*4882a593Smuzhiyun unsigned char shift = !is_oldclock(par->chip_id) ? 2 : 1;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun d = 20000;
845*4882a593Smuzhiyun for (k = shift; k >= 0; k--)
846*4882a593Smuzhiyun for (m = 1; m < 32; m++) {
847*4882a593Smuzhiyun n = ((m + 2) << shift) - 8;
848*4882a593Smuzhiyun for (n = (n < 0 ? 0 : n); n < 122; n++) {
849*4882a593Smuzhiyun fi = ((14318l * (n + 8)) / (m + 2)) >> k;
850*4882a593Smuzhiyun di = abs(fi - freq);
851*4882a593Smuzhiyun if (di < d || (di == d && k == best_k)) {
852*4882a593Smuzhiyun d = di;
853*4882a593Smuzhiyun best_n = n;
854*4882a593Smuzhiyun best_m = m;
855*4882a593Smuzhiyun best_k = k;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun if (fi > freq)
858*4882a593Smuzhiyun break;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun if (is_oldclock(par->chip_id)) {
863*4882a593Smuzhiyun lo = best_n | (best_m << 7);
864*4882a593Smuzhiyun hi = (best_m >> 1) | (best_k << 4);
865*4882a593Smuzhiyun } else {
866*4882a593Smuzhiyun lo = best_n;
867*4882a593Smuzhiyun hi = best_m | (best_k << 6);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (is3Dchip(par->chip_id)) {
871*4882a593Smuzhiyun vga_mm_wseq(par->io_virt, ClockHigh, hi);
872*4882a593Smuzhiyun vga_mm_wseq(par->io_virt, ClockLow, lo);
873*4882a593Smuzhiyun } else {
874*4882a593Smuzhiyun t_outb(par, lo, 0x43C8);
875*4882a593Smuzhiyun t_outb(par, hi, 0x43C9);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun debug("VCLK = %X %X\n", hi, lo);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /* Set number of lines for flat panels*/
set_number_of_lines(struct tridentfb_par * par,int lines)881*4882a593Smuzhiyun static void set_number_of_lines(struct tridentfb_par *par, int lines)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun int tmp = read3CE(par, CyberEnhance) & 0x8F;
884*4882a593Smuzhiyun if (lines > 1024)
885*4882a593Smuzhiyun tmp |= 0x50;
886*4882a593Smuzhiyun else if (lines > 768)
887*4882a593Smuzhiyun tmp |= 0x30;
888*4882a593Smuzhiyun else if (lines > 600)
889*4882a593Smuzhiyun tmp |= 0x20;
890*4882a593Smuzhiyun else if (lines > 480)
891*4882a593Smuzhiyun tmp |= 0x10;
892*4882a593Smuzhiyun write3CE(par, CyberEnhance, tmp);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /*
896*4882a593Smuzhiyun * If we see that FP is active we assume we have one.
897*4882a593Smuzhiyun * Otherwise we have a CRT display. User can override.
898*4882a593Smuzhiyun */
is_flatpanel(struct tridentfb_par * par)899*4882a593Smuzhiyun static int is_flatpanel(struct tridentfb_par *par)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun if (fp)
902*4882a593Smuzhiyun return 1;
903*4882a593Smuzhiyun if (crt || !iscyber(par->chip_id))
904*4882a593Smuzhiyun return 0;
905*4882a593Smuzhiyun return (read3CE(par, FPConfig) & 0x10) ? 1 : 0;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun /* Try detecting the video memory size */
get_memsize(struct tridentfb_par * par)909*4882a593Smuzhiyun static unsigned int get_memsize(struct tridentfb_par *par)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun unsigned char tmp, tmp2;
912*4882a593Smuzhiyun unsigned int k;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* If memory size provided by user */
915*4882a593Smuzhiyun if (memsize)
916*4882a593Smuzhiyun k = memsize * Kb;
917*4882a593Smuzhiyun else
918*4882a593Smuzhiyun switch (par->chip_id) {
919*4882a593Smuzhiyun case CYBER9525DVD:
920*4882a593Smuzhiyun k = 2560 * Kb;
921*4882a593Smuzhiyun break;
922*4882a593Smuzhiyun default:
923*4882a593Smuzhiyun tmp = read3X4(par, SPR) & 0x0F;
924*4882a593Smuzhiyun switch (tmp) {
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun case 0x01:
927*4882a593Smuzhiyun k = 512 * Kb;
928*4882a593Smuzhiyun break;
929*4882a593Smuzhiyun case 0x02:
930*4882a593Smuzhiyun k = 6 * Mb; /* XP */
931*4882a593Smuzhiyun break;
932*4882a593Smuzhiyun case 0x03:
933*4882a593Smuzhiyun k = 1 * Mb;
934*4882a593Smuzhiyun break;
935*4882a593Smuzhiyun case 0x04:
936*4882a593Smuzhiyun k = 8 * Mb;
937*4882a593Smuzhiyun break;
938*4882a593Smuzhiyun case 0x06:
939*4882a593Smuzhiyun k = 10 * Mb; /* XP */
940*4882a593Smuzhiyun break;
941*4882a593Smuzhiyun case 0x07:
942*4882a593Smuzhiyun k = 2 * Mb;
943*4882a593Smuzhiyun break;
944*4882a593Smuzhiyun case 0x08:
945*4882a593Smuzhiyun k = 12 * Mb; /* XP */
946*4882a593Smuzhiyun break;
947*4882a593Smuzhiyun case 0x0A:
948*4882a593Smuzhiyun k = 14 * Mb; /* XP */
949*4882a593Smuzhiyun break;
950*4882a593Smuzhiyun case 0x0C:
951*4882a593Smuzhiyun k = 16 * Mb; /* XP */
952*4882a593Smuzhiyun break;
953*4882a593Smuzhiyun case 0x0E: /* XP */
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun tmp2 = vga_mm_rseq(par->io_virt, 0xC1);
956*4882a593Smuzhiyun switch (tmp2) {
957*4882a593Smuzhiyun case 0x00:
958*4882a593Smuzhiyun k = 20 * Mb;
959*4882a593Smuzhiyun break;
960*4882a593Smuzhiyun case 0x01:
961*4882a593Smuzhiyun k = 24 * Mb;
962*4882a593Smuzhiyun break;
963*4882a593Smuzhiyun case 0x10:
964*4882a593Smuzhiyun k = 28 * Mb;
965*4882a593Smuzhiyun break;
966*4882a593Smuzhiyun case 0x11:
967*4882a593Smuzhiyun k = 32 * Mb;
968*4882a593Smuzhiyun break;
969*4882a593Smuzhiyun default:
970*4882a593Smuzhiyun k = 1 * Mb;
971*4882a593Smuzhiyun break;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun break;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun case 0x0F:
976*4882a593Smuzhiyun k = 4 * Mb;
977*4882a593Smuzhiyun break;
978*4882a593Smuzhiyun default:
979*4882a593Smuzhiyun k = 1 * Mb;
980*4882a593Smuzhiyun break;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun k -= memdiff * Kb;
985*4882a593Smuzhiyun output("framebuffer size = %d Kb\n", k / Kb);
986*4882a593Smuzhiyun return k;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /* See if we can handle the video mode described in var */
tridentfb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)990*4882a593Smuzhiyun static int tridentfb_check_var(struct fb_var_screeninfo *var,
991*4882a593Smuzhiyun struct fb_info *info)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun struct tridentfb_par *par = info->par;
994*4882a593Smuzhiyun int bpp = var->bits_per_pixel;
995*4882a593Smuzhiyun int line_length;
996*4882a593Smuzhiyun int ramdac = 230000; /* 230MHz for most 3D chips */
997*4882a593Smuzhiyun debug("enter\n");
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /* check color depth */
1000*4882a593Smuzhiyun if (bpp == 24)
1001*4882a593Smuzhiyun bpp = var->bits_per_pixel = 32;
1002*4882a593Smuzhiyun if (bpp != 8 && bpp != 16 && bpp != 32)
1003*4882a593Smuzhiyun return -EINVAL;
1004*4882a593Smuzhiyun if (par->chip_id == TGUI9440 && bpp == 32)
1005*4882a593Smuzhiyun return -EINVAL;
1006*4882a593Smuzhiyun /* check whether resolution fits on panel and in memory */
1007*4882a593Smuzhiyun if (par->flatpanel && nativex && var->xres > nativex)
1008*4882a593Smuzhiyun return -EINVAL;
1009*4882a593Smuzhiyun /* various resolution checks */
1010*4882a593Smuzhiyun var->xres = (var->xres + 7) & ~0x7;
1011*4882a593Smuzhiyun if (var->xres > var->xres_virtual)
1012*4882a593Smuzhiyun var->xres_virtual = var->xres;
1013*4882a593Smuzhiyun if (var->yres > var->yres_virtual)
1014*4882a593Smuzhiyun var->yres_virtual = var->yres;
1015*4882a593Smuzhiyun if (var->xres_virtual > 4095 || var->yres > 2048)
1016*4882a593Smuzhiyun return -EINVAL;
1017*4882a593Smuzhiyun /* prevent from position overflow for acceleration */
1018*4882a593Smuzhiyun if (var->yres_virtual > 0xffff)
1019*4882a593Smuzhiyun return -EINVAL;
1020*4882a593Smuzhiyun line_length = var->xres_virtual * bpp / 8;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun if (!is3Dchip(par->chip_id) &&
1023*4882a593Smuzhiyun !(info->flags & FBINFO_HWACCEL_DISABLED)) {
1024*4882a593Smuzhiyun /* acceleration requires line length to be power of 2 */
1025*4882a593Smuzhiyun if (line_length <= 512)
1026*4882a593Smuzhiyun var->xres_virtual = 512 * 8 / bpp;
1027*4882a593Smuzhiyun else if (line_length <= 1024)
1028*4882a593Smuzhiyun var->xres_virtual = 1024 * 8 / bpp;
1029*4882a593Smuzhiyun else if (line_length <= 2048)
1030*4882a593Smuzhiyun var->xres_virtual = 2048 * 8 / bpp;
1031*4882a593Smuzhiyun else if (line_length <= 4096)
1032*4882a593Smuzhiyun var->xres_virtual = 4096 * 8 / bpp;
1033*4882a593Smuzhiyun else if (line_length <= 8192)
1034*4882a593Smuzhiyun var->xres_virtual = 8192 * 8 / bpp;
1035*4882a593Smuzhiyun else
1036*4882a593Smuzhiyun return -EINVAL;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun line_length = var->xres_virtual * bpp / 8;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* datasheet specifies how to set panning only up to 4 MB */
1042*4882a593Smuzhiyun if (line_length * (var->yres_virtual - var->yres) > (4 << 20))
1043*4882a593Smuzhiyun var->yres_virtual = ((4 << 20) / line_length) + var->yres;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun if (line_length * var->yres_virtual > info->fix.smem_len)
1046*4882a593Smuzhiyun return -EINVAL;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun switch (bpp) {
1049*4882a593Smuzhiyun case 8:
1050*4882a593Smuzhiyun var->red.offset = 0;
1051*4882a593Smuzhiyun var->red.length = 8;
1052*4882a593Smuzhiyun var->green = var->red;
1053*4882a593Smuzhiyun var->blue = var->red;
1054*4882a593Smuzhiyun break;
1055*4882a593Smuzhiyun case 16:
1056*4882a593Smuzhiyun var->red.offset = 11;
1057*4882a593Smuzhiyun var->green.offset = 5;
1058*4882a593Smuzhiyun var->blue.offset = 0;
1059*4882a593Smuzhiyun var->red.length = 5;
1060*4882a593Smuzhiyun var->green.length = 6;
1061*4882a593Smuzhiyun var->blue.length = 5;
1062*4882a593Smuzhiyun break;
1063*4882a593Smuzhiyun case 32:
1064*4882a593Smuzhiyun var->red.offset = 16;
1065*4882a593Smuzhiyun var->green.offset = 8;
1066*4882a593Smuzhiyun var->blue.offset = 0;
1067*4882a593Smuzhiyun var->red.length = 8;
1068*4882a593Smuzhiyun var->green.length = 8;
1069*4882a593Smuzhiyun var->blue.length = 8;
1070*4882a593Smuzhiyun break;
1071*4882a593Smuzhiyun default:
1072*4882a593Smuzhiyun return -EINVAL;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun if (is_xp(par->chip_id))
1076*4882a593Smuzhiyun ramdac = 350000;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun switch (par->chip_id) {
1079*4882a593Smuzhiyun case TGUI9440:
1080*4882a593Smuzhiyun ramdac = (bpp >= 16) ? 45000 : 90000;
1081*4882a593Smuzhiyun break;
1082*4882a593Smuzhiyun case CYBER9320:
1083*4882a593Smuzhiyun case TGUI9660:
1084*4882a593Smuzhiyun ramdac = 135000;
1085*4882a593Smuzhiyun break;
1086*4882a593Smuzhiyun case PROVIDIA9685:
1087*4882a593Smuzhiyun case CYBER9388:
1088*4882a593Smuzhiyun case CYBER9382:
1089*4882a593Smuzhiyun case CYBER9385:
1090*4882a593Smuzhiyun ramdac = 170000;
1091*4882a593Smuzhiyun break;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* The clock is doubled for 32 bpp */
1095*4882a593Smuzhiyun if (bpp == 32)
1096*4882a593Smuzhiyun ramdac /= 2;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (PICOS2KHZ(var->pixclock) > ramdac)
1099*4882a593Smuzhiyun return -EINVAL;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun debug("exit\n");
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun return 0;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* Pan the display */
tridentfb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)1108*4882a593Smuzhiyun static int tridentfb_pan_display(struct fb_var_screeninfo *var,
1109*4882a593Smuzhiyun struct fb_info *info)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun struct tridentfb_par *par = info->par;
1112*4882a593Smuzhiyun unsigned int offset;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun debug("enter\n");
1115*4882a593Smuzhiyun offset = (var->xoffset + (var->yoffset * info->var.xres_virtual))
1116*4882a593Smuzhiyun * info->var.bits_per_pixel / 32;
1117*4882a593Smuzhiyun set_screen_start(par, offset);
1118*4882a593Smuzhiyun debug("exit\n");
1119*4882a593Smuzhiyun return 0;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
shadowmode_on(struct tridentfb_par * par)1122*4882a593Smuzhiyun static inline void shadowmode_on(struct tridentfb_par *par)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
shadowmode_off(struct tridentfb_par * par)1127*4882a593Smuzhiyun static inline void shadowmode_off(struct tridentfb_par *par)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun write3CE(par, CyberControl, read3CE(par, CyberControl) & 0x7E);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /* Set the hardware to the requested video mode */
tridentfb_set_par(struct fb_info * info)1133*4882a593Smuzhiyun static int tridentfb_set_par(struct fb_info *info)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun struct tridentfb_par *par = info->par;
1136*4882a593Smuzhiyun u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
1137*4882a593Smuzhiyun u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
1138*4882a593Smuzhiyun struct fb_var_screeninfo *var = &info->var;
1139*4882a593Smuzhiyun int bpp = var->bits_per_pixel;
1140*4882a593Smuzhiyun unsigned char tmp;
1141*4882a593Smuzhiyun unsigned long vclk;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun debug("enter\n");
1144*4882a593Smuzhiyun hdispend = var->xres / 8 - 1;
1145*4882a593Smuzhiyun hsyncstart = (var->xres + var->right_margin) / 8;
1146*4882a593Smuzhiyun hsyncend = (var->xres + var->right_margin + var->hsync_len) / 8;
1147*4882a593Smuzhiyun htotal = (var->xres + var->left_margin + var->right_margin +
1148*4882a593Smuzhiyun var->hsync_len) / 8 - 5;
1149*4882a593Smuzhiyun hblankstart = hdispend + 1;
1150*4882a593Smuzhiyun hblankend = htotal + 3;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun vdispend = var->yres - 1;
1153*4882a593Smuzhiyun vsyncstart = var->yres + var->lower_margin;
1154*4882a593Smuzhiyun vsyncend = vsyncstart + var->vsync_len;
1155*4882a593Smuzhiyun vtotal = var->upper_margin + vsyncend - 2;
1156*4882a593Smuzhiyun vblankstart = vdispend + 1;
1157*4882a593Smuzhiyun vblankend = vtotal;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun if (info->var.vmode & FB_VMODE_INTERLACED) {
1160*4882a593Smuzhiyun vtotal /= 2;
1161*4882a593Smuzhiyun vdispend /= 2;
1162*4882a593Smuzhiyun vsyncstart /= 2;
1163*4882a593Smuzhiyun vsyncend /= 2;
1164*4882a593Smuzhiyun vblankstart /= 2;
1165*4882a593Smuzhiyun vblankend /= 2;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun enable_mmio(par);
1169*4882a593Smuzhiyun crtc_unlock(par);
1170*4882a593Smuzhiyun write3CE(par, CyberControl, 8);
1171*4882a593Smuzhiyun tmp = 0xEB;
1172*4882a593Smuzhiyun if (var->sync & FB_SYNC_HOR_HIGH_ACT)
1173*4882a593Smuzhiyun tmp &= ~0x40;
1174*4882a593Smuzhiyun if (var->sync & FB_SYNC_VERT_HIGH_ACT)
1175*4882a593Smuzhiyun tmp &= ~0x80;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun if (par->flatpanel && var->xres < nativex) {
1178*4882a593Smuzhiyun /*
1179*4882a593Smuzhiyun * on flat panels with native size larger
1180*4882a593Smuzhiyun * than requested resolution decide whether
1181*4882a593Smuzhiyun * we stretch or center
1182*4882a593Smuzhiyun */
1183*4882a593Smuzhiyun t_outb(par, tmp | 0xC0, VGA_MIS_W);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun shadowmode_on(par);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun if (center)
1188*4882a593Smuzhiyun screen_center(par);
1189*4882a593Smuzhiyun else if (stretch)
1190*4882a593Smuzhiyun screen_stretch(par);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun } else {
1193*4882a593Smuzhiyun t_outb(par, tmp, VGA_MIS_W);
1194*4882a593Smuzhiyun write3CE(par, CyberControl, 8);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun /* vertical timing values */
1198*4882a593Smuzhiyun write3X4(par, VGA_CRTC_V_TOTAL, vtotal & 0xFF);
1199*4882a593Smuzhiyun write3X4(par, VGA_CRTC_V_DISP_END, vdispend & 0xFF);
1200*4882a593Smuzhiyun write3X4(par, VGA_CRTC_V_SYNC_START, vsyncstart & 0xFF);
1201*4882a593Smuzhiyun write3X4(par, VGA_CRTC_V_SYNC_END, (vsyncend & 0x0F));
1202*4882a593Smuzhiyun write3X4(par, VGA_CRTC_V_BLANK_START, vblankstart & 0xFF);
1203*4882a593Smuzhiyun write3X4(par, VGA_CRTC_V_BLANK_END, vblankend & 0xFF);
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* horizontal timing values */
1206*4882a593Smuzhiyun write3X4(par, VGA_CRTC_H_TOTAL, htotal & 0xFF);
1207*4882a593Smuzhiyun write3X4(par, VGA_CRTC_H_DISP, hdispend & 0xFF);
1208*4882a593Smuzhiyun write3X4(par, VGA_CRTC_H_SYNC_START, hsyncstart & 0xFF);
1209*4882a593Smuzhiyun write3X4(par, VGA_CRTC_H_SYNC_END,
1210*4882a593Smuzhiyun (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
1211*4882a593Smuzhiyun write3X4(par, VGA_CRTC_H_BLANK_START, hblankstart & 0xFF);
1212*4882a593Smuzhiyun write3X4(par, VGA_CRTC_H_BLANK_END, hblankend & 0x1F);
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun /* higher bits of vertical timing values */
1215*4882a593Smuzhiyun tmp = 0x10;
1216*4882a593Smuzhiyun if (vtotal & 0x100) tmp |= 0x01;
1217*4882a593Smuzhiyun if (vdispend & 0x100) tmp |= 0x02;
1218*4882a593Smuzhiyun if (vsyncstart & 0x100) tmp |= 0x04;
1219*4882a593Smuzhiyun if (vblankstart & 0x100) tmp |= 0x08;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun if (vtotal & 0x200) tmp |= 0x20;
1222*4882a593Smuzhiyun if (vdispend & 0x200) tmp |= 0x40;
1223*4882a593Smuzhiyun if (vsyncstart & 0x200) tmp |= 0x80;
1224*4882a593Smuzhiyun write3X4(par, VGA_CRTC_OVERFLOW, tmp);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun tmp = read3X4(par, CRTHiOrd) & 0x07;
1227*4882a593Smuzhiyun tmp |= 0x08; /* line compare bit 10 */
1228*4882a593Smuzhiyun if (vtotal & 0x400) tmp |= 0x80;
1229*4882a593Smuzhiyun if (vblankstart & 0x400) tmp |= 0x40;
1230*4882a593Smuzhiyun if (vsyncstart & 0x400) tmp |= 0x20;
1231*4882a593Smuzhiyun if (vdispend & 0x400) tmp |= 0x10;
1232*4882a593Smuzhiyun write3X4(par, CRTHiOrd, tmp);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun tmp = (htotal >> 8) & 0x01;
1235*4882a593Smuzhiyun tmp |= (hdispend >> 7) & 0x02;
1236*4882a593Smuzhiyun tmp |= (hsyncstart >> 5) & 0x08;
1237*4882a593Smuzhiyun tmp |= (hblankstart >> 4) & 0x10;
1238*4882a593Smuzhiyun write3X4(par, HorizOverflow, tmp);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun tmp = 0x40;
1241*4882a593Smuzhiyun if (vblankstart & 0x200) tmp |= 0x20;
1242*4882a593Smuzhiyun //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
1243*4882a593Smuzhiyun write3X4(par, VGA_CRTC_MAX_SCAN, tmp);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun write3X4(par, VGA_CRTC_LINE_COMPARE, 0xFF);
1246*4882a593Smuzhiyun write3X4(par, VGA_CRTC_PRESET_ROW, 0);
1247*4882a593Smuzhiyun write3X4(par, VGA_CRTC_MODE, 0xC3);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
1252*4882a593Smuzhiyun /* enable access extended memory */
1253*4882a593Smuzhiyun write3X4(par, CRTCModuleTest, tmp);
1254*4882a593Smuzhiyun tmp = read3CE(par, MiscIntContReg) & ~0x4;
1255*4882a593Smuzhiyun if (info->var.vmode & FB_VMODE_INTERLACED)
1256*4882a593Smuzhiyun tmp |= 0x4;
1257*4882a593Smuzhiyun write3CE(par, MiscIntContReg, tmp);
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun /* enable GE for text acceleration */
1260*4882a593Smuzhiyun write3X4(par, GraphEngReg, 0x80);
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun switch (bpp) {
1263*4882a593Smuzhiyun case 8:
1264*4882a593Smuzhiyun tmp = 0x00;
1265*4882a593Smuzhiyun break;
1266*4882a593Smuzhiyun case 16:
1267*4882a593Smuzhiyun tmp = 0x05;
1268*4882a593Smuzhiyun break;
1269*4882a593Smuzhiyun case 24:
1270*4882a593Smuzhiyun tmp = 0x29;
1271*4882a593Smuzhiyun break;
1272*4882a593Smuzhiyun case 32:
1273*4882a593Smuzhiyun tmp = 0x09;
1274*4882a593Smuzhiyun break;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun write3X4(par, PixelBusReg, tmp);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun tmp = read3X4(par, DRAMControl);
1280*4882a593Smuzhiyun if (!is_oldprotect(par->chip_id))
1281*4882a593Smuzhiyun tmp |= 0x10;
1282*4882a593Smuzhiyun if (iscyber(par->chip_id))
1283*4882a593Smuzhiyun tmp |= 0x20;
1284*4882a593Smuzhiyun write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
1287*4882a593Smuzhiyun if (!is_xp(par->chip_id))
1288*4882a593Smuzhiyun write3X4(par, Performance, read3X4(par, Performance) | 0x10);
1289*4882a593Smuzhiyun /* MMIO & PCI read and write burst enable */
1290*4882a593Smuzhiyun if (par->chip_id != TGUI9440 && par->chip_id != IMAGE975)
1291*4882a593Smuzhiyun write3X4(par, PCIReg, read3X4(par, PCIReg) | 0x06);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun vga_mm_wseq(par->io_virt, 0, 3);
1294*4882a593Smuzhiyun vga_mm_wseq(par->io_virt, 1, 1); /* set char clock 8 dots wide */
1295*4882a593Smuzhiyun /* enable 4 maps because needed in chain4 mode */
1296*4882a593Smuzhiyun vga_mm_wseq(par->io_virt, 2, 0x0F);
1297*4882a593Smuzhiyun vga_mm_wseq(par->io_virt, 3, 0);
1298*4882a593Smuzhiyun vga_mm_wseq(par->io_virt, 4, 0x0E); /* memory mode enable bitmaps ?? */
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /* convert from picoseconds to kHz */
1301*4882a593Smuzhiyun vclk = PICOS2KHZ(info->var.pixclock);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
1304*4882a593Smuzhiyun tmp = read3CE(par, MiscExtFunc) & 0xF0;
1305*4882a593Smuzhiyun if (bpp == 32 || (par->chip_id == TGUI9440 && bpp == 16)) {
1306*4882a593Smuzhiyun tmp |= 8;
1307*4882a593Smuzhiyun vclk *= 2;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun set_vclk(par, vclk);
1310*4882a593Smuzhiyun write3CE(par, MiscExtFunc, tmp | 0x12);
1311*4882a593Smuzhiyun write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
1312*4882a593Smuzhiyun write3CE(par, 0x6, 0x05); /* graphics mode */
1313*4882a593Smuzhiyun write3CE(par, 0x7, 0x0F); /* planes? */
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun /* graphics mode and support 256 color modes */
1316*4882a593Smuzhiyun writeAttr(par, 0x10, 0x41);
1317*4882a593Smuzhiyun writeAttr(par, 0x12, 0x0F); /* planes */
1318*4882a593Smuzhiyun writeAttr(par, 0x13, 0); /* horizontal pel panning */
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun /* colors */
1321*4882a593Smuzhiyun for (tmp = 0; tmp < 0x10; tmp++)
1322*4882a593Smuzhiyun writeAttr(par, tmp, tmp);
1323*4882a593Smuzhiyun fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
1324*4882a593Smuzhiyun t_outb(par, 0x20, VGA_ATT_W); /* enable attr */
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun switch (bpp) {
1327*4882a593Smuzhiyun case 8:
1328*4882a593Smuzhiyun tmp = 0;
1329*4882a593Smuzhiyun break;
1330*4882a593Smuzhiyun case 16:
1331*4882a593Smuzhiyun tmp = 0x30;
1332*4882a593Smuzhiyun break;
1333*4882a593Smuzhiyun case 24:
1334*4882a593Smuzhiyun case 32:
1335*4882a593Smuzhiyun tmp = 0xD0;
1336*4882a593Smuzhiyun break;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun t_inb(par, VGA_PEL_IW);
1340*4882a593Smuzhiyun t_inb(par, VGA_PEL_MSK);
1341*4882a593Smuzhiyun t_inb(par, VGA_PEL_MSK);
1342*4882a593Smuzhiyun t_inb(par, VGA_PEL_MSK);
1343*4882a593Smuzhiyun t_inb(par, VGA_PEL_MSK);
1344*4882a593Smuzhiyun t_outb(par, tmp, VGA_PEL_MSK);
1345*4882a593Smuzhiyun t_inb(par, VGA_PEL_IW);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun if (par->flatpanel)
1348*4882a593Smuzhiyun set_number_of_lines(par, info->var.yres);
1349*4882a593Smuzhiyun info->fix.line_length = info->var.xres_virtual * bpp / 8;
1350*4882a593Smuzhiyun set_lwidth(par, info->fix.line_length / 8);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun if (!(info->flags & FBINFO_HWACCEL_DISABLED))
1353*4882a593Smuzhiyun par->init_accel(par, info->var.xres_virtual, bpp);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
1356*4882a593Smuzhiyun info->cmap.len = (bpp == 8) ? 256 : 16;
1357*4882a593Smuzhiyun debug("exit\n");
1358*4882a593Smuzhiyun return 0;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* Set one color register */
tridentfb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)1362*4882a593Smuzhiyun static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
1363*4882a593Smuzhiyun unsigned blue, unsigned transp,
1364*4882a593Smuzhiyun struct fb_info *info)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun int bpp = info->var.bits_per_pixel;
1367*4882a593Smuzhiyun struct tridentfb_par *par = info->par;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun if (regno >= info->cmap.len)
1370*4882a593Smuzhiyun return 1;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun if (bpp == 8) {
1373*4882a593Smuzhiyun t_outb(par, 0xFF, VGA_PEL_MSK);
1374*4882a593Smuzhiyun t_outb(par, regno, VGA_PEL_IW);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun t_outb(par, red >> 10, VGA_PEL_D);
1377*4882a593Smuzhiyun t_outb(par, green >> 10, VGA_PEL_D);
1378*4882a593Smuzhiyun t_outb(par, blue >> 10, VGA_PEL_D);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun } else if (regno < 16) {
1381*4882a593Smuzhiyun if (bpp == 16) { /* RGB 565 */
1382*4882a593Smuzhiyun u32 col;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
1385*4882a593Smuzhiyun ((blue & 0xF800) >> 11);
1386*4882a593Smuzhiyun col |= col << 16;
1387*4882a593Smuzhiyun ((u32 *)(info->pseudo_palette))[regno] = col;
1388*4882a593Smuzhiyun } else if (bpp == 32) /* ARGB 8888 */
1389*4882a593Smuzhiyun ((u32 *)info->pseudo_palette)[regno] =
1390*4882a593Smuzhiyun ((transp & 0xFF00) << 16) |
1391*4882a593Smuzhiyun ((red & 0xFF00) << 8) |
1392*4882a593Smuzhiyun ((green & 0xFF00)) |
1393*4882a593Smuzhiyun ((blue & 0xFF00) >> 8);
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun return 0;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /* Try blanking the screen. For flat panels it does nothing */
tridentfb_blank(int blank_mode,struct fb_info * info)1400*4882a593Smuzhiyun static int tridentfb_blank(int blank_mode, struct fb_info *info)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun unsigned char PMCont, DPMSCont;
1403*4882a593Smuzhiyun struct tridentfb_par *par = info->par;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun debug("enter\n");
1406*4882a593Smuzhiyun if (par->flatpanel)
1407*4882a593Smuzhiyun return 0;
1408*4882a593Smuzhiyun t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
1409*4882a593Smuzhiyun PMCont = t_inb(par, 0x83C6) & 0xFC;
1410*4882a593Smuzhiyun DPMSCont = read3CE(par, PowerStatus) & 0xFC;
1411*4882a593Smuzhiyun switch (blank_mode) {
1412*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
1413*4882a593Smuzhiyun /* Screen: On, HSync: On, VSync: On */
1414*4882a593Smuzhiyun case FB_BLANK_NORMAL:
1415*4882a593Smuzhiyun /* Screen: Off, HSync: On, VSync: On */
1416*4882a593Smuzhiyun PMCont |= 0x03;
1417*4882a593Smuzhiyun DPMSCont |= 0x00;
1418*4882a593Smuzhiyun break;
1419*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
1420*4882a593Smuzhiyun /* Screen: Off, HSync: Off, VSync: On */
1421*4882a593Smuzhiyun PMCont |= 0x02;
1422*4882a593Smuzhiyun DPMSCont |= 0x01;
1423*4882a593Smuzhiyun break;
1424*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
1425*4882a593Smuzhiyun /* Screen: Off, HSync: On, VSync: Off */
1426*4882a593Smuzhiyun PMCont |= 0x02;
1427*4882a593Smuzhiyun DPMSCont |= 0x02;
1428*4882a593Smuzhiyun break;
1429*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
1430*4882a593Smuzhiyun /* Screen: Off, HSync: Off, VSync: Off */
1431*4882a593Smuzhiyun PMCont |= 0x00;
1432*4882a593Smuzhiyun DPMSCont |= 0x03;
1433*4882a593Smuzhiyun break;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun write3CE(par, PowerStatus, DPMSCont);
1437*4882a593Smuzhiyun t_outb(par, 4, 0x83C8);
1438*4882a593Smuzhiyun t_outb(par, PMCont, 0x83C6);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun debug("exit\n");
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* let fbcon do a softblank for us */
1443*4882a593Smuzhiyun return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun static const struct fb_ops tridentfb_ops = {
1447*4882a593Smuzhiyun .owner = THIS_MODULE,
1448*4882a593Smuzhiyun .fb_setcolreg = tridentfb_setcolreg,
1449*4882a593Smuzhiyun .fb_pan_display = tridentfb_pan_display,
1450*4882a593Smuzhiyun .fb_blank = tridentfb_blank,
1451*4882a593Smuzhiyun .fb_check_var = tridentfb_check_var,
1452*4882a593Smuzhiyun .fb_set_par = tridentfb_set_par,
1453*4882a593Smuzhiyun .fb_fillrect = tridentfb_fillrect,
1454*4882a593Smuzhiyun .fb_copyarea = tridentfb_copyarea,
1455*4882a593Smuzhiyun .fb_imageblit = tridentfb_imageblit,
1456*4882a593Smuzhiyun .fb_sync = tridentfb_sync,
1457*4882a593Smuzhiyun };
1458*4882a593Smuzhiyun
trident_pci_probe(struct pci_dev * dev,const struct pci_device_id * id)1459*4882a593Smuzhiyun static int trident_pci_probe(struct pci_dev *dev,
1460*4882a593Smuzhiyun const struct pci_device_id *id)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun int err;
1463*4882a593Smuzhiyun unsigned char revision;
1464*4882a593Smuzhiyun struct fb_info *info;
1465*4882a593Smuzhiyun struct tridentfb_par *default_par;
1466*4882a593Smuzhiyun int chip3D;
1467*4882a593Smuzhiyun int chip_id;
1468*4882a593Smuzhiyun bool found = false;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun err = pci_enable_device(dev);
1471*4882a593Smuzhiyun if (err)
1472*4882a593Smuzhiyun return err;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct tridentfb_par), &dev->dev);
1475*4882a593Smuzhiyun if (!info)
1476*4882a593Smuzhiyun return -ENOMEM;
1477*4882a593Smuzhiyun default_par = info->par;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun chip_id = id->device;
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun /* If PCI id is 0x9660 then further detect chip type */
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun if (chip_id == TGUI9660) {
1484*4882a593Smuzhiyun revision = vga_io_rseq(RevisionID);
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun switch (revision) {
1487*4882a593Smuzhiyun case 0x21:
1488*4882a593Smuzhiyun chip_id = PROVIDIA9685;
1489*4882a593Smuzhiyun break;
1490*4882a593Smuzhiyun case 0x22:
1491*4882a593Smuzhiyun case 0x23:
1492*4882a593Smuzhiyun chip_id = CYBER9397;
1493*4882a593Smuzhiyun break;
1494*4882a593Smuzhiyun case 0x2A:
1495*4882a593Smuzhiyun chip_id = CYBER9397DVD;
1496*4882a593Smuzhiyun break;
1497*4882a593Smuzhiyun case 0x30:
1498*4882a593Smuzhiyun case 0x33:
1499*4882a593Smuzhiyun case 0x34:
1500*4882a593Smuzhiyun case 0x35:
1501*4882a593Smuzhiyun case 0x38:
1502*4882a593Smuzhiyun case 0x3A:
1503*4882a593Smuzhiyun case 0xB3:
1504*4882a593Smuzhiyun chip_id = CYBER9385;
1505*4882a593Smuzhiyun break;
1506*4882a593Smuzhiyun case 0x40 ... 0x43:
1507*4882a593Smuzhiyun chip_id = CYBER9382;
1508*4882a593Smuzhiyun break;
1509*4882a593Smuzhiyun case 0x4A:
1510*4882a593Smuzhiyun chip_id = CYBER9388;
1511*4882a593Smuzhiyun break;
1512*4882a593Smuzhiyun default:
1513*4882a593Smuzhiyun break;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun chip3D = is3Dchip(chip_id);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun if (is_xp(chip_id)) {
1520*4882a593Smuzhiyun default_par->init_accel = xp_init_accel;
1521*4882a593Smuzhiyun default_par->wait_engine = xp_wait_engine;
1522*4882a593Smuzhiyun default_par->fill_rect = xp_fill_rect;
1523*4882a593Smuzhiyun default_par->copy_rect = xp_copy_rect;
1524*4882a593Smuzhiyun tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADEXP;
1525*4882a593Smuzhiyun } else if (is_blade(chip_id)) {
1526*4882a593Smuzhiyun default_par->init_accel = blade_init_accel;
1527*4882a593Smuzhiyun default_par->wait_engine = blade_wait_engine;
1528*4882a593Smuzhiyun default_par->fill_rect = blade_fill_rect;
1529*4882a593Smuzhiyun default_par->copy_rect = blade_copy_rect;
1530*4882a593Smuzhiyun default_par->image_blit = blade_image_blit;
1531*4882a593Smuzhiyun tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADE3D;
1532*4882a593Smuzhiyun } else if (chip3D) { /* 3DImage family left */
1533*4882a593Smuzhiyun default_par->init_accel = image_init_accel;
1534*4882a593Smuzhiyun default_par->wait_engine = image_wait_engine;
1535*4882a593Smuzhiyun default_par->fill_rect = image_fill_rect;
1536*4882a593Smuzhiyun default_par->copy_rect = image_copy_rect;
1537*4882a593Smuzhiyun tridentfb_fix.accel = FB_ACCEL_TRIDENT_3DIMAGE;
1538*4882a593Smuzhiyun } else { /* TGUI 9440/96XX family */
1539*4882a593Smuzhiyun default_par->init_accel = tgui_init_accel;
1540*4882a593Smuzhiyun default_par->wait_engine = xp_wait_engine;
1541*4882a593Smuzhiyun default_par->fill_rect = tgui_fill_rect;
1542*4882a593Smuzhiyun default_par->copy_rect = tgui_copy_rect;
1543*4882a593Smuzhiyun tridentfb_fix.accel = FB_ACCEL_TRIDENT_TGUI;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun default_par->chip_id = chip_id;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun /* setup MMIO region */
1549*4882a593Smuzhiyun tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
1550*4882a593Smuzhiyun tridentfb_fix.mmio_len = pci_resource_len(dev, 1);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun if (!request_mem_region(tridentfb_fix.mmio_start,
1553*4882a593Smuzhiyun tridentfb_fix.mmio_len, "tridentfb")) {
1554*4882a593Smuzhiyun debug("request_region failed!\n");
1555*4882a593Smuzhiyun framebuffer_release(info);
1556*4882a593Smuzhiyun return -1;
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun default_par->io_virt = ioremap(tridentfb_fix.mmio_start,
1560*4882a593Smuzhiyun tridentfb_fix.mmio_len);
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun if (!default_par->io_virt) {
1563*4882a593Smuzhiyun debug("ioremap failed\n");
1564*4882a593Smuzhiyun err = -1;
1565*4882a593Smuzhiyun goto out_unmap1;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun enable_mmio(default_par);
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun /* setup framebuffer memory */
1571*4882a593Smuzhiyun tridentfb_fix.smem_start = pci_resource_start(dev, 0);
1572*4882a593Smuzhiyun tridentfb_fix.smem_len = get_memsize(default_par);
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun if (!request_mem_region(tridentfb_fix.smem_start,
1575*4882a593Smuzhiyun tridentfb_fix.smem_len, "tridentfb")) {
1576*4882a593Smuzhiyun debug("request_mem_region failed!\n");
1577*4882a593Smuzhiyun disable_mmio(info->par);
1578*4882a593Smuzhiyun err = -1;
1579*4882a593Smuzhiyun goto out_unmap1;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun info->screen_base = ioremap(tridentfb_fix.smem_start,
1583*4882a593Smuzhiyun tridentfb_fix.smem_len);
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun if (!info->screen_base) {
1586*4882a593Smuzhiyun debug("ioremap failed\n");
1587*4882a593Smuzhiyun err = -1;
1588*4882a593Smuzhiyun goto out_unmap2;
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun default_par->flatpanel = is_flatpanel(default_par);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun if (default_par->flatpanel)
1594*4882a593Smuzhiyun nativex = get_nativex(default_par);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun info->fix = tridentfb_fix;
1597*4882a593Smuzhiyun info->fbops = &tridentfb_ops;
1598*4882a593Smuzhiyun info->pseudo_palette = default_par->pseudo_pal;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
1601*4882a593Smuzhiyun if (!noaccel && default_par->init_accel) {
1602*4882a593Smuzhiyun info->flags &= ~FBINFO_HWACCEL_DISABLED;
1603*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_COPYAREA;
1604*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_FILLRECT;
1605*4882a593Smuzhiyun } else
1606*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_DISABLED;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun if (is_blade(chip_id) && chip_id != BLADE3D)
1609*4882a593Smuzhiyun info->flags |= FBINFO_READS_FAST;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun info->pixmap.addr = kmalloc(4096, GFP_KERNEL);
1612*4882a593Smuzhiyun if (!info->pixmap.addr) {
1613*4882a593Smuzhiyun err = -ENOMEM;
1614*4882a593Smuzhiyun goto out_unmap2;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun info->pixmap.size = 4096;
1618*4882a593Smuzhiyun info->pixmap.buf_align = 4;
1619*4882a593Smuzhiyun info->pixmap.scan_align = 1;
1620*4882a593Smuzhiyun info->pixmap.access_align = 32;
1621*4882a593Smuzhiyun info->pixmap.flags = FB_PIXMAP_SYSTEM;
1622*4882a593Smuzhiyun info->var.bits_per_pixel = 8;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun if (default_par->image_blit) {
1625*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_IMAGEBLIT;
1626*4882a593Smuzhiyun info->pixmap.scan_align = 4;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun if (noaccel) {
1630*4882a593Smuzhiyun printk(KERN_DEBUG "disabling acceleration\n");
1631*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_DISABLED;
1632*4882a593Smuzhiyun info->pixmap.scan_align = 1;
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun if (tridentfb_setup_ddc_bus(info) == 0) {
1636*4882a593Smuzhiyun u8 *edid = fb_ddc_read(&default_par->ddc_adapter);
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun default_par->ddc_registered = true;
1639*4882a593Smuzhiyun if (edid) {
1640*4882a593Smuzhiyun fb_edid_to_monspecs(edid, &info->monspecs);
1641*4882a593Smuzhiyun kfree(edid);
1642*4882a593Smuzhiyun if (!info->monspecs.modedb)
1643*4882a593Smuzhiyun dev_err(info->device, "error getting mode database\n");
1644*4882a593Smuzhiyun else {
1645*4882a593Smuzhiyun const struct fb_videomode *m;
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun fb_videomode_to_modelist(info->monspecs.modedb,
1648*4882a593Smuzhiyun info->monspecs.modedb_len,
1649*4882a593Smuzhiyun &info->modelist);
1650*4882a593Smuzhiyun m = fb_find_best_display(&info->monspecs,
1651*4882a593Smuzhiyun &info->modelist);
1652*4882a593Smuzhiyun if (m) {
1653*4882a593Smuzhiyun fb_videomode_to_var(&info->var, m);
1654*4882a593Smuzhiyun /* fill all other info->var's fields */
1655*4882a593Smuzhiyun if (tridentfb_check_var(&info->var,
1656*4882a593Smuzhiyun info) == 0)
1657*4882a593Smuzhiyun found = true;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun if (!mode_option && !found)
1664*4882a593Smuzhiyun mode_option = "640x480-8@60";
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /* Prepare startup mode */
1667*4882a593Smuzhiyun if (mode_option) {
1668*4882a593Smuzhiyun err = fb_find_mode(&info->var, info, mode_option,
1669*4882a593Smuzhiyun info->monspecs.modedb,
1670*4882a593Smuzhiyun info->monspecs.modedb_len,
1671*4882a593Smuzhiyun NULL, info->var.bits_per_pixel);
1672*4882a593Smuzhiyun if (!err || err == 4) {
1673*4882a593Smuzhiyun err = -EINVAL;
1674*4882a593Smuzhiyun dev_err(info->device, "mode %s not found\n",
1675*4882a593Smuzhiyun mode_option);
1676*4882a593Smuzhiyun fb_destroy_modedb(info->monspecs.modedb);
1677*4882a593Smuzhiyun info->monspecs.modedb = NULL;
1678*4882a593Smuzhiyun goto out_unmap2;
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun fb_destroy_modedb(info->monspecs.modedb);
1683*4882a593Smuzhiyun info->monspecs.modedb = NULL;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun err = fb_alloc_cmap(&info->cmap, 256, 0);
1686*4882a593Smuzhiyun if (err < 0)
1687*4882a593Smuzhiyun goto out_unmap2;
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun info->var.activate |= FB_ACTIVATE_NOW;
1690*4882a593Smuzhiyun info->device = &dev->dev;
1691*4882a593Smuzhiyun if (register_framebuffer(info) < 0) {
1692*4882a593Smuzhiyun printk(KERN_ERR "tridentfb: could not register framebuffer\n");
1693*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1694*4882a593Smuzhiyun err = -EINVAL;
1695*4882a593Smuzhiyun goto out_unmap2;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
1698*4882a593Smuzhiyun info->node, info->fix.id, info->var.xres,
1699*4882a593Smuzhiyun info->var.yres, info->var.bits_per_pixel);
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun pci_set_drvdata(dev, info);
1702*4882a593Smuzhiyun return 0;
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun out_unmap2:
1705*4882a593Smuzhiyun if (default_par->ddc_registered)
1706*4882a593Smuzhiyun i2c_del_adapter(&default_par->ddc_adapter);
1707*4882a593Smuzhiyun kfree(info->pixmap.addr);
1708*4882a593Smuzhiyun if (info->screen_base)
1709*4882a593Smuzhiyun iounmap(info->screen_base);
1710*4882a593Smuzhiyun release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
1711*4882a593Smuzhiyun disable_mmio(info->par);
1712*4882a593Smuzhiyun out_unmap1:
1713*4882a593Smuzhiyun if (default_par->io_virt)
1714*4882a593Smuzhiyun iounmap(default_par->io_virt);
1715*4882a593Smuzhiyun release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
1716*4882a593Smuzhiyun framebuffer_release(info);
1717*4882a593Smuzhiyun return err;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
trident_pci_remove(struct pci_dev * dev)1720*4882a593Smuzhiyun static void trident_pci_remove(struct pci_dev *dev)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(dev);
1723*4882a593Smuzhiyun struct tridentfb_par *par = info->par;
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun unregister_framebuffer(info);
1726*4882a593Smuzhiyun if (par->ddc_registered)
1727*4882a593Smuzhiyun i2c_del_adapter(&par->ddc_adapter);
1728*4882a593Smuzhiyun iounmap(par->io_virt);
1729*4882a593Smuzhiyun iounmap(info->screen_base);
1730*4882a593Smuzhiyun release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
1731*4882a593Smuzhiyun release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
1732*4882a593Smuzhiyun kfree(info->pixmap.addr);
1733*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1734*4882a593Smuzhiyun framebuffer_release(info);
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun /* List of boards that we are trying to support */
1738*4882a593Smuzhiyun static const struct pci_device_id trident_devices[] = {
1739*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1740*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1741*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1742*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1743*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1744*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1745*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1746*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1747*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, TGUI9440, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1748*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1749*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1750*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1751*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1752*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1753*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1754*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1755*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1756*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1757*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1758*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1759*4882a593Smuzhiyun {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1760*4882a593Smuzhiyun {0,}
1761*4882a593Smuzhiyun };
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, trident_devices);
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun static struct pci_driver tridentfb_pci_driver = {
1766*4882a593Smuzhiyun .name = "tridentfb",
1767*4882a593Smuzhiyun .id_table = trident_devices,
1768*4882a593Smuzhiyun .probe = trident_pci_probe,
1769*4882a593Smuzhiyun .remove = trident_pci_remove,
1770*4882a593Smuzhiyun };
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun /*
1773*4882a593Smuzhiyun * Parse user specified options (`video=trident:')
1774*4882a593Smuzhiyun * example:
1775*4882a593Smuzhiyun * video=trident:800x600,bpp=16,noaccel
1776*4882a593Smuzhiyun */
1777*4882a593Smuzhiyun #ifndef MODULE
tridentfb_setup(char * options)1778*4882a593Smuzhiyun static int __init tridentfb_setup(char *options)
1779*4882a593Smuzhiyun {
1780*4882a593Smuzhiyun char *opt;
1781*4882a593Smuzhiyun if (!options || !*options)
1782*4882a593Smuzhiyun return 0;
1783*4882a593Smuzhiyun while ((opt = strsep(&options, ",")) != NULL) {
1784*4882a593Smuzhiyun if (!*opt)
1785*4882a593Smuzhiyun continue;
1786*4882a593Smuzhiyun if (!strncmp(opt, "noaccel", 7))
1787*4882a593Smuzhiyun noaccel = 1;
1788*4882a593Smuzhiyun else if (!strncmp(opt, "fp", 2))
1789*4882a593Smuzhiyun fp = 1;
1790*4882a593Smuzhiyun else if (!strncmp(opt, "crt", 3))
1791*4882a593Smuzhiyun fp = 0;
1792*4882a593Smuzhiyun else if (!strncmp(opt, "bpp=", 4))
1793*4882a593Smuzhiyun bpp = simple_strtoul(opt + 4, NULL, 0);
1794*4882a593Smuzhiyun else if (!strncmp(opt, "center", 6))
1795*4882a593Smuzhiyun center = 1;
1796*4882a593Smuzhiyun else if (!strncmp(opt, "stretch", 7))
1797*4882a593Smuzhiyun stretch = 1;
1798*4882a593Smuzhiyun else if (!strncmp(opt, "memsize=", 8))
1799*4882a593Smuzhiyun memsize = simple_strtoul(opt + 8, NULL, 0);
1800*4882a593Smuzhiyun else if (!strncmp(opt, "memdiff=", 8))
1801*4882a593Smuzhiyun memdiff = simple_strtoul(opt + 8, NULL, 0);
1802*4882a593Smuzhiyun else if (!strncmp(opt, "nativex=", 8))
1803*4882a593Smuzhiyun nativex = simple_strtoul(opt + 8, NULL, 0);
1804*4882a593Smuzhiyun else
1805*4882a593Smuzhiyun mode_option = opt;
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun return 0;
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun #endif
1810*4882a593Smuzhiyun
tridentfb_init(void)1811*4882a593Smuzhiyun static int __init tridentfb_init(void)
1812*4882a593Smuzhiyun {
1813*4882a593Smuzhiyun #ifndef MODULE
1814*4882a593Smuzhiyun char *option = NULL;
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun if (fb_get_options("tridentfb", &option))
1817*4882a593Smuzhiyun return -ENODEV;
1818*4882a593Smuzhiyun tridentfb_setup(option);
1819*4882a593Smuzhiyun #endif
1820*4882a593Smuzhiyun return pci_register_driver(&tridentfb_pci_driver);
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
tridentfb_exit(void)1823*4882a593Smuzhiyun static void __exit tridentfb_exit(void)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun pci_unregister_driver(&tridentfb_pci_driver);
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun module_init(tridentfb_init);
1829*4882a593Smuzhiyun module_exit(tridentfb_exit);
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
1832*4882a593Smuzhiyun MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
1833*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1834*4882a593Smuzhiyun MODULE_ALIAS("cyblafb");
1835*4882a593Smuzhiyun
1836