xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/tdfxfb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * tdfxfb.c
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Hannu Mallat <hmallat@cc.hut.fi>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright © 1999 Hannu Mallat
9*4882a593Smuzhiyun  * All rights reserved
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Created      : Thu Sep 23 18:17:43 1999, hmallat
12*4882a593Smuzhiyun  * Last modified: Tue Nov  2 21:19:47 1999, hmallat
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * I2C part copied from the i2c-voodoo3.c driver by:
15*4882a593Smuzhiyun  * Frodo Looijaard <frodol@dds.nl>,
16*4882a593Smuzhiyun  * Philip Edelbrock <phil@netroedge.com>,
17*4882a593Smuzhiyun  * Ralph Metzler <rjkm@thp.uni-koeln.de>, and
18*4882a593Smuzhiyun  * Mark D. Studebaker <mdsxyz123@yahoo.com>
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * Lots of the information here comes from the Daryll Strauss' Banshee
21*4882a593Smuzhiyun  * patches to the XF86 server, and the rest comes from the 3dfx
22*4882a593Smuzhiyun  * Banshee specification. I'm very much indebted to Daryll for his
23*4882a593Smuzhiyun  * work on the X server.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * Voodoo3 support was contributed Harold Oga. Lots of additions
26*4882a593Smuzhiyun  * (proper acceleration, 24 bpp, hardware cursor) and bug fixes by Attila
27*4882a593Smuzhiyun  * Kesmarki. Thanks guys!
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * Voodoo1 and Voodoo2 support aren't relevant to this driver as they
30*4882a593Smuzhiyun  * behave very differently from the Voodoo3/4/5. For anyone wanting to
31*4882a593Smuzhiyun  * use frame buffer on the Voodoo1/2, see the sstfb driver (which is
32*4882a593Smuzhiyun  * located at http://www.sourceforge.net/projects/sstfb).
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  * While I _am_ grateful to 3Dfx for releasing the specs for Banshee,
35*4882a593Smuzhiyun  * I do wish the next version is a bit more complete. Without the XF86
36*4882a593Smuzhiyun  * patches I couldn't have gotten even this far... for instance, the
37*4882a593Smuzhiyun  * extensions to the VGA register set go completely unmentioned in the
38*4882a593Smuzhiyun  * spec! Also, lots of references are made to the 'SST core', but no
39*4882a593Smuzhiyun  * spec is publicly available, AFAIK.
40*4882a593Smuzhiyun  *
41*4882a593Smuzhiyun  * The structure of this driver comes pretty much from the Permedia
42*4882a593Smuzhiyun  * driver by Ilario Nardinocchi, which in turn is based on skeletonfb.
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  * TODO:
45*4882a593Smuzhiyun  * - multihead support (basically need to support an array of fb_infos)
46*4882a593Smuzhiyun  * - support other architectures (PPC, Alpha); does the fact that the VGA
47*4882a593Smuzhiyun  *   core can be accessed only thru I/O (not memory mapped) complicate
48*4882a593Smuzhiyun  *   things?
49*4882a593Smuzhiyun  *
50*4882a593Smuzhiyun  * Version history:
51*4882a593Smuzhiyun  *
52*4882a593Smuzhiyun  * 0.1.4 (released 2002-05-28)	ported over to new fbdev api by James Simmons
53*4882a593Smuzhiyun  *
54*4882a593Smuzhiyun  * 0.1.3 (released 1999-11-02)	added Attila's panning support, code
55*4882a593Smuzhiyun  *				reorg, hwcursor address page size alignment
56*4882a593Smuzhiyun  *				(for mmapping both frame buffer and regs),
57*4882a593Smuzhiyun  *				and my changes to get rid of hardcoded
58*4882a593Smuzhiyun  *				VGA i/o register locations (uses PCI
59*4882a593Smuzhiyun  *				configuration info now)
60*4882a593Smuzhiyun  * 0.1.2 (released 1999-10-19)	added Attila Kesmarki's bug fixes and
61*4882a593Smuzhiyun  *				improvements
62*4882a593Smuzhiyun  * 0.1.1 (released 1999-10-07)	added Voodoo3 support by Harold Oga.
63*4882a593Smuzhiyun  * 0.1.0 (released 1999-10-06)	initial version
64*4882a593Smuzhiyun  *
65*4882a593Smuzhiyun  */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #include <linux/module.h>
68*4882a593Smuzhiyun #include <linux/kernel.h>
69*4882a593Smuzhiyun #include <linux/errno.h>
70*4882a593Smuzhiyun #include <linux/string.h>
71*4882a593Smuzhiyun #include <linux/mm.h>
72*4882a593Smuzhiyun #include <linux/slab.h>
73*4882a593Smuzhiyun #include <linux/fb.h>
74*4882a593Smuzhiyun #include <linux/init.h>
75*4882a593Smuzhiyun #include <linux/pci.h>
76*4882a593Smuzhiyun #include <asm/io.h>
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #include <video/tdfx.h>
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define DPRINTK(a, b...) pr_debug("fb: %s: " a, __func__ , ## b)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define BANSHEE_MAX_PIXCLOCK 270000
83*4882a593Smuzhiyun #define VOODOO3_MAX_PIXCLOCK 300000
84*4882a593Smuzhiyun #define VOODOO5_MAX_PIXCLOCK 350000
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const struct fb_fix_screeninfo tdfx_fix = {
87*4882a593Smuzhiyun 	.type =		FB_TYPE_PACKED_PIXELS,
88*4882a593Smuzhiyun 	.visual =	FB_VISUAL_PSEUDOCOLOR,
89*4882a593Smuzhiyun 	.ypanstep =	1,
90*4882a593Smuzhiyun 	.ywrapstep =	1,
91*4882a593Smuzhiyun 	.accel =	FB_ACCEL_3DFX_BANSHEE
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const struct fb_var_screeninfo tdfx_var = {
95*4882a593Smuzhiyun 	/* "640x480, 8 bpp @ 60 Hz */
96*4882a593Smuzhiyun 	.xres =		640,
97*4882a593Smuzhiyun 	.yres =		480,
98*4882a593Smuzhiyun 	.xres_virtual =	640,
99*4882a593Smuzhiyun 	.yres_virtual =	1024,
100*4882a593Smuzhiyun 	.bits_per_pixel = 8,
101*4882a593Smuzhiyun 	.red =		{0, 8, 0},
102*4882a593Smuzhiyun 	.blue =		{0, 8, 0},
103*4882a593Smuzhiyun 	.green =	{0, 8, 0},
104*4882a593Smuzhiyun 	.activate =	FB_ACTIVATE_NOW,
105*4882a593Smuzhiyun 	.height =	-1,
106*4882a593Smuzhiyun 	.width =	-1,
107*4882a593Smuzhiyun 	.accel_flags =	FB_ACCELF_TEXT,
108*4882a593Smuzhiyun 	.pixclock =	39722,
109*4882a593Smuzhiyun 	.left_margin =	40,
110*4882a593Smuzhiyun 	.right_margin =	24,
111*4882a593Smuzhiyun 	.upper_margin =	32,
112*4882a593Smuzhiyun 	.lower_margin =	11,
113*4882a593Smuzhiyun 	.hsync_len =	96,
114*4882a593Smuzhiyun 	.vsync_len =	2,
115*4882a593Smuzhiyun 	.vmode =	FB_VMODE_NONINTERLACED
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * PCI driver prototypes
120*4882a593Smuzhiyun  */
121*4882a593Smuzhiyun static int tdfxfb_probe(struct pci_dev *pdev, const struct pci_device_id *id);
122*4882a593Smuzhiyun static void tdfxfb_remove(struct pci_dev *pdev);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static const struct pci_device_id tdfxfb_id_table[] = {
125*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_3DFX, PCI_DEVICE_ID_3DFX_BANSHEE,
126*4882a593Smuzhiyun 	  PCI_ANY_ID, PCI_ANY_ID, PCI_BASE_CLASS_DISPLAY << 16,
127*4882a593Smuzhiyun 	  0xff0000, 0 },
128*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_3DFX, PCI_DEVICE_ID_3DFX_VOODOO3,
129*4882a593Smuzhiyun 	  PCI_ANY_ID, PCI_ANY_ID, PCI_BASE_CLASS_DISPLAY << 16,
130*4882a593Smuzhiyun 	  0xff0000, 0 },
131*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_3DFX, PCI_DEVICE_ID_3DFX_VOODOO5,
132*4882a593Smuzhiyun 	  PCI_ANY_ID, PCI_ANY_ID, PCI_BASE_CLASS_DISPLAY << 16,
133*4882a593Smuzhiyun 	  0xff0000, 0 },
134*4882a593Smuzhiyun 	{ 0, }
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static struct pci_driver tdfxfb_driver = {
138*4882a593Smuzhiyun 	.name		= "tdfxfb",
139*4882a593Smuzhiyun 	.id_table	= tdfxfb_id_table,
140*4882a593Smuzhiyun 	.probe		= tdfxfb_probe,
141*4882a593Smuzhiyun 	.remove		= tdfxfb_remove,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, tdfxfb_id_table);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun  * Driver data
148*4882a593Smuzhiyun  */
149*4882a593Smuzhiyun static int nopan;
150*4882a593Smuzhiyun static int nowrap = 1;      /* not implemented (yet) */
151*4882a593Smuzhiyun static int hwcursor = 1;
152*4882a593Smuzhiyun static char *mode_option;
153*4882a593Smuzhiyun static bool nomtrr;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* -------------------------------------------------------------------------
156*4882a593Smuzhiyun  *			Hardware-specific funcions
157*4882a593Smuzhiyun  * ------------------------------------------------------------------------- */
158*4882a593Smuzhiyun 
vga_inb(struct tdfx_par * par,u32 reg)159*4882a593Smuzhiyun static inline u8 vga_inb(struct tdfx_par *par, u32 reg)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	return inb(par->iobase + reg - 0x300);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
vga_outb(struct tdfx_par * par,u32 reg,u8 val)164*4882a593Smuzhiyun static inline void vga_outb(struct tdfx_par *par, u32 reg, u8 val)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	outb(val, par->iobase + reg - 0x300);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
gra_outb(struct tdfx_par * par,u32 idx,u8 val)169*4882a593Smuzhiyun static inline void gra_outb(struct tdfx_par *par, u32 idx, u8 val)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	vga_outb(par, GRA_I, idx);
172*4882a593Smuzhiyun 	wmb();
173*4882a593Smuzhiyun 	vga_outb(par, GRA_D, val);
174*4882a593Smuzhiyun 	wmb();
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
seq_outb(struct tdfx_par * par,u32 idx,u8 val)177*4882a593Smuzhiyun static inline void seq_outb(struct tdfx_par *par, u32 idx, u8 val)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	vga_outb(par, SEQ_I, idx);
180*4882a593Smuzhiyun 	wmb();
181*4882a593Smuzhiyun 	vga_outb(par, SEQ_D, val);
182*4882a593Smuzhiyun 	wmb();
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
seq_inb(struct tdfx_par * par,u32 idx)185*4882a593Smuzhiyun static inline u8 seq_inb(struct tdfx_par *par, u32 idx)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	vga_outb(par, SEQ_I, idx);
188*4882a593Smuzhiyun 	mb();
189*4882a593Smuzhiyun 	return vga_inb(par, SEQ_D);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
crt_outb(struct tdfx_par * par,u32 idx,u8 val)192*4882a593Smuzhiyun static inline void crt_outb(struct tdfx_par *par, u32 idx, u8 val)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	vga_outb(par, CRT_I, idx);
195*4882a593Smuzhiyun 	wmb();
196*4882a593Smuzhiyun 	vga_outb(par, CRT_D, val);
197*4882a593Smuzhiyun 	wmb();
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
crt_inb(struct tdfx_par * par,u32 idx)200*4882a593Smuzhiyun static inline u8 crt_inb(struct tdfx_par *par, u32 idx)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	vga_outb(par, CRT_I, idx);
203*4882a593Smuzhiyun 	mb();
204*4882a593Smuzhiyun 	return vga_inb(par, CRT_D);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
att_outb(struct tdfx_par * par,u32 idx,u8 val)207*4882a593Smuzhiyun static inline void att_outb(struct tdfx_par *par, u32 idx, u8 val)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	unsigned char tmp;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	tmp = vga_inb(par, IS1_R);
212*4882a593Smuzhiyun 	vga_outb(par, ATT_IW, idx);
213*4882a593Smuzhiyun 	vga_outb(par, ATT_IW, val);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
vga_disable_video(struct tdfx_par * par)216*4882a593Smuzhiyun static inline void vga_disable_video(struct tdfx_par *par)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	unsigned char s;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	s = seq_inb(par, 0x01) | 0x20;
221*4882a593Smuzhiyun 	seq_outb(par, 0x00, 0x01);
222*4882a593Smuzhiyun 	seq_outb(par, 0x01, s);
223*4882a593Smuzhiyun 	seq_outb(par, 0x00, 0x03);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
vga_enable_video(struct tdfx_par * par)226*4882a593Smuzhiyun static inline void vga_enable_video(struct tdfx_par *par)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	unsigned char s;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	s = seq_inb(par, 0x01) & 0xdf;
231*4882a593Smuzhiyun 	seq_outb(par, 0x00, 0x01);
232*4882a593Smuzhiyun 	seq_outb(par, 0x01, s);
233*4882a593Smuzhiyun 	seq_outb(par, 0x00, 0x03);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
vga_enable_palette(struct tdfx_par * par)236*4882a593Smuzhiyun static inline void vga_enable_palette(struct tdfx_par *par)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	vga_inb(par, IS1_R);
239*4882a593Smuzhiyun 	mb();
240*4882a593Smuzhiyun 	vga_outb(par, ATT_IW, 0x20);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
tdfx_inl(struct tdfx_par * par,unsigned int reg)243*4882a593Smuzhiyun static inline u32 tdfx_inl(struct tdfx_par *par, unsigned int reg)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	return readl(par->regbase_virt + reg);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
tdfx_outl(struct tdfx_par * par,unsigned int reg,u32 val)248*4882a593Smuzhiyun static inline void tdfx_outl(struct tdfx_par *par, unsigned int reg, u32 val)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	writel(val, par->regbase_virt + reg);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
banshee_make_room(struct tdfx_par * par,int size)253*4882a593Smuzhiyun static inline void banshee_make_room(struct tdfx_par *par, int size)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	/* Note: The Voodoo3's onboard FIFO has 32 slots. This loop
256*4882a593Smuzhiyun 	 * won't quit if you ask for more. */
257*4882a593Smuzhiyun 	while ((tdfx_inl(par, STATUS) & 0x1f) < size - 1)
258*4882a593Smuzhiyun 		cpu_relax();
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
banshee_wait_idle(struct fb_info * info)261*4882a593Smuzhiyun static int banshee_wait_idle(struct fb_info *info)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
264*4882a593Smuzhiyun 	int i = 0;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	banshee_make_room(par, 1);
267*4882a593Smuzhiyun 	tdfx_outl(par, COMMAND_3D, COMMAND_3D_NOP);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	do {
270*4882a593Smuzhiyun 		if ((tdfx_inl(par, STATUS) & STATUS_BUSY) == 0)
271*4882a593Smuzhiyun 			i++;
272*4882a593Smuzhiyun 	} while (i < 3);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun  * Set the color of a palette entry in 8bpp mode
279*4882a593Smuzhiyun  */
do_setpalentry(struct tdfx_par * par,unsigned regno,u32 c)280*4882a593Smuzhiyun static inline void do_setpalentry(struct tdfx_par *par, unsigned regno, u32 c)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	banshee_make_room(par, 2);
283*4882a593Smuzhiyun 	tdfx_outl(par, DACADDR, regno);
284*4882a593Smuzhiyun 	/* read after write makes it working */
285*4882a593Smuzhiyun 	tdfx_inl(par, DACADDR);
286*4882a593Smuzhiyun 	tdfx_outl(par, DACDATA, c);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
do_calc_pll(int freq,int * freq_out)289*4882a593Smuzhiyun static u32 do_calc_pll(int freq, int *freq_out)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	int m, n, k, best_m, best_n, best_k, best_error;
292*4882a593Smuzhiyun 	int fref = 14318;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	best_error = freq;
295*4882a593Smuzhiyun 	best_n = best_m = best_k = 0;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	for (k = 3; k >= 0; k--) {
298*4882a593Smuzhiyun 		for (m = 63; m >= 0; m--) {
299*4882a593Smuzhiyun 			/*
300*4882a593Smuzhiyun 			 * Estimate value of n that produces target frequency
301*4882a593Smuzhiyun 			 * with current m and k
302*4882a593Smuzhiyun 			 */
303*4882a593Smuzhiyun 			int n_estimated = ((freq * (m + 2) << k) / fref) - 2;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 			/* Search neighborhood of estimated n */
306*4882a593Smuzhiyun 			for (n = max(0, n_estimated);
307*4882a593Smuzhiyun 				n <= min(255, n_estimated + 1);
308*4882a593Smuzhiyun 				n++) {
309*4882a593Smuzhiyun 				/*
310*4882a593Smuzhiyun 				 * Calculate PLL freqency with current m, k and
311*4882a593Smuzhiyun 				 * estimated n
312*4882a593Smuzhiyun 				 */
313*4882a593Smuzhiyun 				int f = (fref * (n + 2) / (m + 2)) >> k;
314*4882a593Smuzhiyun 				int error = abs(f - freq);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 				/*
317*4882a593Smuzhiyun 				 * If this is the closest we've come to the
318*4882a593Smuzhiyun 				 * target frequency then remember n, m and k
319*4882a593Smuzhiyun 				 */
320*4882a593Smuzhiyun 				if (error < best_error) {
321*4882a593Smuzhiyun 					best_error = error;
322*4882a593Smuzhiyun 					best_n = n;
323*4882a593Smuzhiyun 					best_m = m;
324*4882a593Smuzhiyun 					best_k = k;
325*4882a593Smuzhiyun 				}
326*4882a593Smuzhiyun 			}
327*4882a593Smuzhiyun 		}
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	n = best_n;
331*4882a593Smuzhiyun 	m = best_m;
332*4882a593Smuzhiyun 	k = best_k;
333*4882a593Smuzhiyun 	*freq_out = (fref * (n + 2) / (m + 2)) >> k;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	return (n << 8) | (m << 2) | k;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
do_write_regs(struct fb_info * info,struct banshee_reg * reg)338*4882a593Smuzhiyun static void do_write_regs(struct fb_info *info, struct banshee_reg *reg)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
341*4882a593Smuzhiyun 	int i;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	banshee_wait_idle(info);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	tdfx_outl(par, MISCINIT1, tdfx_inl(par, MISCINIT1) | 0x01);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	crt_outb(par, 0x11, crt_inb(par, 0x11) & 0x7f); /* CRT unprotect */
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	banshee_make_room(par, 3);
350*4882a593Smuzhiyun 	tdfx_outl(par, VGAINIT1, reg->vgainit1 & 0x001FFFFF);
351*4882a593Smuzhiyun 	tdfx_outl(par, VIDPROCCFG, reg->vidcfg & ~0x00000001);
352*4882a593Smuzhiyun #if 0
353*4882a593Smuzhiyun 	tdfx_outl(par, PLLCTRL1, reg->mempll);
354*4882a593Smuzhiyun 	tdfx_outl(par, PLLCTRL2, reg->gfxpll);
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun 	tdfx_outl(par, PLLCTRL0, reg->vidpll);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	vga_outb(par, MISC_W, reg->misc[0x00] | 0x01);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	for (i = 0; i < 5; i++)
361*4882a593Smuzhiyun 		seq_outb(par, i, reg->seq[i]);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	for (i = 0; i < 25; i++)
364*4882a593Smuzhiyun 		crt_outb(par, i, reg->crt[i]);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	for (i = 0; i < 9; i++)
367*4882a593Smuzhiyun 		gra_outb(par, i, reg->gra[i]);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	for (i = 0; i < 21; i++)
370*4882a593Smuzhiyun 		att_outb(par, i, reg->att[i]);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	crt_outb(par, 0x1a, reg->ext[0]);
373*4882a593Smuzhiyun 	crt_outb(par, 0x1b, reg->ext[1]);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	vga_enable_palette(par);
376*4882a593Smuzhiyun 	vga_enable_video(par);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	banshee_make_room(par, 9);
379*4882a593Smuzhiyun 	tdfx_outl(par, VGAINIT0, reg->vgainit0);
380*4882a593Smuzhiyun 	tdfx_outl(par, DACMODE, reg->dacmode);
381*4882a593Smuzhiyun 	tdfx_outl(par, VIDDESKSTRIDE, reg->stride);
382*4882a593Smuzhiyun 	tdfx_outl(par, HWCURPATADDR, reg->curspataddr);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	tdfx_outl(par, VIDSCREENSIZE, reg->screensize);
385*4882a593Smuzhiyun 	tdfx_outl(par, VIDDESKSTART, reg->startaddr);
386*4882a593Smuzhiyun 	tdfx_outl(par, VIDPROCCFG, reg->vidcfg);
387*4882a593Smuzhiyun 	tdfx_outl(par, VGAINIT1, reg->vgainit1);
388*4882a593Smuzhiyun 	tdfx_outl(par, MISCINIT0, reg->miscinit0);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	banshee_make_room(par, 8);
391*4882a593Smuzhiyun 	tdfx_outl(par, SRCBASE, reg->startaddr);
392*4882a593Smuzhiyun 	tdfx_outl(par, DSTBASE, reg->startaddr);
393*4882a593Smuzhiyun 	tdfx_outl(par, COMMANDEXTRA_2D, 0);
394*4882a593Smuzhiyun 	tdfx_outl(par, CLIP0MIN, 0);
395*4882a593Smuzhiyun 	tdfx_outl(par, CLIP0MAX, 0x0fff0fff);
396*4882a593Smuzhiyun 	tdfx_outl(par, CLIP1MIN, 0);
397*4882a593Smuzhiyun 	tdfx_outl(par, CLIP1MAX, 0x0fff0fff);
398*4882a593Smuzhiyun 	tdfx_outl(par, SRCXY, 0);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	banshee_wait_idle(info);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
do_lfb_size(struct tdfx_par * par,unsigned short dev_id)403*4882a593Smuzhiyun static unsigned long do_lfb_size(struct tdfx_par *par, unsigned short dev_id)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	u32 draminit0 = tdfx_inl(par, DRAMINIT0);
406*4882a593Smuzhiyun 	u32 draminit1 = tdfx_inl(par, DRAMINIT1);
407*4882a593Smuzhiyun 	u32 miscinit1;
408*4882a593Smuzhiyun 	int num_chips = (draminit0 & DRAMINIT0_SGRAM_NUM) ? 8 : 4;
409*4882a593Smuzhiyun 	int chip_size; /* in MB */
410*4882a593Smuzhiyun 	int has_sgram = draminit1 & DRAMINIT1_MEM_SDRAM;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	if (dev_id < PCI_DEVICE_ID_3DFX_VOODOO5) {
413*4882a593Smuzhiyun 		/* Banshee/Voodoo3 */
414*4882a593Smuzhiyun 		chip_size = 2;
415*4882a593Smuzhiyun 		if (has_sgram && !(draminit0 & DRAMINIT0_SGRAM_TYPE))
416*4882a593Smuzhiyun 			chip_size = 1;
417*4882a593Smuzhiyun 	} else {
418*4882a593Smuzhiyun 		/* Voodoo4/5 */
419*4882a593Smuzhiyun 		has_sgram = 0;
420*4882a593Smuzhiyun 		chip_size = draminit0 & DRAMINIT0_SGRAM_TYPE_MASK;
421*4882a593Smuzhiyun 		chip_size = 1 << (chip_size >> DRAMINIT0_SGRAM_TYPE_SHIFT);
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* disable block writes for SDRAM */
425*4882a593Smuzhiyun 	miscinit1 = tdfx_inl(par, MISCINIT1);
426*4882a593Smuzhiyun 	miscinit1 |= has_sgram ? 0 : MISCINIT1_2DBLOCK_DIS;
427*4882a593Smuzhiyun 	miscinit1 |= MISCINIT1_CLUT_INV;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	banshee_make_room(par, 1);
430*4882a593Smuzhiyun 	tdfx_outl(par, MISCINIT1, miscinit1);
431*4882a593Smuzhiyun 	return num_chips * chip_size * 1024l * 1024;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
435*4882a593Smuzhiyun 
tdfxfb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)436*4882a593Smuzhiyun static int tdfxfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
439*4882a593Smuzhiyun 	u32 lpitch;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (var->bits_per_pixel != 8  && var->bits_per_pixel != 16 &&
442*4882a593Smuzhiyun 	    var->bits_per_pixel != 24 && var->bits_per_pixel != 32) {
443*4882a593Smuzhiyun 		DPRINTK("depth not supported: %u\n", var->bits_per_pixel);
444*4882a593Smuzhiyun 		return -EINVAL;
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	if (var->xres != var->xres_virtual)
448*4882a593Smuzhiyun 		var->xres_virtual = var->xres;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (var->yres > var->yres_virtual)
451*4882a593Smuzhiyun 		var->yres_virtual = var->yres;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (var->xoffset) {
454*4882a593Smuzhiyun 		DPRINTK("xoffset not supported\n");
455*4882a593Smuzhiyun 		return -EINVAL;
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 	var->yoffset = 0;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/*
460*4882a593Smuzhiyun 	 * Banshee doesn't support interlace, but Voodoo4/5 and probably
461*4882a593Smuzhiyun 	 * Voodoo3 do.
462*4882a593Smuzhiyun 	 * no direct information about device id now?
463*4882a593Smuzhiyun 	 *  use max_pixclock for this...
464*4882a593Smuzhiyun 	 */
465*4882a593Smuzhiyun 	if (((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) &&
466*4882a593Smuzhiyun 	    (par->max_pixclock < VOODOO3_MAX_PIXCLOCK)) {
467*4882a593Smuzhiyun 		DPRINTK("interlace not supported\n");
468*4882a593Smuzhiyun 		return -EINVAL;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	if (info->monspecs.hfmax && info->monspecs.vfmax &&
472*4882a593Smuzhiyun 	    info->monspecs.dclkmax && fb_validate_mode(var, info) < 0) {
473*4882a593Smuzhiyun 		DPRINTK("mode outside monitor's specs\n");
474*4882a593Smuzhiyun 		return -EINVAL;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	var->xres = (var->xres + 15) & ~15; /* could sometimes be 8 */
478*4882a593Smuzhiyun 	lpitch = var->xres * ((var->bits_per_pixel + 7) >> 3);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (var->xres < 320 || var->xres > 2048) {
481*4882a593Smuzhiyun 		DPRINTK("width not supported: %u\n", var->xres);
482*4882a593Smuzhiyun 		return -EINVAL;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	if (var->yres < 200 || var->yres > 2048) {
486*4882a593Smuzhiyun 		DPRINTK("height not supported: %u\n", var->yres);
487*4882a593Smuzhiyun 		return -EINVAL;
488*4882a593Smuzhiyun 	}
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	if (lpitch * var->yres_virtual > info->fix.smem_len) {
491*4882a593Smuzhiyun 		var->yres_virtual = info->fix.smem_len / lpitch;
492*4882a593Smuzhiyun 		if (var->yres_virtual < var->yres) {
493*4882a593Smuzhiyun 			DPRINTK("no memory for screen (%ux%ux%u)\n",
494*4882a593Smuzhiyun 				var->xres, var->yres_virtual,
495*4882a593Smuzhiyun 				var->bits_per_pixel);
496*4882a593Smuzhiyun 			return -EINVAL;
497*4882a593Smuzhiyun 		}
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	if (PICOS2KHZ(var->pixclock) > par->max_pixclock) {
501*4882a593Smuzhiyun 		DPRINTK("pixclock too high (%ldKHz)\n",
502*4882a593Smuzhiyun 			PICOS2KHZ(var->pixclock));
503*4882a593Smuzhiyun 		return -EINVAL;
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	var->transp.offset = 0;
507*4882a593Smuzhiyun 	var->transp.length = 0;
508*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
509*4882a593Smuzhiyun 	case 8:
510*4882a593Smuzhiyun 		var->red.length = 8;
511*4882a593Smuzhiyun 		var->red.offset = 0;
512*4882a593Smuzhiyun 		var->green = var->red;
513*4882a593Smuzhiyun 		var->blue = var->red;
514*4882a593Smuzhiyun 		break;
515*4882a593Smuzhiyun 	case 16:
516*4882a593Smuzhiyun 		var->red.offset   = 11;
517*4882a593Smuzhiyun 		var->red.length   = 5;
518*4882a593Smuzhiyun 		var->green.offset = 5;
519*4882a593Smuzhiyun 		var->green.length = 6;
520*4882a593Smuzhiyun 		var->blue.offset  = 0;
521*4882a593Smuzhiyun 		var->blue.length  = 5;
522*4882a593Smuzhiyun 		break;
523*4882a593Smuzhiyun 	case 32:
524*4882a593Smuzhiyun 		var->transp.offset = 24;
525*4882a593Smuzhiyun 		var->transp.length = 8;
526*4882a593Smuzhiyun 		fallthrough;
527*4882a593Smuzhiyun 	case 24:
528*4882a593Smuzhiyun 		var->red.offset = 16;
529*4882a593Smuzhiyun 		var->green.offset = 8;
530*4882a593Smuzhiyun 		var->blue.offset = 0;
531*4882a593Smuzhiyun 		var->red.length = var->green.length = var->blue.length = 8;
532*4882a593Smuzhiyun 		break;
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 	var->width = -1;
535*4882a593Smuzhiyun 	var->height = -1;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	var->accel_flags = FB_ACCELF_TEXT;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	DPRINTK("Checking graphics mode at %dx%d depth %d\n",
540*4882a593Smuzhiyun 		var->xres, var->yres, var->bits_per_pixel);
541*4882a593Smuzhiyun 	return 0;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
tdfxfb_set_par(struct fb_info * info)544*4882a593Smuzhiyun static int tdfxfb_set_par(struct fb_info *info)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
547*4882a593Smuzhiyun 	u32 hdispend = info->var.xres;
548*4882a593Smuzhiyun 	u32 hsyncsta = hdispend + info->var.right_margin;
549*4882a593Smuzhiyun 	u32 hsyncend = hsyncsta + info->var.hsync_len;
550*4882a593Smuzhiyun 	u32 htotal   = hsyncend + info->var.left_margin;
551*4882a593Smuzhiyun 	u32 hd, hs, he, ht, hbs, hbe;
552*4882a593Smuzhiyun 	u32 vd, vs, ve, vt, vbs, vbe;
553*4882a593Smuzhiyun 	struct banshee_reg reg;
554*4882a593Smuzhiyun 	int fout, freq;
555*4882a593Smuzhiyun 	u32 wd;
556*4882a593Smuzhiyun 	u32 cpp = (info->var.bits_per_pixel + 7) >> 3;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	memset(&reg, 0, sizeof(reg));
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	reg.vidcfg = VIDCFG_VIDPROC_ENABLE | VIDCFG_DESK_ENABLE |
561*4882a593Smuzhiyun 		     VIDCFG_CURS_X11 |
562*4882a593Smuzhiyun 		     ((cpp - 1) << VIDCFG_PIXFMT_SHIFT) |
563*4882a593Smuzhiyun 		     (cpp != 1 ? VIDCFG_CLUT_BYPASS : 0);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* PLL settings */
566*4882a593Smuzhiyun 	freq = PICOS2KHZ(info->var.pixclock);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	reg.vidcfg &= ~VIDCFG_2X;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	if (freq > par->max_pixclock / 2) {
571*4882a593Smuzhiyun 		freq = freq > par->max_pixclock ? par->max_pixclock : freq;
572*4882a593Smuzhiyun 		reg.dacmode |= DACMODE_2X;
573*4882a593Smuzhiyun 		reg.vidcfg  |= VIDCFG_2X;
574*4882a593Smuzhiyun 		hdispend >>= 1;
575*4882a593Smuzhiyun 		hsyncsta >>= 1;
576*4882a593Smuzhiyun 		hsyncend >>= 1;
577*4882a593Smuzhiyun 		htotal   >>= 1;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	wd = (hdispend >> 3) - 1;
581*4882a593Smuzhiyun 	hd  = wd;
582*4882a593Smuzhiyun 	hs  = (hsyncsta >> 3) - 1;
583*4882a593Smuzhiyun 	he  = (hsyncend >> 3) - 1;
584*4882a593Smuzhiyun 	ht  = (htotal >> 3) - 1;
585*4882a593Smuzhiyun 	hbs = hd;
586*4882a593Smuzhiyun 	hbe = ht;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE) {
589*4882a593Smuzhiyun 		vd = (info->var.yres << 1) - 1;
590*4882a593Smuzhiyun 		vs  = vd + (info->var.lower_margin << 1);
591*4882a593Smuzhiyun 		ve  = vs + (info->var.vsync_len << 1);
592*4882a593Smuzhiyun 		vt = ve + (info->var.upper_margin << 1) - 1;
593*4882a593Smuzhiyun 		reg.screensize = info->var.xres | (info->var.yres << 13);
594*4882a593Smuzhiyun 		reg.vidcfg |= VIDCFG_HALF_MODE;
595*4882a593Smuzhiyun 		reg.crt[0x09] = 0x80;
596*4882a593Smuzhiyun 	} else {
597*4882a593Smuzhiyun 		vd = info->var.yres - 1;
598*4882a593Smuzhiyun 		vs  = vd + info->var.lower_margin;
599*4882a593Smuzhiyun 		ve  = vs + info->var.vsync_len;
600*4882a593Smuzhiyun 		vt = ve + info->var.upper_margin - 1;
601*4882a593Smuzhiyun 		reg.screensize = info->var.xres | (info->var.yres << 12);
602*4882a593Smuzhiyun 		reg.vidcfg &= ~VIDCFG_HALF_MODE;
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 	vbs = vd;
605*4882a593Smuzhiyun 	vbe = vt;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	/* this is all pretty standard VGA register stuffing */
608*4882a593Smuzhiyun 	reg.misc[0x00] = 0x0f |
609*4882a593Smuzhiyun 			(info->var.xres < 400 ? 0xa0 :
610*4882a593Smuzhiyun 			 info->var.xres < 480 ? 0x60 :
611*4882a593Smuzhiyun 			 info->var.xres < 768 ? 0xe0 : 0x20);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	reg.gra[0x05] = 0x40;
614*4882a593Smuzhiyun 	reg.gra[0x06] = 0x05;
615*4882a593Smuzhiyun 	reg.gra[0x07] = 0x0f;
616*4882a593Smuzhiyun 	reg.gra[0x08] = 0xff;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	reg.att[0x00] = 0x00;
619*4882a593Smuzhiyun 	reg.att[0x01] = 0x01;
620*4882a593Smuzhiyun 	reg.att[0x02] = 0x02;
621*4882a593Smuzhiyun 	reg.att[0x03] = 0x03;
622*4882a593Smuzhiyun 	reg.att[0x04] = 0x04;
623*4882a593Smuzhiyun 	reg.att[0x05] = 0x05;
624*4882a593Smuzhiyun 	reg.att[0x06] = 0x06;
625*4882a593Smuzhiyun 	reg.att[0x07] = 0x07;
626*4882a593Smuzhiyun 	reg.att[0x08] = 0x08;
627*4882a593Smuzhiyun 	reg.att[0x09] = 0x09;
628*4882a593Smuzhiyun 	reg.att[0x0a] = 0x0a;
629*4882a593Smuzhiyun 	reg.att[0x0b] = 0x0b;
630*4882a593Smuzhiyun 	reg.att[0x0c] = 0x0c;
631*4882a593Smuzhiyun 	reg.att[0x0d] = 0x0d;
632*4882a593Smuzhiyun 	reg.att[0x0e] = 0x0e;
633*4882a593Smuzhiyun 	reg.att[0x0f] = 0x0f;
634*4882a593Smuzhiyun 	reg.att[0x10] = 0x41;
635*4882a593Smuzhiyun 	reg.att[0x12] = 0x0f;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	reg.seq[0x00] = 0x03;
638*4882a593Smuzhiyun 	reg.seq[0x01] = 0x01; /* fixme: clkdiv2? */
639*4882a593Smuzhiyun 	reg.seq[0x02] = 0x0f;
640*4882a593Smuzhiyun 	reg.seq[0x03] = 0x00;
641*4882a593Smuzhiyun 	reg.seq[0x04] = 0x0e;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	reg.crt[0x00] = ht - 4;
644*4882a593Smuzhiyun 	reg.crt[0x01] = hd;
645*4882a593Smuzhiyun 	reg.crt[0x02] = hbs;
646*4882a593Smuzhiyun 	reg.crt[0x03] = 0x80 | (hbe & 0x1f);
647*4882a593Smuzhiyun 	reg.crt[0x04] = hs;
648*4882a593Smuzhiyun 	reg.crt[0x05] = ((hbe & 0x20) << 2) | (he & 0x1f);
649*4882a593Smuzhiyun 	reg.crt[0x06] = vt;
650*4882a593Smuzhiyun 	reg.crt[0x07] = ((vs & 0x200) >> 2) |
651*4882a593Smuzhiyun 			((vd & 0x200) >> 3) |
652*4882a593Smuzhiyun 			((vt & 0x200) >> 4) | 0x10 |
653*4882a593Smuzhiyun 			((vbs & 0x100) >> 5) |
654*4882a593Smuzhiyun 			((vs & 0x100) >> 6) |
655*4882a593Smuzhiyun 			((vd & 0x100) >> 7) |
656*4882a593Smuzhiyun 			((vt & 0x100) >> 8);
657*4882a593Smuzhiyun 	reg.crt[0x09] |= 0x40 | ((vbs & 0x200) >> 4);
658*4882a593Smuzhiyun 	reg.crt[0x10] = vs;
659*4882a593Smuzhiyun 	reg.crt[0x11] = (ve & 0x0f) | 0x20;
660*4882a593Smuzhiyun 	reg.crt[0x12] = vd;
661*4882a593Smuzhiyun 	reg.crt[0x13] = wd;
662*4882a593Smuzhiyun 	reg.crt[0x15] = vbs;
663*4882a593Smuzhiyun 	reg.crt[0x16] = vbe + 1;
664*4882a593Smuzhiyun 	reg.crt[0x17] = 0xc3;
665*4882a593Smuzhiyun 	reg.crt[0x18] = 0xff;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/* Banshee's nonvga stuff */
668*4882a593Smuzhiyun 	reg.ext[0x00] = (((ht & 0x100) >> 8) |
669*4882a593Smuzhiyun 			((hd & 0x100) >> 6) |
670*4882a593Smuzhiyun 			((hbs & 0x100) >> 4) |
671*4882a593Smuzhiyun 			((hbe & 0x40) >> 1) |
672*4882a593Smuzhiyun 			((hs & 0x100) >> 2) |
673*4882a593Smuzhiyun 			((he & 0x20) << 2));
674*4882a593Smuzhiyun 	reg.ext[0x01] = (((vt & 0x400) >> 10) |
675*4882a593Smuzhiyun 			((vd & 0x400) >> 8) |
676*4882a593Smuzhiyun 			((vbs & 0x400) >> 6) |
677*4882a593Smuzhiyun 			((vbe & 0x400) >> 4));
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	reg.vgainit0 =	VGAINIT0_8BIT_DAC     |
680*4882a593Smuzhiyun 			VGAINIT0_EXT_ENABLE   |
681*4882a593Smuzhiyun 			VGAINIT0_WAKEUP_3C3   |
682*4882a593Smuzhiyun 			VGAINIT0_ALT_READBACK |
683*4882a593Smuzhiyun 			VGAINIT0_EXTSHIFTOUT;
684*4882a593Smuzhiyun 	reg.vgainit1 = tdfx_inl(par, VGAINIT1) & 0x1fffff;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	if (hwcursor)
687*4882a593Smuzhiyun 		reg.curspataddr = info->fix.smem_len;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	reg.cursloc   = 0;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	reg.cursc0    = 0;
692*4882a593Smuzhiyun 	reg.cursc1    = 0xffffff;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	reg.stride    = info->var.xres * cpp;
695*4882a593Smuzhiyun 	reg.startaddr = info->var.yoffset * reg.stride
696*4882a593Smuzhiyun 			+ info->var.xoffset * cpp;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	reg.vidpll = do_calc_pll(freq, &fout);
699*4882a593Smuzhiyun #if 0
700*4882a593Smuzhiyun 	reg.mempll = do_calc_pll(..., &fout);
701*4882a593Smuzhiyun 	reg.gfxpll = do_calc_pll(..., &fout);
702*4882a593Smuzhiyun #endif
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED)
705*4882a593Smuzhiyun 		reg.vidcfg |= VIDCFG_INTERLACE;
706*4882a593Smuzhiyun 	reg.miscinit0 = tdfx_inl(par, MISCINIT0);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
709*4882a593Smuzhiyun 	switch (info->var.bits_per_pixel) {
710*4882a593Smuzhiyun 	case 8:
711*4882a593Smuzhiyun 	case 24:
712*4882a593Smuzhiyun 		reg.miscinit0 &= ~(1 << 30);
713*4882a593Smuzhiyun 		reg.miscinit0 &= ~(1 << 31);
714*4882a593Smuzhiyun 		break;
715*4882a593Smuzhiyun 	case 16:
716*4882a593Smuzhiyun 		reg.miscinit0 |= (1 << 30);
717*4882a593Smuzhiyun 		reg.miscinit0 |= (1 << 31);
718*4882a593Smuzhiyun 		break;
719*4882a593Smuzhiyun 	case 32:
720*4882a593Smuzhiyun 		reg.miscinit0 |= (1 << 30);
721*4882a593Smuzhiyun 		reg.miscinit0 &= ~(1 << 31);
722*4882a593Smuzhiyun 		break;
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun #endif
725*4882a593Smuzhiyun 	do_write_regs(info, &reg);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	/* Now change fb_fix_screeninfo according to changes in par */
728*4882a593Smuzhiyun 	info->fix.line_length = reg.stride;
729*4882a593Smuzhiyun 	info->fix.visual = (info->var.bits_per_pixel == 8)
730*4882a593Smuzhiyun 				? FB_VISUAL_PSEUDOCOLOR
731*4882a593Smuzhiyun 				: FB_VISUAL_TRUECOLOR;
732*4882a593Smuzhiyun 	DPRINTK("Graphics mode is now set at %dx%d depth %d\n",
733*4882a593Smuzhiyun 		info->var.xres, info->var.yres, info->var.bits_per_pixel);
734*4882a593Smuzhiyun 	return 0;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /* A handy macro shamelessly pinched from matroxfb */
738*4882a593Smuzhiyun #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
739*4882a593Smuzhiyun 
tdfxfb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)740*4882a593Smuzhiyun static int tdfxfb_setcolreg(unsigned regno, unsigned red, unsigned green,
741*4882a593Smuzhiyun 			    unsigned blue, unsigned transp,
742*4882a593Smuzhiyun 			    struct fb_info *info)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
745*4882a593Smuzhiyun 	u32 rgbcol;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	if (regno >= info->cmap.len || regno > 255)
748*4882a593Smuzhiyun 		return 1;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	/* grayscale works only partially under directcolor */
751*4882a593Smuzhiyun 	if (info->var.grayscale) {
752*4882a593Smuzhiyun 		/* grayscale = 0.30*R + 0.59*G + 0.11*B */
753*4882a593Smuzhiyun 		blue = (red * 77 + green * 151 + blue * 28) >> 8;
754*4882a593Smuzhiyun 		green = blue;
755*4882a593Smuzhiyun 		red = blue;
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	switch (info->fix.visual) {
759*4882a593Smuzhiyun 	case FB_VISUAL_PSEUDOCOLOR:
760*4882a593Smuzhiyun 		rgbcol = (((u32)red   & 0xff00) << 8) |
761*4882a593Smuzhiyun 			 (((u32)green & 0xff00) << 0) |
762*4882a593Smuzhiyun 			 (((u32)blue  & 0xff00) >> 8);
763*4882a593Smuzhiyun 		do_setpalentry(par, regno, rgbcol);
764*4882a593Smuzhiyun 		break;
765*4882a593Smuzhiyun 	/* Truecolor has no hardware color palettes. */
766*4882a593Smuzhiyun 	case FB_VISUAL_TRUECOLOR:
767*4882a593Smuzhiyun 		if (regno < 16) {
768*4882a593Smuzhiyun 			rgbcol = (CNVT_TOHW(red, info->var.red.length) <<
769*4882a593Smuzhiyun 				  info->var.red.offset) |
770*4882a593Smuzhiyun 				(CNVT_TOHW(green, info->var.green.length) <<
771*4882a593Smuzhiyun 				 info->var.green.offset) |
772*4882a593Smuzhiyun 				(CNVT_TOHW(blue, info->var.blue.length) <<
773*4882a593Smuzhiyun 				 info->var.blue.offset) |
774*4882a593Smuzhiyun 				(CNVT_TOHW(transp, info->var.transp.length) <<
775*4882a593Smuzhiyun 				 info->var.transp.offset);
776*4882a593Smuzhiyun 			par->palette[regno] = rgbcol;
777*4882a593Smuzhiyun 		}
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 		break;
780*4882a593Smuzhiyun 	default:
781*4882a593Smuzhiyun 		DPRINTK("bad depth %u\n", info->var.bits_per_pixel);
782*4882a593Smuzhiyun 		break;
783*4882a593Smuzhiyun 	}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	return 0;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun /* 0 unblank, 1 blank, 2 no vsync, 3 no hsync, 4 off */
tdfxfb_blank(int blank,struct fb_info * info)789*4882a593Smuzhiyun static int tdfxfb_blank(int blank, struct fb_info *info)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
792*4882a593Smuzhiyun 	int vgablank = 1;
793*4882a593Smuzhiyun 	u32 dacmode = tdfx_inl(par, DACMODE);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	dacmode &= ~(BIT(1) | BIT(3));
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	switch (blank) {
798*4882a593Smuzhiyun 	case FB_BLANK_UNBLANK: /* Screen: On; HSync: On, VSync: On */
799*4882a593Smuzhiyun 		vgablank = 0;
800*4882a593Smuzhiyun 		break;
801*4882a593Smuzhiyun 	case FB_BLANK_NORMAL: /* Screen: Off; HSync: On, VSync: On */
802*4882a593Smuzhiyun 		break;
803*4882a593Smuzhiyun 	case FB_BLANK_VSYNC_SUSPEND: /* Screen: Off; HSync: On, VSync: Off */
804*4882a593Smuzhiyun 		dacmode |= BIT(3);
805*4882a593Smuzhiyun 		break;
806*4882a593Smuzhiyun 	case FB_BLANK_HSYNC_SUSPEND: /* Screen: Off; HSync: Off, VSync: On */
807*4882a593Smuzhiyun 		dacmode |= BIT(1);
808*4882a593Smuzhiyun 		break;
809*4882a593Smuzhiyun 	case FB_BLANK_POWERDOWN: /* Screen: Off; HSync: Off, VSync: Off */
810*4882a593Smuzhiyun 		dacmode |= BIT(1) | BIT(3);
811*4882a593Smuzhiyun 		break;
812*4882a593Smuzhiyun 	}
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	banshee_make_room(par, 1);
815*4882a593Smuzhiyun 	tdfx_outl(par, DACMODE, dacmode);
816*4882a593Smuzhiyun 	if (vgablank)
817*4882a593Smuzhiyun 		vga_disable_video(par);
818*4882a593Smuzhiyun 	else
819*4882a593Smuzhiyun 		vga_enable_video(par);
820*4882a593Smuzhiyun 	return 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun /*
824*4882a593Smuzhiyun  * Set the starting position of the visible screen to var->yoffset
825*4882a593Smuzhiyun  */
tdfxfb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)826*4882a593Smuzhiyun static int tdfxfb_pan_display(struct fb_var_screeninfo *var,
827*4882a593Smuzhiyun 			      struct fb_info *info)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
830*4882a593Smuzhiyun 	u32 addr = var->yoffset * info->fix.line_length;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	if (nopan || var->xoffset)
833*4882a593Smuzhiyun 		return -EINVAL;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	banshee_make_room(par, 1);
836*4882a593Smuzhiyun 	tdfx_outl(par, VIDDESKSTART, addr);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	return 0;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun #ifdef CONFIG_FB_3DFX_ACCEL
842*4882a593Smuzhiyun /*
843*4882a593Smuzhiyun  * FillRect 2D command (solidfill or invert (via ROP_XOR))
844*4882a593Smuzhiyun  */
tdfxfb_fillrect(struct fb_info * info,const struct fb_fillrect * rect)845*4882a593Smuzhiyun static void tdfxfb_fillrect(struct fb_info *info,
846*4882a593Smuzhiyun 			    const struct fb_fillrect *rect)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
849*4882a593Smuzhiyun 	u32 bpp = info->var.bits_per_pixel;
850*4882a593Smuzhiyun 	u32 stride = info->fix.line_length;
851*4882a593Smuzhiyun 	u32 fmt = stride | ((bpp + ((bpp == 8) ? 0 : 8)) << 13);
852*4882a593Smuzhiyun 	int tdfx_rop;
853*4882a593Smuzhiyun 	u32 dx = rect->dx;
854*4882a593Smuzhiyun 	u32 dy = rect->dy;
855*4882a593Smuzhiyun 	u32 dstbase = 0;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	if (rect->rop == ROP_COPY)
858*4882a593Smuzhiyun 		tdfx_rop = TDFX_ROP_COPY;
859*4882a593Smuzhiyun 	else
860*4882a593Smuzhiyun 		tdfx_rop = TDFX_ROP_XOR;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	/* assume always rect->height < 4096 */
863*4882a593Smuzhiyun 	if (dy + rect->height > 4095) {
864*4882a593Smuzhiyun 		dstbase = stride * dy;
865*4882a593Smuzhiyun 		dy = 0;
866*4882a593Smuzhiyun 	}
867*4882a593Smuzhiyun 	/* assume always rect->width < 4096 */
868*4882a593Smuzhiyun 	if (dx + rect->width > 4095) {
869*4882a593Smuzhiyun 		dstbase += dx * bpp >> 3;
870*4882a593Smuzhiyun 		dx = 0;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 	banshee_make_room(par, 6);
873*4882a593Smuzhiyun 	tdfx_outl(par, DSTFORMAT, fmt);
874*4882a593Smuzhiyun 	if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR) {
875*4882a593Smuzhiyun 		tdfx_outl(par, COLORFORE, rect->color);
876*4882a593Smuzhiyun 	} else { /* FB_VISUAL_TRUECOLOR */
877*4882a593Smuzhiyun 		tdfx_outl(par, COLORFORE, par->palette[rect->color]);
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun 	tdfx_outl(par, COMMAND_2D, COMMAND_2D_FILLRECT | (tdfx_rop << 24));
880*4882a593Smuzhiyun 	tdfx_outl(par, DSTBASE, dstbase);
881*4882a593Smuzhiyun 	tdfx_outl(par, DSTSIZE, rect->width | (rect->height << 16));
882*4882a593Smuzhiyun 	tdfx_outl(par, LAUNCH_2D, dx | (dy << 16));
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun /*
886*4882a593Smuzhiyun  * Screen-to-Screen BitBlt 2D command (for the bmove fb op.)
887*4882a593Smuzhiyun  */
tdfxfb_copyarea(struct fb_info * info,const struct fb_copyarea * area)888*4882a593Smuzhiyun static void tdfxfb_copyarea(struct fb_info *info,
889*4882a593Smuzhiyun 			    const struct fb_copyarea *area)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
892*4882a593Smuzhiyun 	u32 sx = area->sx, sy = area->sy, dx = area->dx, dy = area->dy;
893*4882a593Smuzhiyun 	u32 bpp = info->var.bits_per_pixel;
894*4882a593Smuzhiyun 	u32 stride = info->fix.line_length;
895*4882a593Smuzhiyun 	u32 blitcmd = COMMAND_2D_S2S_BITBLT | (TDFX_ROP_COPY << 24);
896*4882a593Smuzhiyun 	u32 fmt = stride | ((bpp + ((bpp == 8) ? 0 : 8)) << 13);
897*4882a593Smuzhiyun 	u32 dstbase = 0;
898*4882a593Smuzhiyun 	u32 srcbase = 0;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/* assume always area->height < 4096 */
901*4882a593Smuzhiyun 	if (sy + area->height > 4095) {
902*4882a593Smuzhiyun 		srcbase = stride * sy;
903*4882a593Smuzhiyun 		sy = 0;
904*4882a593Smuzhiyun 	}
905*4882a593Smuzhiyun 	/* assume always area->width < 4096 */
906*4882a593Smuzhiyun 	if (sx + area->width > 4095) {
907*4882a593Smuzhiyun 		srcbase += sx * bpp >> 3;
908*4882a593Smuzhiyun 		sx = 0;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 	/* assume always area->height < 4096 */
911*4882a593Smuzhiyun 	if (dy + area->height > 4095) {
912*4882a593Smuzhiyun 		dstbase = stride * dy;
913*4882a593Smuzhiyun 		dy = 0;
914*4882a593Smuzhiyun 	}
915*4882a593Smuzhiyun 	/* assume always area->width < 4096 */
916*4882a593Smuzhiyun 	if (dx + area->width > 4095) {
917*4882a593Smuzhiyun 		dstbase += dx * bpp >> 3;
918*4882a593Smuzhiyun 		dx = 0;
919*4882a593Smuzhiyun 	}
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	if (area->sx <= area->dx) {
922*4882a593Smuzhiyun 		/* -X */
923*4882a593Smuzhiyun 		blitcmd |= BIT(14);
924*4882a593Smuzhiyun 		sx += area->width - 1;
925*4882a593Smuzhiyun 		dx += area->width - 1;
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 	if (area->sy <= area->dy) {
928*4882a593Smuzhiyun 		/* -Y */
929*4882a593Smuzhiyun 		blitcmd |= BIT(15);
930*4882a593Smuzhiyun 		sy += area->height - 1;
931*4882a593Smuzhiyun 		dy += area->height - 1;
932*4882a593Smuzhiyun 	}
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	banshee_make_room(par, 8);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	tdfx_outl(par, SRCFORMAT, fmt);
937*4882a593Smuzhiyun 	tdfx_outl(par, DSTFORMAT, fmt);
938*4882a593Smuzhiyun 	tdfx_outl(par, COMMAND_2D, blitcmd);
939*4882a593Smuzhiyun 	tdfx_outl(par, DSTSIZE, area->width | (area->height << 16));
940*4882a593Smuzhiyun 	tdfx_outl(par, DSTXY, dx | (dy << 16));
941*4882a593Smuzhiyun 	tdfx_outl(par, SRCBASE, srcbase);
942*4882a593Smuzhiyun 	tdfx_outl(par, DSTBASE, dstbase);
943*4882a593Smuzhiyun 	tdfx_outl(par, LAUNCH_2D, sx | (sy << 16));
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
tdfxfb_imageblit(struct fb_info * info,const struct fb_image * image)946*4882a593Smuzhiyun static void tdfxfb_imageblit(struct fb_info *info, const struct fb_image *image)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
949*4882a593Smuzhiyun 	int size = image->height * ((image->width * image->depth + 7) >> 3);
950*4882a593Smuzhiyun 	int fifo_free;
951*4882a593Smuzhiyun 	int i, stride = info->fix.line_length;
952*4882a593Smuzhiyun 	u32 bpp = info->var.bits_per_pixel;
953*4882a593Smuzhiyun 	u32 dstfmt = stride | ((bpp + ((bpp == 8) ? 0 : 8)) << 13);
954*4882a593Smuzhiyun 	u8 *chardata = (u8 *) image->data;
955*4882a593Smuzhiyun 	u32 srcfmt;
956*4882a593Smuzhiyun 	u32 dx = image->dx;
957*4882a593Smuzhiyun 	u32 dy = image->dy;
958*4882a593Smuzhiyun 	u32 dstbase = 0;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	if (image->depth != 1) {
961*4882a593Smuzhiyun #ifdef BROKEN_CODE
962*4882a593Smuzhiyun 		banshee_make_room(par, 6 + ((size + 3) >> 2));
963*4882a593Smuzhiyun 		srcfmt = stride | ((bpp + ((bpp == 8) ? 0 : 8)) << 13) |
964*4882a593Smuzhiyun 			0x400000;
965*4882a593Smuzhiyun #else
966*4882a593Smuzhiyun 		cfb_imageblit(info, image);
967*4882a593Smuzhiyun #endif
968*4882a593Smuzhiyun 		return;
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun 	banshee_make_room(par, 9);
971*4882a593Smuzhiyun 	switch (info->fix.visual) {
972*4882a593Smuzhiyun 	case FB_VISUAL_PSEUDOCOLOR:
973*4882a593Smuzhiyun 		tdfx_outl(par, COLORFORE, image->fg_color);
974*4882a593Smuzhiyun 		tdfx_outl(par, COLORBACK, image->bg_color);
975*4882a593Smuzhiyun 		break;
976*4882a593Smuzhiyun 	case FB_VISUAL_TRUECOLOR:
977*4882a593Smuzhiyun 	default:
978*4882a593Smuzhiyun 		tdfx_outl(par, COLORFORE,
979*4882a593Smuzhiyun 			  par->palette[image->fg_color]);
980*4882a593Smuzhiyun 		tdfx_outl(par, COLORBACK,
981*4882a593Smuzhiyun 			  par->palette[image->bg_color]);
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
984*4882a593Smuzhiyun 	srcfmt = 0x400000 | BIT(20);
985*4882a593Smuzhiyun #else
986*4882a593Smuzhiyun 	srcfmt = 0x400000;
987*4882a593Smuzhiyun #endif
988*4882a593Smuzhiyun 	/* assume always image->height < 4096 */
989*4882a593Smuzhiyun 	if (dy + image->height > 4095) {
990*4882a593Smuzhiyun 		dstbase = stride * dy;
991*4882a593Smuzhiyun 		dy = 0;
992*4882a593Smuzhiyun 	}
993*4882a593Smuzhiyun 	/* assume always image->width < 4096 */
994*4882a593Smuzhiyun 	if (dx + image->width > 4095) {
995*4882a593Smuzhiyun 		dstbase += dx * bpp >> 3;
996*4882a593Smuzhiyun 		dx = 0;
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	tdfx_outl(par, DSTBASE, dstbase);
1000*4882a593Smuzhiyun 	tdfx_outl(par, SRCXY, 0);
1001*4882a593Smuzhiyun 	tdfx_outl(par, DSTXY, dx | (dy << 16));
1002*4882a593Smuzhiyun 	tdfx_outl(par, COMMAND_2D,
1003*4882a593Smuzhiyun 		  COMMAND_2D_H2S_BITBLT | (TDFX_ROP_COPY << 24));
1004*4882a593Smuzhiyun 	tdfx_outl(par, SRCFORMAT, srcfmt);
1005*4882a593Smuzhiyun 	tdfx_outl(par, DSTFORMAT, dstfmt);
1006*4882a593Smuzhiyun 	tdfx_outl(par, DSTSIZE, image->width | (image->height << 16));
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	/* A count of how many free FIFO entries we've requested.
1009*4882a593Smuzhiyun 	 * When this goes negative, we need to request more. */
1010*4882a593Smuzhiyun 	fifo_free = 0;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	/* Send four bytes at a time of data */
1013*4882a593Smuzhiyun 	for (i = (size >> 2); i > 0; i--) {
1014*4882a593Smuzhiyun 		if (--fifo_free < 0) {
1015*4882a593Smuzhiyun 			fifo_free = 31;
1016*4882a593Smuzhiyun 			banshee_make_room(par, fifo_free);
1017*4882a593Smuzhiyun 		}
1018*4882a593Smuzhiyun 		tdfx_outl(par, LAUNCH_2D, *(u32 *)chardata);
1019*4882a593Smuzhiyun 		chardata += 4;
1020*4882a593Smuzhiyun 	}
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	/* Send the leftovers now */
1023*4882a593Smuzhiyun 	banshee_make_room(par, 3);
1024*4882a593Smuzhiyun 	switch (size % 4) {
1025*4882a593Smuzhiyun 	case 0:
1026*4882a593Smuzhiyun 		break;
1027*4882a593Smuzhiyun 	case 1:
1028*4882a593Smuzhiyun 		tdfx_outl(par, LAUNCH_2D, *chardata);
1029*4882a593Smuzhiyun 		break;
1030*4882a593Smuzhiyun 	case 2:
1031*4882a593Smuzhiyun 		tdfx_outl(par, LAUNCH_2D, *(u16 *)chardata);
1032*4882a593Smuzhiyun 		break;
1033*4882a593Smuzhiyun 	case 3:
1034*4882a593Smuzhiyun 		tdfx_outl(par, LAUNCH_2D,
1035*4882a593Smuzhiyun 			*(u16 *)chardata | (chardata[3] << 24));
1036*4882a593Smuzhiyun 		break;
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun #endif /* CONFIG_FB_3DFX_ACCEL */
1040*4882a593Smuzhiyun 
tdfxfb_cursor(struct fb_info * info,struct fb_cursor * cursor)1041*4882a593Smuzhiyun static int tdfxfb_cursor(struct fb_info *info, struct fb_cursor *cursor)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
1044*4882a593Smuzhiyun 	u32 vidcfg;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	if (!hwcursor)
1047*4882a593Smuzhiyun 		return -EINVAL;	/* just to force soft_cursor() call */
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	/* Too large of a cursor or wrong bpp :-( */
1050*4882a593Smuzhiyun 	if (cursor->image.width > 64 ||
1051*4882a593Smuzhiyun 	    cursor->image.height > 64 ||
1052*4882a593Smuzhiyun 	    cursor->image.depth > 1)
1053*4882a593Smuzhiyun 		return -EINVAL;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	vidcfg = tdfx_inl(par, VIDPROCCFG);
1056*4882a593Smuzhiyun 	if (cursor->enable)
1057*4882a593Smuzhiyun 		tdfx_outl(par, VIDPROCCFG, vidcfg | VIDCFG_HWCURSOR_ENABLE);
1058*4882a593Smuzhiyun 	else
1059*4882a593Smuzhiyun 		tdfx_outl(par, VIDPROCCFG, vidcfg & ~VIDCFG_HWCURSOR_ENABLE);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	/*
1062*4882a593Smuzhiyun 	 * If the cursor is not be changed this means either we want the
1063*4882a593Smuzhiyun 	 * current cursor state (if enable is set) or we want to query what
1064*4882a593Smuzhiyun 	 * we can do with the cursor (if enable is not set)
1065*4882a593Smuzhiyun 	 */
1066*4882a593Smuzhiyun 	if (!cursor->set)
1067*4882a593Smuzhiyun 		return 0;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	/* fix cursor color - XFree86 forgets to restore it properly */
1070*4882a593Smuzhiyun 	if (cursor->set & FB_CUR_SETCMAP) {
1071*4882a593Smuzhiyun 		struct fb_cmap cmap = info->cmap;
1072*4882a593Smuzhiyun 		u32 bg_idx = cursor->image.bg_color;
1073*4882a593Smuzhiyun 		u32 fg_idx = cursor->image.fg_color;
1074*4882a593Smuzhiyun 		unsigned long bg_color, fg_color;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 		fg_color = (((u32)cmap.red[fg_idx]   & 0xff00) << 8) |
1077*4882a593Smuzhiyun 			   (((u32)cmap.green[fg_idx] & 0xff00) << 0) |
1078*4882a593Smuzhiyun 			   (((u32)cmap.blue[fg_idx]  & 0xff00) >> 8);
1079*4882a593Smuzhiyun 		bg_color = (((u32)cmap.red[bg_idx]   & 0xff00) << 8) |
1080*4882a593Smuzhiyun 			   (((u32)cmap.green[bg_idx] & 0xff00) << 0) |
1081*4882a593Smuzhiyun 			   (((u32)cmap.blue[bg_idx]  & 0xff00) >> 8);
1082*4882a593Smuzhiyun 		banshee_make_room(par, 2);
1083*4882a593Smuzhiyun 		tdfx_outl(par, HWCURC0, bg_color);
1084*4882a593Smuzhiyun 		tdfx_outl(par, HWCURC1, fg_color);
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	if (cursor->set & FB_CUR_SETPOS) {
1088*4882a593Smuzhiyun 		int x = cursor->image.dx;
1089*4882a593Smuzhiyun 		int y = cursor->image.dy - info->var.yoffset;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 		x += 63;
1092*4882a593Smuzhiyun 		y += 63;
1093*4882a593Smuzhiyun 		banshee_make_room(par, 1);
1094*4882a593Smuzhiyun 		tdfx_outl(par, HWCURLOC, (y << 16) + x);
1095*4882a593Smuzhiyun 	}
1096*4882a593Smuzhiyun 	if (cursor->set & (FB_CUR_SETIMAGE | FB_CUR_SETSHAPE)) {
1097*4882a593Smuzhiyun 		/*
1098*4882a593Smuzhiyun 		 * Voodoo 3 and above cards use 2 monochrome cursor patterns.
1099*4882a593Smuzhiyun 		 *    The reason is so the card can fetch 8 words at a time
1100*4882a593Smuzhiyun 		 * and are stored on chip for use for the next 8 scanlines.
1101*4882a593Smuzhiyun 		 * This reduces the number of times for access to draw the
1102*4882a593Smuzhiyun 		 * cursor for each screen refresh.
1103*4882a593Smuzhiyun 		 *    Each pattern is a bitmap of 64 bit wide and 64 bit high
1104*4882a593Smuzhiyun 		 * (total of 8192 bits or 1024 bytes). The two patterns are
1105*4882a593Smuzhiyun 		 * stored in such a way that pattern 0 always resides in the
1106*4882a593Smuzhiyun 		 * lower half (least significant 64 bits) of a 128 bit word
1107*4882a593Smuzhiyun 		 * and pattern 1 the upper half. If you examine the data of
1108*4882a593Smuzhiyun 		 * the cursor image the graphics card uses then from the
1109*4882a593Smuzhiyun 		 * beginning you see line one of pattern 0, line one of
1110*4882a593Smuzhiyun 		 * pattern 1, line two of pattern 0, line two of pattern 1,
1111*4882a593Smuzhiyun 		 * etc etc. The linear stride for the cursor is always 16 bytes
1112*4882a593Smuzhiyun 		 * (128 bits) which is the maximum cursor width times two for
1113*4882a593Smuzhiyun 		 * the two monochrome patterns.
1114*4882a593Smuzhiyun 		 */
1115*4882a593Smuzhiyun 		u8 __iomem *cursorbase = info->screen_base + info->fix.smem_len;
1116*4882a593Smuzhiyun 		u8 *bitmap = (u8 *)cursor->image.data;
1117*4882a593Smuzhiyun 		u8 *mask = (u8 *)cursor->mask;
1118*4882a593Smuzhiyun 		int i;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 		fb_memset(cursorbase, 0, 1024);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 		for (i = 0; i < cursor->image.height; i++) {
1123*4882a593Smuzhiyun 			int h = 0;
1124*4882a593Smuzhiyun 			int j = (cursor->image.width + 7) >> 3;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 			for (; j > 0; j--) {
1127*4882a593Smuzhiyun 				u8 data = *mask ^ *bitmap;
1128*4882a593Smuzhiyun 				if (cursor->rop == ROP_COPY)
1129*4882a593Smuzhiyun 					data = *mask & *bitmap;
1130*4882a593Smuzhiyun 				/* Pattern 0. Copy the cursor mask to it */
1131*4882a593Smuzhiyun 				fb_writeb(*mask, cursorbase + h);
1132*4882a593Smuzhiyun 				mask++;
1133*4882a593Smuzhiyun 				/* Pattern 1. Copy the cursor bitmap to it */
1134*4882a593Smuzhiyun 				fb_writeb(data, cursorbase + h + 8);
1135*4882a593Smuzhiyun 				bitmap++;
1136*4882a593Smuzhiyun 				h++;
1137*4882a593Smuzhiyun 			}
1138*4882a593Smuzhiyun 			cursorbase += 16;
1139*4882a593Smuzhiyun 		}
1140*4882a593Smuzhiyun 	}
1141*4882a593Smuzhiyun 	return 0;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun static const struct fb_ops tdfxfb_ops = {
1145*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
1146*4882a593Smuzhiyun 	.fb_check_var	= tdfxfb_check_var,
1147*4882a593Smuzhiyun 	.fb_set_par	= tdfxfb_set_par,
1148*4882a593Smuzhiyun 	.fb_setcolreg	= tdfxfb_setcolreg,
1149*4882a593Smuzhiyun 	.fb_blank	= tdfxfb_blank,
1150*4882a593Smuzhiyun 	.fb_pan_display	= tdfxfb_pan_display,
1151*4882a593Smuzhiyun 	.fb_sync	= banshee_wait_idle,
1152*4882a593Smuzhiyun 	.fb_cursor	= tdfxfb_cursor,
1153*4882a593Smuzhiyun #ifdef CONFIG_FB_3DFX_ACCEL
1154*4882a593Smuzhiyun 	.fb_fillrect	= tdfxfb_fillrect,
1155*4882a593Smuzhiyun 	.fb_copyarea	= tdfxfb_copyarea,
1156*4882a593Smuzhiyun 	.fb_imageblit	= tdfxfb_imageblit,
1157*4882a593Smuzhiyun #else
1158*4882a593Smuzhiyun 	.fb_fillrect	= cfb_fillrect,
1159*4882a593Smuzhiyun 	.fb_copyarea	= cfb_copyarea,
1160*4882a593Smuzhiyun 	.fb_imageblit	= cfb_imageblit,
1161*4882a593Smuzhiyun #endif
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun #ifdef CONFIG_FB_3DFX_I2C
1165*4882a593Smuzhiyun /* The voo GPIO registers don't have individual masks for each bit
1166*4882a593Smuzhiyun    so we always have to read before writing. */
1167*4882a593Smuzhiyun 
tdfxfb_i2c_setscl(void * data,int val)1168*4882a593Smuzhiyun static void tdfxfb_i2c_setscl(void *data, int val)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun 	struct tdfxfb_i2c_chan 	*chan = data;
1171*4882a593Smuzhiyun 	struct tdfx_par 	*par = chan->par;
1172*4882a593Smuzhiyun 	unsigned int r;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	r = tdfx_inl(par, VIDSERPARPORT);
1175*4882a593Smuzhiyun 	if (val)
1176*4882a593Smuzhiyun 		r |= I2C_SCL_OUT;
1177*4882a593Smuzhiyun 	else
1178*4882a593Smuzhiyun 		r &= ~I2C_SCL_OUT;
1179*4882a593Smuzhiyun 	tdfx_outl(par, VIDSERPARPORT, r);
1180*4882a593Smuzhiyun 	tdfx_inl(par, VIDSERPARPORT);	/* flush posted write */
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
tdfxfb_i2c_setsda(void * data,int val)1183*4882a593Smuzhiyun static void tdfxfb_i2c_setsda(void *data, int val)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun 	struct tdfxfb_i2c_chan 	*chan = data;
1186*4882a593Smuzhiyun 	struct tdfx_par 	*par = chan->par;
1187*4882a593Smuzhiyun 	unsigned int r;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	r = tdfx_inl(par, VIDSERPARPORT);
1190*4882a593Smuzhiyun 	if (val)
1191*4882a593Smuzhiyun 		r |= I2C_SDA_OUT;
1192*4882a593Smuzhiyun 	else
1193*4882a593Smuzhiyun 		r &= ~I2C_SDA_OUT;
1194*4882a593Smuzhiyun 	tdfx_outl(par, VIDSERPARPORT, r);
1195*4882a593Smuzhiyun 	tdfx_inl(par, VIDSERPARPORT);	/* flush posted write */
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun /* The GPIO pins are open drain, so the pins always remain outputs.
1199*4882a593Smuzhiyun    We rely on the i2c-algo-bit routines to set the pins high before
1200*4882a593Smuzhiyun    reading the input from other chips. */
1201*4882a593Smuzhiyun 
tdfxfb_i2c_getscl(void * data)1202*4882a593Smuzhiyun static int tdfxfb_i2c_getscl(void *data)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun 	struct tdfxfb_i2c_chan 	*chan = data;
1205*4882a593Smuzhiyun 	struct tdfx_par 	*par = chan->par;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	return (0 != (tdfx_inl(par, VIDSERPARPORT) & I2C_SCL_IN));
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun 
tdfxfb_i2c_getsda(void * data)1210*4882a593Smuzhiyun static int tdfxfb_i2c_getsda(void *data)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun 	struct tdfxfb_i2c_chan 	*chan = data;
1213*4882a593Smuzhiyun 	struct tdfx_par 	*par = chan->par;
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	return (0 != (tdfx_inl(par, VIDSERPARPORT) & I2C_SDA_IN));
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun 
tdfxfb_ddc_setscl(void * data,int val)1218*4882a593Smuzhiyun static void tdfxfb_ddc_setscl(void *data, int val)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun 	struct tdfxfb_i2c_chan 	*chan = data;
1221*4882a593Smuzhiyun 	struct tdfx_par 	*par = chan->par;
1222*4882a593Smuzhiyun 	unsigned int r;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	r = tdfx_inl(par, VIDSERPARPORT);
1225*4882a593Smuzhiyun 	if (val)
1226*4882a593Smuzhiyun 		r |= DDC_SCL_OUT;
1227*4882a593Smuzhiyun 	else
1228*4882a593Smuzhiyun 		r &= ~DDC_SCL_OUT;
1229*4882a593Smuzhiyun 	tdfx_outl(par, VIDSERPARPORT, r);
1230*4882a593Smuzhiyun 	tdfx_inl(par, VIDSERPARPORT);	/* flush posted write */
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun 
tdfxfb_ddc_setsda(void * data,int val)1233*4882a593Smuzhiyun static void tdfxfb_ddc_setsda(void *data, int val)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun 	struct tdfxfb_i2c_chan 	*chan = data;
1236*4882a593Smuzhiyun 	struct tdfx_par 	*par = chan->par;
1237*4882a593Smuzhiyun 	unsigned int r;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	r = tdfx_inl(par, VIDSERPARPORT);
1240*4882a593Smuzhiyun 	if (val)
1241*4882a593Smuzhiyun 		r |= DDC_SDA_OUT;
1242*4882a593Smuzhiyun 	else
1243*4882a593Smuzhiyun 		r &= ~DDC_SDA_OUT;
1244*4882a593Smuzhiyun 	tdfx_outl(par, VIDSERPARPORT, r);
1245*4882a593Smuzhiyun 	tdfx_inl(par, VIDSERPARPORT);	/* flush posted write */
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun 
tdfxfb_ddc_getscl(void * data)1248*4882a593Smuzhiyun static int tdfxfb_ddc_getscl(void *data)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun 	struct tdfxfb_i2c_chan 	*chan = data;
1251*4882a593Smuzhiyun 	struct tdfx_par 	*par = chan->par;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	return (0 != (tdfx_inl(par, VIDSERPARPORT) & DDC_SCL_IN));
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun 
tdfxfb_ddc_getsda(void * data)1256*4882a593Smuzhiyun static int tdfxfb_ddc_getsda(void *data)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun 	struct tdfxfb_i2c_chan 	*chan = data;
1259*4882a593Smuzhiyun 	struct tdfx_par 	*par = chan->par;
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	return (0 != (tdfx_inl(par, VIDSERPARPORT) & DDC_SDA_IN));
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun 
tdfxfb_setup_ddc_bus(struct tdfxfb_i2c_chan * chan,const char * name,struct device * dev)1264*4882a593Smuzhiyun static int tdfxfb_setup_ddc_bus(struct tdfxfb_i2c_chan *chan, const char *name,
1265*4882a593Smuzhiyun 				struct device *dev)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun 	int rc;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	strlcpy(chan->adapter.name, name, sizeof(chan->adapter.name));
1270*4882a593Smuzhiyun 	chan->adapter.owner		= THIS_MODULE;
1271*4882a593Smuzhiyun 	chan->adapter.class		= I2C_CLASS_DDC;
1272*4882a593Smuzhiyun 	chan->adapter.algo_data		= &chan->algo;
1273*4882a593Smuzhiyun 	chan->adapter.dev.parent	= dev;
1274*4882a593Smuzhiyun 	chan->algo.setsda		= tdfxfb_ddc_setsda;
1275*4882a593Smuzhiyun 	chan->algo.setscl		= tdfxfb_ddc_setscl;
1276*4882a593Smuzhiyun 	chan->algo.getsda		= tdfxfb_ddc_getsda;
1277*4882a593Smuzhiyun 	chan->algo.getscl		= tdfxfb_ddc_getscl;
1278*4882a593Smuzhiyun 	chan->algo.udelay		= 10;
1279*4882a593Smuzhiyun 	chan->algo.timeout		= msecs_to_jiffies(500);
1280*4882a593Smuzhiyun 	chan->algo.data 		= chan;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	i2c_set_adapdata(&chan->adapter, chan);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	rc = i2c_bit_add_bus(&chan->adapter);
1285*4882a593Smuzhiyun 	if (rc == 0)
1286*4882a593Smuzhiyun 		DPRINTK("I2C bus %s registered.\n", name);
1287*4882a593Smuzhiyun 	else
1288*4882a593Smuzhiyun 		chan->par = NULL;
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	return rc;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun 
tdfxfb_setup_i2c_bus(struct tdfxfb_i2c_chan * chan,const char * name,struct device * dev)1293*4882a593Smuzhiyun static int tdfxfb_setup_i2c_bus(struct tdfxfb_i2c_chan *chan, const char *name,
1294*4882a593Smuzhiyun 				struct device *dev)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun 	int rc;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	strlcpy(chan->adapter.name, name, sizeof(chan->adapter.name));
1299*4882a593Smuzhiyun 	chan->adapter.owner		= THIS_MODULE;
1300*4882a593Smuzhiyun 	chan->adapter.algo_data		= &chan->algo;
1301*4882a593Smuzhiyun 	chan->adapter.dev.parent	= dev;
1302*4882a593Smuzhiyun 	chan->algo.setsda		= tdfxfb_i2c_setsda;
1303*4882a593Smuzhiyun 	chan->algo.setscl		= tdfxfb_i2c_setscl;
1304*4882a593Smuzhiyun 	chan->algo.getsda		= tdfxfb_i2c_getsda;
1305*4882a593Smuzhiyun 	chan->algo.getscl		= tdfxfb_i2c_getscl;
1306*4882a593Smuzhiyun 	chan->algo.udelay		= 10;
1307*4882a593Smuzhiyun 	chan->algo.timeout		= msecs_to_jiffies(500);
1308*4882a593Smuzhiyun 	chan->algo.data 		= chan;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	i2c_set_adapdata(&chan->adapter, chan);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	rc = i2c_bit_add_bus(&chan->adapter);
1313*4882a593Smuzhiyun 	if (rc == 0)
1314*4882a593Smuzhiyun 		DPRINTK("I2C bus %s registered.\n", name);
1315*4882a593Smuzhiyun 	else
1316*4882a593Smuzhiyun 		chan->par = NULL;
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	return rc;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun 
tdfxfb_create_i2c_busses(struct fb_info * info)1321*4882a593Smuzhiyun static void tdfxfb_create_i2c_busses(struct fb_info *info)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	tdfx_outl(par, VIDINFORMAT, 0x8160);
1326*4882a593Smuzhiyun 	tdfx_outl(par, VIDSERPARPORT, 0xcffc0020);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	par->chan[0].par = par;
1329*4882a593Smuzhiyun 	par->chan[1].par = par;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	tdfxfb_setup_ddc_bus(&par->chan[0], "Voodoo3-DDC", info->dev);
1332*4882a593Smuzhiyun 	tdfxfb_setup_i2c_bus(&par->chan[1], "Voodoo3-I2C", info->dev);
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun 
tdfxfb_delete_i2c_busses(struct tdfx_par * par)1335*4882a593Smuzhiyun static void tdfxfb_delete_i2c_busses(struct tdfx_par *par)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	if (par->chan[0].par)
1338*4882a593Smuzhiyun 		i2c_del_adapter(&par->chan[0].adapter);
1339*4882a593Smuzhiyun 	par->chan[0].par = NULL;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	if (par->chan[1].par)
1342*4882a593Smuzhiyun 		i2c_del_adapter(&par->chan[1].adapter);
1343*4882a593Smuzhiyun 	par->chan[1].par = NULL;
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun 
tdfxfb_probe_i2c_connector(struct tdfx_par * par,struct fb_monspecs * specs)1346*4882a593Smuzhiyun static int tdfxfb_probe_i2c_connector(struct tdfx_par *par,
1347*4882a593Smuzhiyun 				      struct fb_monspecs *specs)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun 	u8 *edid = NULL;
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	DPRINTK("Probe DDC Bus\n");
1352*4882a593Smuzhiyun 	if (par->chan[0].par)
1353*4882a593Smuzhiyun 		edid = fb_ddc_read(&par->chan[0].adapter);
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	if (edid) {
1356*4882a593Smuzhiyun 		fb_edid_to_monspecs(edid, specs);
1357*4882a593Smuzhiyun 		kfree(edid);
1358*4882a593Smuzhiyun 		return 0;
1359*4882a593Smuzhiyun 	}
1360*4882a593Smuzhiyun 	return 1;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun #endif /* CONFIG_FB_3DFX_I2C */
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun /**
1365*4882a593Smuzhiyun  *      tdfxfb_probe - Device Initializiation
1366*4882a593Smuzhiyun  *
1367*4882a593Smuzhiyun  *      @pdev:  PCI Device to initialize
1368*4882a593Smuzhiyun  *      @id:    PCI Device ID
1369*4882a593Smuzhiyun  *
1370*4882a593Smuzhiyun  *      Initializes and allocates resources for PCI device @pdev.
1371*4882a593Smuzhiyun  *
1372*4882a593Smuzhiyun  */
tdfxfb_probe(struct pci_dev * pdev,const struct pci_device_id * id)1373*4882a593Smuzhiyun static int tdfxfb_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun 	struct tdfx_par *default_par;
1376*4882a593Smuzhiyun 	struct fb_info *info;
1377*4882a593Smuzhiyun 	int err, lpitch;
1378*4882a593Smuzhiyun 	struct fb_monspecs *specs;
1379*4882a593Smuzhiyun 	bool found;
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
1382*4882a593Smuzhiyun 	if (err) {
1383*4882a593Smuzhiyun 		printk(KERN_ERR "tdfxfb: Can't enable pdev: %d\n", err);
1384*4882a593Smuzhiyun 		return err;
1385*4882a593Smuzhiyun 	}
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	info = framebuffer_alloc(sizeof(struct tdfx_par), &pdev->dev);
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	if (!info)
1390*4882a593Smuzhiyun 		return -ENOMEM;
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	default_par = info->par;
1393*4882a593Smuzhiyun 	info->fix = tdfx_fix;
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	/* Configure the default fb_fix_screeninfo first */
1396*4882a593Smuzhiyun 	switch (pdev->device) {
1397*4882a593Smuzhiyun 	case PCI_DEVICE_ID_3DFX_BANSHEE:
1398*4882a593Smuzhiyun 		strcpy(info->fix.id, "3Dfx Banshee");
1399*4882a593Smuzhiyun 		default_par->max_pixclock = BANSHEE_MAX_PIXCLOCK;
1400*4882a593Smuzhiyun 		break;
1401*4882a593Smuzhiyun 	case PCI_DEVICE_ID_3DFX_VOODOO3:
1402*4882a593Smuzhiyun 		strcpy(info->fix.id, "3Dfx Voodoo3");
1403*4882a593Smuzhiyun 		default_par->max_pixclock = VOODOO3_MAX_PIXCLOCK;
1404*4882a593Smuzhiyun 		break;
1405*4882a593Smuzhiyun 	case PCI_DEVICE_ID_3DFX_VOODOO5:
1406*4882a593Smuzhiyun 		strcpy(info->fix.id, "3Dfx Voodoo5");
1407*4882a593Smuzhiyun 		default_par->max_pixclock = VOODOO5_MAX_PIXCLOCK;
1408*4882a593Smuzhiyun 		break;
1409*4882a593Smuzhiyun 	}
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	info->fix.mmio_start = pci_resource_start(pdev, 0);
1412*4882a593Smuzhiyun 	info->fix.mmio_len = pci_resource_len(pdev, 0);
1413*4882a593Smuzhiyun 	if (!request_mem_region(info->fix.mmio_start, info->fix.mmio_len,
1414*4882a593Smuzhiyun 				"tdfx regbase")) {
1415*4882a593Smuzhiyun 		printk(KERN_ERR "tdfxfb: Can't reserve regbase\n");
1416*4882a593Smuzhiyun 		goto out_err;
1417*4882a593Smuzhiyun 	}
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	default_par->regbase_virt =
1420*4882a593Smuzhiyun 		ioremap(info->fix.mmio_start, info->fix.mmio_len);
1421*4882a593Smuzhiyun 	if (!default_par->regbase_virt) {
1422*4882a593Smuzhiyun 		printk(KERN_ERR "fb: Can't remap %s register area.\n",
1423*4882a593Smuzhiyun 				info->fix.id);
1424*4882a593Smuzhiyun 		goto out_err_regbase;
1425*4882a593Smuzhiyun 	}
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	info->fix.smem_start = pci_resource_start(pdev, 1);
1428*4882a593Smuzhiyun 	info->fix.smem_len = do_lfb_size(default_par, pdev->device);
1429*4882a593Smuzhiyun 	if (!info->fix.smem_len) {
1430*4882a593Smuzhiyun 		printk(KERN_ERR "fb: Can't count %s memory.\n", info->fix.id);
1431*4882a593Smuzhiyun 		goto out_err_regbase;
1432*4882a593Smuzhiyun 	}
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	if (!request_mem_region(info->fix.smem_start,
1435*4882a593Smuzhiyun 				pci_resource_len(pdev, 1), "tdfx smem")) {
1436*4882a593Smuzhiyun 		printk(KERN_ERR "tdfxfb: Can't reserve smem\n");
1437*4882a593Smuzhiyun 		goto out_err_regbase;
1438*4882a593Smuzhiyun 	}
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	info->screen_base = ioremap_wc(info->fix.smem_start,
1441*4882a593Smuzhiyun 				       info->fix.smem_len);
1442*4882a593Smuzhiyun 	if (!info->screen_base) {
1443*4882a593Smuzhiyun 		printk(KERN_ERR "fb: Can't remap %s framebuffer.\n",
1444*4882a593Smuzhiyun 				info->fix.id);
1445*4882a593Smuzhiyun 		goto out_err_screenbase;
1446*4882a593Smuzhiyun 	}
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	default_par->iobase = pci_resource_start(pdev, 2);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	if (!request_region(pci_resource_start(pdev, 2),
1451*4882a593Smuzhiyun 			    pci_resource_len(pdev, 2), "tdfx iobase")) {
1452*4882a593Smuzhiyun 		printk(KERN_ERR "tdfxfb: Can't reserve iobase\n");
1453*4882a593Smuzhiyun 		goto out_err_screenbase;
1454*4882a593Smuzhiyun 	}
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	printk(KERN_INFO "fb: %s memory = %dK\n", info->fix.id,
1457*4882a593Smuzhiyun 			info->fix.smem_len >> 10);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	if (!nomtrr)
1460*4882a593Smuzhiyun 		default_par->wc_cookie= arch_phys_wc_add(info->fix.smem_start,
1461*4882a593Smuzhiyun 							 info->fix.smem_len);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	info->fix.ypanstep	= nopan ? 0 : 1;
1464*4882a593Smuzhiyun 	info->fix.ywrapstep	= nowrap ? 0 : 1;
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	info->fbops		= &tdfxfb_ops;
1467*4882a593Smuzhiyun 	info->pseudo_palette	= default_par->palette;
1468*4882a593Smuzhiyun 	info->flags		= FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
1469*4882a593Smuzhiyun #ifdef CONFIG_FB_3DFX_ACCEL
1470*4882a593Smuzhiyun 	info->flags		|= FBINFO_HWACCEL_FILLRECT |
1471*4882a593Smuzhiyun 				   FBINFO_HWACCEL_COPYAREA |
1472*4882a593Smuzhiyun 				   FBINFO_HWACCEL_IMAGEBLIT |
1473*4882a593Smuzhiyun 				   FBINFO_READS_FAST;
1474*4882a593Smuzhiyun #endif
1475*4882a593Smuzhiyun 	/* reserve 8192 bits for cursor */
1476*4882a593Smuzhiyun 	/* the 2.4 driver says PAGE_MASK boundary is not enough for Voodoo4 */
1477*4882a593Smuzhiyun 	if (hwcursor)
1478*4882a593Smuzhiyun 		info->fix.smem_len = (info->fix.smem_len - 1024) &
1479*4882a593Smuzhiyun 					(PAGE_MASK << 1);
1480*4882a593Smuzhiyun 	specs = &info->monspecs;
1481*4882a593Smuzhiyun 	found = false;
1482*4882a593Smuzhiyun 	info->var.bits_per_pixel = 8;
1483*4882a593Smuzhiyun #ifdef CONFIG_FB_3DFX_I2C
1484*4882a593Smuzhiyun 	tdfxfb_create_i2c_busses(info);
1485*4882a593Smuzhiyun 	err = tdfxfb_probe_i2c_connector(default_par, specs);
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	if (!err) {
1488*4882a593Smuzhiyun 		if (specs->modedb == NULL)
1489*4882a593Smuzhiyun 			DPRINTK("Unable to get Mode Database\n");
1490*4882a593Smuzhiyun 		else {
1491*4882a593Smuzhiyun 			const struct fb_videomode *m;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 			fb_videomode_to_modelist(specs->modedb,
1494*4882a593Smuzhiyun 						 specs->modedb_len,
1495*4882a593Smuzhiyun 						 &info->modelist);
1496*4882a593Smuzhiyun 			m = fb_find_best_display(specs, &info->modelist);
1497*4882a593Smuzhiyun 			if (m) {
1498*4882a593Smuzhiyun 				fb_videomode_to_var(&info->var, m);
1499*4882a593Smuzhiyun 				/* fill all other info->var's fields */
1500*4882a593Smuzhiyun 				if (tdfxfb_check_var(&info->var, info) < 0)
1501*4882a593Smuzhiyun 					info->var = tdfx_var;
1502*4882a593Smuzhiyun 				else
1503*4882a593Smuzhiyun 					found = true;
1504*4882a593Smuzhiyun 			}
1505*4882a593Smuzhiyun 		}
1506*4882a593Smuzhiyun 	}
1507*4882a593Smuzhiyun #endif
1508*4882a593Smuzhiyun 	if (!mode_option && !found)
1509*4882a593Smuzhiyun 		mode_option = "640x480@60";
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	if (mode_option) {
1512*4882a593Smuzhiyun 		err = fb_find_mode(&info->var, info, mode_option,
1513*4882a593Smuzhiyun 				   specs->modedb, specs->modedb_len,
1514*4882a593Smuzhiyun 				   NULL, info->var.bits_per_pixel);
1515*4882a593Smuzhiyun 		if (!err || err == 4)
1516*4882a593Smuzhiyun 			info->var = tdfx_var;
1517*4882a593Smuzhiyun 	}
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	if (found) {
1520*4882a593Smuzhiyun 		fb_destroy_modedb(specs->modedb);
1521*4882a593Smuzhiyun 		specs->modedb = NULL;
1522*4882a593Smuzhiyun 	}
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	/* maximize virtual vertical length */
1525*4882a593Smuzhiyun 	lpitch = info->var.xres_virtual * ((info->var.bits_per_pixel + 7) >> 3);
1526*4882a593Smuzhiyun 	info->var.yres_virtual = info->fix.smem_len / lpitch;
1527*4882a593Smuzhiyun 	if (info->var.yres_virtual < info->var.yres)
1528*4882a593Smuzhiyun 		goto out_err_iobase;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	if (fb_alloc_cmap(&info->cmap, 256, 0) < 0) {
1531*4882a593Smuzhiyun 		printk(KERN_ERR "tdfxfb: Can't allocate color map\n");
1532*4882a593Smuzhiyun 		goto out_err_iobase;
1533*4882a593Smuzhiyun 	}
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	if (register_framebuffer(info) < 0) {
1536*4882a593Smuzhiyun 		printk(KERN_ERR "tdfxfb: can't register framebuffer\n");
1537*4882a593Smuzhiyun 		fb_dealloc_cmap(&info->cmap);
1538*4882a593Smuzhiyun 		goto out_err_iobase;
1539*4882a593Smuzhiyun 	}
1540*4882a593Smuzhiyun 	/*
1541*4882a593Smuzhiyun 	 * Our driver data
1542*4882a593Smuzhiyun 	 */
1543*4882a593Smuzhiyun 	pci_set_drvdata(pdev, info);
1544*4882a593Smuzhiyun 	return 0;
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun out_err_iobase:
1547*4882a593Smuzhiyun #ifdef CONFIG_FB_3DFX_I2C
1548*4882a593Smuzhiyun 	tdfxfb_delete_i2c_busses(default_par);
1549*4882a593Smuzhiyun #endif
1550*4882a593Smuzhiyun 	arch_phys_wc_del(default_par->wc_cookie);
1551*4882a593Smuzhiyun 	release_region(pci_resource_start(pdev, 2),
1552*4882a593Smuzhiyun 		       pci_resource_len(pdev, 2));
1553*4882a593Smuzhiyun out_err_screenbase:
1554*4882a593Smuzhiyun 	if (info->screen_base)
1555*4882a593Smuzhiyun 		iounmap(info->screen_base);
1556*4882a593Smuzhiyun 	release_mem_region(info->fix.smem_start, pci_resource_len(pdev, 1));
1557*4882a593Smuzhiyun out_err_regbase:
1558*4882a593Smuzhiyun 	/*
1559*4882a593Smuzhiyun 	 * Cleanup after anything that was remapped/allocated.
1560*4882a593Smuzhiyun 	 */
1561*4882a593Smuzhiyun 	if (default_par->regbase_virt)
1562*4882a593Smuzhiyun 		iounmap(default_par->regbase_virt);
1563*4882a593Smuzhiyun 	release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
1564*4882a593Smuzhiyun out_err:
1565*4882a593Smuzhiyun 	framebuffer_release(info);
1566*4882a593Smuzhiyun 	return -ENXIO;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun #ifndef MODULE
tdfxfb_setup(char * options)1570*4882a593Smuzhiyun static void __init tdfxfb_setup(char *options)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun 	char *this_opt;
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	if (!options || !*options)
1575*4882a593Smuzhiyun 		return;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	while ((this_opt = strsep(&options, ",")) != NULL) {
1578*4882a593Smuzhiyun 		if (!*this_opt)
1579*4882a593Smuzhiyun 			continue;
1580*4882a593Smuzhiyun 		if (!strcmp(this_opt, "nopan")) {
1581*4882a593Smuzhiyun 			nopan = 1;
1582*4882a593Smuzhiyun 		} else if (!strcmp(this_opt, "nowrap")) {
1583*4882a593Smuzhiyun 			nowrap = 1;
1584*4882a593Smuzhiyun 		} else if (!strncmp(this_opt, "hwcursor=", 9)) {
1585*4882a593Smuzhiyun 			hwcursor = simple_strtoul(this_opt + 9, NULL, 0);
1586*4882a593Smuzhiyun 		} else if (!strncmp(this_opt, "nomtrr", 6)) {
1587*4882a593Smuzhiyun 			nomtrr = 1;
1588*4882a593Smuzhiyun 		} else {
1589*4882a593Smuzhiyun 			mode_option = this_opt;
1590*4882a593Smuzhiyun 		}
1591*4882a593Smuzhiyun 	}
1592*4882a593Smuzhiyun }
1593*4882a593Smuzhiyun #endif
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun /**
1596*4882a593Smuzhiyun  *      tdfxfb_remove - Device removal
1597*4882a593Smuzhiyun  *
1598*4882a593Smuzhiyun  *      @pdev:  PCI Device to cleanup
1599*4882a593Smuzhiyun  *
1600*4882a593Smuzhiyun  *      Releases all resources allocated during the course of the driver's
1601*4882a593Smuzhiyun  *      lifetime for the PCI device @pdev.
1602*4882a593Smuzhiyun  *
1603*4882a593Smuzhiyun  */
tdfxfb_remove(struct pci_dev * pdev)1604*4882a593Smuzhiyun static void tdfxfb_remove(struct pci_dev *pdev)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun 	struct fb_info *info = pci_get_drvdata(pdev);
1607*4882a593Smuzhiyun 	struct tdfx_par *par = info->par;
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	unregister_framebuffer(info);
1610*4882a593Smuzhiyun #ifdef CONFIG_FB_3DFX_I2C
1611*4882a593Smuzhiyun 	tdfxfb_delete_i2c_busses(par);
1612*4882a593Smuzhiyun #endif
1613*4882a593Smuzhiyun 	arch_phys_wc_del(par->wc_cookie);
1614*4882a593Smuzhiyun 	iounmap(par->regbase_virt);
1615*4882a593Smuzhiyun 	iounmap(info->screen_base);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	/* Clean up after reserved regions */
1618*4882a593Smuzhiyun 	release_region(pci_resource_start(pdev, 2),
1619*4882a593Smuzhiyun 		       pci_resource_len(pdev, 2));
1620*4882a593Smuzhiyun 	release_mem_region(pci_resource_start(pdev, 1),
1621*4882a593Smuzhiyun 			   pci_resource_len(pdev, 1));
1622*4882a593Smuzhiyun 	release_mem_region(pci_resource_start(pdev, 0),
1623*4882a593Smuzhiyun 			   pci_resource_len(pdev, 0));
1624*4882a593Smuzhiyun 	fb_dealloc_cmap(&info->cmap);
1625*4882a593Smuzhiyun 	framebuffer_release(info);
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun 
tdfxfb_init(void)1628*4882a593Smuzhiyun static int __init tdfxfb_init(void)
1629*4882a593Smuzhiyun {
1630*4882a593Smuzhiyun #ifndef MODULE
1631*4882a593Smuzhiyun 	char *option = NULL;
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	if (fb_get_options("tdfxfb", &option))
1634*4882a593Smuzhiyun 		return -ENODEV;
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	tdfxfb_setup(option);
1637*4882a593Smuzhiyun #endif
1638*4882a593Smuzhiyun 	return pci_register_driver(&tdfxfb_driver);
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun 
tdfxfb_exit(void)1641*4882a593Smuzhiyun static void __exit tdfxfb_exit(void)
1642*4882a593Smuzhiyun {
1643*4882a593Smuzhiyun 	pci_unregister_driver(&tdfxfb_driver);
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun MODULE_AUTHOR("Hannu Mallat <hmallat@cc.hut.fi>");
1647*4882a593Smuzhiyun MODULE_DESCRIPTION("3Dfx framebuffer device driver");
1648*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun module_param(hwcursor, int, 0644);
1651*4882a593Smuzhiyun MODULE_PARM_DESC(hwcursor, "Enable hardware cursor "
1652*4882a593Smuzhiyun 			"(1=enable, 0=disable, default=1)");
1653*4882a593Smuzhiyun module_param(mode_option, charp, 0);
1654*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
1655*4882a593Smuzhiyun module_param(nomtrr, bool, 0);
1656*4882a593Smuzhiyun MODULE_PARM_DESC(nomtrr, "Disable MTRR support (default: enabled)");
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun module_init(tdfxfb_init);
1659*4882a593Smuzhiyun module_exit(tdfxfb_exit);
1660