1*4882a593Smuzhiyun /* sunxvr500.c: Sun 3DLABS XVR-500 Expert3D fb driver for sparc64 systems
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * License: GPL
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2007 David S. Miller (davem@davemloft.net)
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/fb.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* XXX This device has a 'dev-comm' property which apparently is
17*4882a593Smuzhiyun * XXX a pointer into the openfirmware's address space which is
18*4882a593Smuzhiyun * XXX a shared area the kernel driver can use to keep OBP
19*4882a593Smuzhiyun * XXX informed about the current resolution setting. The idea
20*4882a593Smuzhiyun * XXX is that the kernel can change resolutions, and as long
21*4882a593Smuzhiyun * XXX as the values in the 'dev-comm' area are accurate then
22*4882a593Smuzhiyun * XXX OBP can still render text properly to the console.
23*4882a593Smuzhiyun * XXX
24*4882a593Smuzhiyun * XXX I'm still working out the layout of this and whether there
25*4882a593Smuzhiyun * XXX are any signatures we need to look for etc.
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun struct e3d_info {
28*4882a593Smuzhiyun struct fb_info *info;
29*4882a593Smuzhiyun struct pci_dev *pdev;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun spinlock_t lock;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun char __iomem *fb_base;
34*4882a593Smuzhiyun unsigned long fb_base_phys;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun unsigned long fb8_buf_diff;
37*4882a593Smuzhiyun unsigned long regs_base_phys;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun void __iomem *ramdac;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct device_node *of_node;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun unsigned int width;
44*4882a593Smuzhiyun unsigned int height;
45*4882a593Smuzhiyun unsigned int depth;
46*4882a593Smuzhiyun unsigned int fb_size;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun u32 fb_base_reg;
49*4882a593Smuzhiyun u32 fb8_0_off;
50*4882a593Smuzhiyun u32 fb8_1_off;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun u32 pseudo_palette[16];
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
e3d_get_props(struct e3d_info * ep)55*4882a593Smuzhiyun static int e3d_get_props(struct e3d_info *ep)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun ep->width = of_getintprop_default(ep->of_node, "width", 0);
58*4882a593Smuzhiyun ep->height = of_getintprop_default(ep->of_node, "height", 0);
59*4882a593Smuzhiyun ep->depth = of_getintprop_default(ep->of_node, "depth", 8);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (!ep->width || !ep->height) {
62*4882a593Smuzhiyun printk(KERN_ERR "e3d: Critical properties missing for %s\n",
63*4882a593Smuzhiyun pci_name(ep->pdev));
64*4882a593Smuzhiyun return -EINVAL;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* My XVR-500 comes up, at 1280x768 and a FB base register value of
71*4882a593Smuzhiyun * 0x04000000, the following video layout register values:
72*4882a593Smuzhiyun *
73*4882a593Smuzhiyun * RAMDAC_VID_WH 0x03ff04ff
74*4882a593Smuzhiyun * RAMDAC_VID_CFG 0x1a0b0088
75*4882a593Smuzhiyun * RAMDAC_VID_32FB_0 0x04000000
76*4882a593Smuzhiyun * RAMDAC_VID_32FB_1 0x04800000
77*4882a593Smuzhiyun * RAMDAC_VID_8FB_0 0x05000000
78*4882a593Smuzhiyun * RAMDAC_VID_8FB_1 0x05200000
79*4882a593Smuzhiyun * RAMDAC_VID_XXXFB 0x05400000
80*4882a593Smuzhiyun * RAMDAC_VID_YYYFB 0x05c00000
81*4882a593Smuzhiyun * RAMDAC_VID_ZZZFB 0x05e00000
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun /* Video layout registers */
84*4882a593Smuzhiyun #define RAMDAC_VID_WH 0x00000070UL /* (height-1)<<16 | (width-1) */
85*4882a593Smuzhiyun #define RAMDAC_VID_CFG 0x00000074UL /* 0x1a000088|(linesz_log2<<16) */
86*4882a593Smuzhiyun #define RAMDAC_VID_32FB_0 0x00000078UL /* PCI base 32bpp FB buffer 0 */
87*4882a593Smuzhiyun #define RAMDAC_VID_32FB_1 0x0000007cUL /* PCI base 32bpp FB buffer 1 */
88*4882a593Smuzhiyun #define RAMDAC_VID_8FB_0 0x00000080UL /* PCI base 8bpp FB buffer 0 */
89*4882a593Smuzhiyun #define RAMDAC_VID_8FB_1 0x00000084UL /* PCI base 8bpp FB buffer 1 */
90*4882a593Smuzhiyun #define RAMDAC_VID_XXXFB 0x00000088UL /* PCI base of XXX FB */
91*4882a593Smuzhiyun #define RAMDAC_VID_YYYFB 0x0000008cUL /* PCI base of YYY FB */
92*4882a593Smuzhiyun #define RAMDAC_VID_ZZZFB 0x00000090UL /* PCI base of ZZZ FB */
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* CLUT registers */
95*4882a593Smuzhiyun #define RAMDAC_INDEX 0x000000bcUL
96*4882a593Smuzhiyun #define RAMDAC_DATA 0x000000c0UL
97*4882a593Smuzhiyun
e3d_clut_write(struct e3d_info * ep,int index,u32 val)98*4882a593Smuzhiyun static void e3d_clut_write(struct e3d_info *ep, int index, u32 val)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun void __iomem *ramdac = ep->ramdac;
101*4882a593Smuzhiyun unsigned long flags;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun spin_lock_irqsave(&ep->lock, flags);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun writel(index, ramdac + RAMDAC_INDEX);
106*4882a593Smuzhiyun writel(val, ramdac + RAMDAC_DATA);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun spin_unlock_irqrestore(&ep->lock, flags);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
e3d_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)111*4882a593Smuzhiyun static int e3d_setcolreg(unsigned regno,
112*4882a593Smuzhiyun unsigned red, unsigned green, unsigned blue,
113*4882a593Smuzhiyun unsigned transp, struct fb_info *info)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct e3d_info *ep = info->par;
116*4882a593Smuzhiyun u32 red_8, green_8, blue_8;
117*4882a593Smuzhiyun u32 red_10, green_10, blue_10;
118*4882a593Smuzhiyun u32 value;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if (regno >= 256)
121*4882a593Smuzhiyun return 1;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun red_8 = red >> 8;
124*4882a593Smuzhiyun green_8 = green >> 8;
125*4882a593Smuzhiyun blue_8 = blue >> 8;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun value = (blue_8 << 24) | (green_8 << 16) | (red_8 << 8);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (info->fix.visual == FB_VISUAL_TRUECOLOR && regno < 16)
130*4882a593Smuzhiyun ((u32 *)info->pseudo_palette)[regno] = value;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun red_10 = red >> 6;
134*4882a593Smuzhiyun green_10 = green >> 6;
135*4882a593Smuzhiyun blue_10 = blue >> 6;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun value = (blue_10 << 20) | (green_10 << 10) | (red_10 << 0);
138*4882a593Smuzhiyun e3d_clut_write(ep, regno, value);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* XXX This is a bit of a hack. I can't figure out exactly how the
144*4882a593Smuzhiyun * XXX two 8bpp areas of the framebuffer work. I imagine there is
145*4882a593Smuzhiyun * XXX a WID attribute somewhere else in the framebuffer which tells
146*4882a593Smuzhiyun * XXX the ramdac which of the two 8bpp framebuffer regions to take
147*4882a593Smuzhiyun * XXX the pixel from. So, for now, render into both regions to make
148*4882a593Smuzhiyun * XXX sure the pixel shows up.
149*4882a593Smuzhiyun */
e3d_imageblit(struct fb_info * info,const struct fb_image * image)150*4882a593Smuzhiyun static void e3d_imageblit(struct fb_info *info, const struct fb_image *image)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct e3d_info *ep = info->par;
153*4882a593Smuzhiyun unsigned long flags;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun spin_lock_irqsave(&ep->lock, flags);
156*4882a593Smuzhiyun cfb_imageblit(info, image);
157*4882a593Smuzhiyun info->screen_base += ep->fb8_buf_diff;
158*4882a593Smuzhiyun cfb_imageblit(info, image);
159*4882a593Smuzhiyun info->screen_base -= ep->fb8_buf_diff;
160*4882a593Smuzhiyun spin_unlock_irqrestore(&ep->lock, flags);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
e3d_fillrect(struct fb_info * info,const struct fb_fillrect * rect)163*4882a593Smuzhiyun static void e3d_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct e3d_info *ep = info->par;
166*4882a593Smuzhiyun unsigned long flags;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun spin_lock_irqsave(&ep->lock, flags);
169*4882a593Smuzhiyun cfb_fillrect(info, rect);
170*4882a593Smuzhiyun info->screen_base += ep->fb8_buf_diff;
171*4882a593Smuzhiyun cfb_fillrect(info, rect);
172*4882a593Smuzhiyun info->screen_base -= ep->fb8_buf_diff;
173*4882a593Smuzhiyun spin_unlock_irqrestore(&ep->lock, flags);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
e3d_copyarea(struct fb_info * info,const struct fb_copyarea * area)176*4882a593Smuzhiyun static void e3d_copyarea(struct fb_info *info, const struct fb_copyarea *area)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct e3d_info *ep = info->par;
179*4882a593Smuzhiyun unsigned long flags;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun spin_lock_irqsave(&ep->lock, flags);
182*4882a593Smuzhiyun cfb_copyarea(info, area);
183*4882a593Smuzhiyun info->screen_base += ep->fb8_buf_diff;
184*4882a593Smuzhiyun cfb_copyarea(info, area);
185*4882a593Smuzhiyun info->screen_base -= ep->fb8_buf_diff;
186*4882a593Smuzhiyun spin_unlock_irqrestore(&ep->lock, flags);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static const struct fb_ops e3d_ops = {
190*4882a593Smuzhiyun .owner = THIS_MODULE,
191*4882a593Smuzhiyun .fb_setcolreg = e3d_setcolreg,
192*4882a593Smuzhiyun .fb_fillrect = e3d_fillrect,
193*4882a593Smuzhiyun .fb_copyarea = e3d_copyarea,
194*4882a593Smuzhiyun .fb_imageblit = e3d_imageblit,
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
e3d_set_fbinfo(struct e3d_info * ep)197*4882a593Smuzhiyun static int e3d_set_fbinfo(struct e3d_info *ep)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct fb_info *info = ep->info;
200*4882a593Smuzhiyun struct fb_var_screeninfo *var = &info->var;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT;
203*4882a593Smuzhiyun info->fbops = &e3d_ops;
204*4882a593Smuzhiyun info->screen_base = ep->fb_base;
205*4882a593Smuzhiyun info->screen_size = ep->fb_size;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun info->pseudo_palette = ep->pseudo_palette;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* Fill fix common fields */
210*4882a593Smuzhiyun strlcpy(info->fix.id, "e3d", sizeof(info->fix.id));
211*4882a593Smuzhiyun info->fix.smem_start = ep->fb_base_phys;
212*4882a593Smuzhiyun info->fix.smem_len = ep->fb_size;
213*4882a593Smuzhiyun info->fix.type = FB_TYPE_PACKED_PIXELS;
214*4882a593Smuzhiyun if (ep->depth == 32 || ep->depth == 24)
215*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_TRUECOLOR;
216*4882a593Smuzhiyun else
217*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun var->xres = ep->width;
220*4882a593Smuzhiyun var->yres = ep->height;
221*4882a593Smuzhiyun var->xres_virtual = var->xres;
222*4882a593Smuzhiyun var->yres_virtual = var->yres;
223*4882a593Smuzhiyun var->bits_per_pixel = ep->depth;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun var->red.offset = 8;
226*4882a593Smuzhiyun var->red.length = 8;
227*4882a593Smuzhiyun var->green.offset = 16;
228*4882a593Smuzhiyun var->green.length = 8;
229*4882a593Smuzhiyun var->blue.offset = 24;
230*4882a593Smuzhiyun var->blue.length = 8;
231*4882a593Smuzhiyun var->transp.offset = 0;
232*4882a593Smuzhiyun var->transp.length = 0;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (fb_alloc_cmap(&info->cmap, 256, 0)) {
235*4882a593Smuzhiyun printk(KERN_ERR "e3d: Cannot allocate color map.\n");
236*4882a593Smuzhiyun return -ENOMEM;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
e3d_pci_register(struct pci_dev * pdev,const struct pci_device_id * ent)242*4882a593Smuzhiyun static int e3d_pci_register(struct pci_dev *pdev,
243*4882a593Smuzhiyun const struct pci_device_id *ent)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct device_node *of_node;
246*4882a593Smuzhiyun const char *device_type;
247*4882a593Smuzhiyun struct fb_info *info;
248*4882a593Smuzhiyun struct e3d_info *ep;
249*4882a593Smuzhiyun unsigned int line_length;
250*4882a593Smuzhiyun int err;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun of_node = pci_device_to_OF_node(pdev);
253*4882a593Smuzhiyun if (!of_node) {
254*4882a593Smuzhiyun printk(KERN_ERR "e3d: Cannot find OF node of %s\n",
255*4882a593Smuzhiyun pci_name(pdev));
256*4882a593Smuzhiyun return -ENODEV;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun device_type = of_get_property(of_node, "device_type", NULL);
260*4882a593Smuzhiyun if (!device_type) {
261*4882a593Smuzhiyun printk(KERN_INFO "e3d: Ignoring secondary output device "
262*4882a593Smuzhiyun "at %s\n", pci_name(pdev));
263*4882a593Smuzhiyun return -ENODEV;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun err = pci_enable_device(pdev);
267*4882a593Smuzhiyun if (err < 0) {
268*4882a593Smuzhiyun printk(KERN_ERR "e3d: Cannot enable PCI device %s\n",
269*4882a593Smuzhiyun pci_name(pdev));
270*4882a593Smuzhiyun goto err_out;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct e3d_info), &pdev->dev);
274*4882a593Smuzhiyun if (!info) {
275*4882a593Smuzhiyun err = -ENOMEM;
276*4882a593Smuzhiyun goto err_disable;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun ep = info->par;
280*4882a593Smuzhiyun ep->info = info;
281*4882a593Smuzhiyun ep->pdev = pdev;
282*4882a593Smuzhiyun spin_lock_init(&ep->lock);
283*4882a593Smuzhiyun ep->of_node = of_node;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* Read the PCI base register of the frame buffer, which we
286*4882a593Smuzhiyun * need in order to interpret the RAMDAC_VID_*FB* values in
287*4882a593Smuzhiyun * the ramdac correctly.
288*4882a593Smuzhiyun */
289*4882a593Smuzhiyun pci_read_config_dword(pdev, PCI_BASE_ADDRESS_0,
290*4882a593Smuzhiyun &ep->fb_base_reg);
291*4882a593Smuzhiyun ep->fb_base_reg &= PCI_BASE_ADDRESS_MEM_MASK;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun ep->regs_base_phys = pci_resource_start (pdev, 1);
294*4882a593Smuzhiyun err = pci_request_region(pdev, 1, "e3d regs");
295*4882a593Smuzhiyun if (err < 0) {
296*4882a593Smuzhiyun printk("e3d: Cannot request region 1 for %s\n",
297*4882a593Smuzhiyun pci_name(pdev));
298*4882a593Smuzhiyun goto err_release_fb;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun ep->ramdac = ioremap(ep->regs_base_phys + 0x8000, 0x1000);
301*4882a593Smuzhiyun if (!ep->ramdac) {
302*4882a593Smuzhiyun err = -ENOMEM;
303*4882a593Smuzhiyun goto err_release_pci1;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun ep->fb8_0_off = readl(ep->ramdac + RAMDAC_VID_8FB_0);
307*4882a593Smuzhiyun ep->fb8_0_off -= ep->fb_base_reg;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun ep->fb8_1_off = readl(ep->ramdac + RAMDAC_VID_8FB_1);
310*4882a593Smuzhiyun ep->fb8_1_off -= ep->fb_base_reg;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun ep->fb8_buf_diff = ep->fb8_1_off - ep->fb8_0_off;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun ep->fb_base_phys = pci_resource_start (pdev, 0);
315*4882a593Smuzhiyun ep->fb_base_phys += ep->fb8_0_off;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun err = pci_request_region(pdev, 0, "e3d framebuffer");
318*4882a593Smuzhiyun if (err < 0) {
319*4882a593Smuzhiyun printk("e3d: Cannot request region 0 for %s\n",
320*4882a593Smuzhiyun pci_name(pdev));
321*4882a593Smuzhiyun goto err_unmap_ramdac;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun err = e3d_get_props(ep);
325*4882a593Smuzhiyun if (err)
326*4882a593Smuzhiyun goto err_release_pci0;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun line_length = (readl(ep->ramdac + RAMDAC_VID_CFG) >> 16) & 0xff;
329*4882a593Smuzhiyun line_length = 1 << line_length;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun switch (ep->depth) {
332*4882a593Smuzhiyun case 8:
333*4882a593Smuzhiyun info->fix.line_length = line_length;
334*4882a593Smuzhiyun break;
335*4882a593Smuzhiyun case 16:
336*4882a593Smuzhiyun info->fix.line_length = line_length * 2;
337*4882a593Smuzhiyun break;
338*4882a593Smuzhiyun case 24:
339*4882a593Smuzhiyun info->fix.line_length = line_length * 3;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun case 32:
342*4882a593Smuzhiyun info->fix.line_length = line_length * 4;
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun ep->fb_size = info->fix.line_length * ep->height;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun ep->fb_base = ioremap(ep->fb_base_phys, ep->fb_size);
348*4882a593Smuzhiyun if (!ep->fb_base) {
349*4882a593Smuzhiyun err = -ENOMEM;
350*4882a593Smuzhiyun goto err_release_pci0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun err = e3d_set_fbinfo(ep);
354*4882a593Smuzhiyun if (err)
355*4882a593Smuzhiyun goto err_unmap_fb;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun pci_set_drvdata(pdev, info);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun printk("e3d: Found device at %s\n", pci_name(pdev));
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun err = register_framebuffer(info);
362*4882a593Smuzhiyun if (err < 0) {
363*4882a593Smuzhiyun printk(KERN_ERR "e3d: Could not register framebuffer %s\n",
364*4882a593Smuzhiyun pci_name(pdev));
365*4882a593Smuzhiyun goto err_free_cmap;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return 0;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun err_free_cmap:
371*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun err_unmap_fb:
374*4882a593Smuzhiyun iounmap(ep->fb_base);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun err_release_pci0:
377*4882a593Smuzhiyun pci_release_region(pdev, 0);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun err_unmap_ramdac:
380*4882a593Smuzhiyun iounmap(ep->ramdac);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun err_release_pci1:
383*4882a593Smuzhiyun pci_release_region(pdev, 1);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun err_release_fb:
386*4882a593Smuzhiyun framebuffer_release(info);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun err_disable:
389*4882a593Smuzhiyun pci_disable_device(pdev);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun err_out:
392*4882a593Smuzhiyun return err;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun static const struct pci_device_id e3d_pci_table[] = {
396*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_3DLABS, 0x7a0), },
397*4882a593Smuzhiyun { PCI_DEVICE(0x1091, 0x7a0), },
398*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_3DLABS, 0x7a2), },
399*4882a593Smuzhiyun { .vendor = PCI_VENDOR_ID_3DLABS,
400*4882a593Smuzhiyun .device = PCI_ANY_ID,
401*4882a593Smuzhiyun .subvendor = PCI_VENDOR_ID_3DLABS,
402*4882a593Smuzhiyun .subdevice = 0x0108,
403*4882a593Smuzhiyun },
404*4882a593Smuzhiyun { .vendor = PCI_VENDOR_ID_3DLABS,
405*4882a593Smuzhiyun .device = PCI_ANY_ID,
406*4882a593Smuzhiyun .subvendor = PCI_VENDOR_ID_3DLABS,
407*4882a593Smuzhiyun .subdevice = 0x0140,
408*4882a593Smuzhiyun },
409*4882a593Smuzhiyun { .vendor = PCI_VENDOR_ID_3DLABS,
410*4882a593Smuzhiyun .device = PCI_ANY_ID,
411*4882a593Smuzhiyun .subvendor = PCI_VENDOR_ID_3DLABS,
412*4882a593Smuzhiyun .subdevice = 0x1024,
413*4882a593Smuzhiyun },
414*4882a593Smuzhiyun { 0, }
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun static struct pci_driver e3d_driver = {
418*4882a593Smuzhiyun .driver = {
419*4882a593Smuzhiyun .suppress_bind_attrs = true,
420*4882a593Smuzhiyun },
421*4882a593Smuzhiyun .name = "e3d",
422*4882a593Smuzhiyun .id_table = e3d_pci_table,
423*4882a593Smuzhiyun .probe = e3d_pci_register,
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
e3d_init(void)426*4882a593Smuzhiyun static int __init e3d_init(void)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun if (fb_get_options("e3d", NULL))
429*4882a593Smuzhiyun return -ENODEV;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return pci_register_driver(&e3d_driver);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun device_initcall(e3d_init);
434