1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * linux/drivers/video/stifb.c -
3*4882a593Smuzhiyun * Low level Frame buffer driver for HP workstations with
4*4882a593Smuzhiyun * STI (standard text interface) video firmware.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2001-2006 Helge Deller <deller@gmx.de>
7*4882a593Smuzhiyun * Portions Copyright (C) 2001 Thomas Bogendoerfer <tsbogend@alpha.franken.de>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on:
10*4882a593Smuzhiyun * - linux/drivers/video/artistfb.c -- Artist frame buffer driver
11*4882a593Smuzhiyun * Copyright (C) 2000 Philipp Rumpf <prumpf@tux.org>
12*4882a593Smuzhiyun * - based on skeletonfb, which was
13*4882a593Smuzhiyun * Created 28 Dec 1997 by Geert Uytterhoeven
14*4882a593Smuzhiyun * - HP Xhp cfb-based X11 window driver for XFree86
15*4882a593Smuzhiyun * (c)Copyright 1992 Hewlett-Packard Co.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * The following graphics display devices (NGLE family) are supported by this driver:
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * HPA4070A known as "HCRX", a 1280x1024 color device with 8 planes
21*4882a593Smuzhiyun * HPA4071A known as "HCRX24", a 1280x1024 color device with 24 planes,
22*4882a593Smuzhiyun * optionally available with a hardware accelerator as HPA4071A_Z
23*4882a593Smuzhiyun * HPA1659A known as "CRX", a 1280x1024 color device with 8 planes
24*4882a593Smuzhiyun * HPA1439A known as "CRX24", a 1280x1024 color device with 24 planes,
25*4882a593Smuzhiyun * optionally available with a hardware accelerator.
26*4882a593Smuzhiyun * HPA1924A known as "GRX", a 1280x1024 grayscale device with 8 planes
27*4882a593Smuzhiyun * HPA2269A known as "Dual CRX", a 1280x1024 color device with 8 planes,
28*4882a593Smuzhiyun * implements support for two displays on a single graphics card.
29*4882a593Smuzhiyun * HP710C internal graphics support optionally available on the HP9000s710 SPU,
30*4882a593Smuzhiyun * supports 1280x1024 color displays with 8 planes.
31*4882a593Smuzhiyun * HP710G same as HP710C, 1280x1024 grayscale only
32*4882a593Smuzhiyun * HP710L same as HP710C, 1024x768 color only
33*4882a593Smuzhiyun * HP712 internal graphics support on HP9000s712 SPU, supports 640x480,
34*4882a593Smuzhiyun * 1024x768 or 1280x1024 color displays on 8 planes (Artist)
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
37*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive
38*4882a593Smuzhiyun * for more details.
39*4882a593Smuzhiyun */
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* TODO:
42*4882a593Smuzhiyun * - 1bpp mode is completely untested
43*4882a593Smuzhiyun * - add support for h/w acceleration
44*4882a593Smuzhiyun * - add hardware cursor
45*4882a593Smuzhiyun * - automatically disable double buffering (e.g. on RDI precisionbook laptop)
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* on supported graphic devices you may:
50*4882a593Smuzhiyun * #define FALLBACK_TO_1BPP to fall back to 1 bpp, or
51*4882a593Smuzhiyun * #undef FALLBACK_TO_1BPP to reject support for unsupported cards */
52*4882a593Smuzhiyun #undef FALLBACK_TO_1BPP
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #undef DEBUG_STIFB_REGS /* debug sti register accesses */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #include <linux/module.h>
58*4882a593Smuzhiyun #include <linux/kernel.h>
59*4882a593Smuzhiyun #include <linux/errno.h>
60*4882a593Smuzhiyun #include <linux/string.h>
61*4882a593Smuzhiyun #include <linux/mm.h>
62*4882a593Smuzhiyun #include <linux/slab.h>
63*4882a593Smuzhiyun #include <linux/delay.h>
64*4882a593Smuzhiyun #include <linux/fb.h>
65*4882a593Smuzhiyun #include <linux/init.h>
66*4882a593Smuzhiyun #include <linux/ioport.h>
67*4882a593Smuzhiyun #include <linux/io.h>
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #include <asm/grfioctl.h> /* for HP-UX compatibility */
70*4882a593Smuzhiyun #include <linux/uaccess.h>
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #include "sticore.h"
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* REGION_BASE(fb_info, index) returns the virtual address for region <index> */
75*4882a593Smuzhiyun #define REGION_BASE(fb_info, index) \
76*4882a593Smuzhiyun F_EXTEND(fb_info->sti->glob_cfg->region_ptrs[index])
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define NGLEDEVDEPROM_CRT_REGION 1
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define NR_PALETTE 256
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun typedef struct {
83*4882a593Smuzhiyun __s32 video_config_reg;
84*4882a593Smuzhiyun __s32 misc_video_start;
85*4882a593Smuzhiyun __s32 horiz_timing_fmt;
86*4882a593Smuzhiyun __s32 serr_timing_fmt;
87*4882a593Smuzhiyun __s32 vert_timing_fmt;
88*4882a593Smuzhiyun __s32 horiz_state;
89*4882a593Smuzhiyun __s32 vert_state;
90*4882a593Smuzhiyun __s32 vtg_state_elements;
91*4882a593Smuzhiyun __s32 pipeline_delay;
92*4882a593Smuzhiyun __s32 misc_video_end;
93*4882a593Smuzhiyun } video_setup_t;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun typedef struct {
96*4882a593Smuzhiyun __s16 sizeof_ngle_data;
97*4882a593Smuzhiyun __s16 x_size_visible; /* visible screen dim in pixels */
98*4882a593Smuzhiyun __s16 y_size_visible;
99*4882a593Smuzhiyun __s16 pad2[15];
100*4882a593Smuzhiyun __s16 cursor_pipeline_delay;
101*4882a593Smuzhiyun __s16 video_interleaves;
102*4882a593Smuzhiyun __s32 pad3[11];
103*4882a593Smuzhiyun } ngle_rom_t;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun struct stifb_info {
106*4882a593Smuzhiyun struct fb_info info;
107*4882a593Smuzhiyun unsigned int id;
108*4882a593Smuzhiyun ngle_rom_t ngle_rom;
109*4882a593Smuzhiyun struct sti_struct *sti;
110*4882a593Smuzhiyun int deviceSpecificConfig;
111*4882a593Smuzhiyun u32 pseudo_palette[16];
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static int __initdata stifb_bpp_pref[MAX_STI_ROMS];
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* ------------------- chipset specific functions -------------------------- */
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* offsets to graphic-chip internal registers */
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define REG_1 0x000118
121*4882a593Smuzhiyun #define REG_2 0x000480
122*4882a593Smuzhiyun #define REG_3 0x0004a0
123*4882a593Smuzhiyun #define REG_4 0x000600
124*4882a593Smuzhiyun #define REG_6 0x000800
125*4882a593Smuzhiyun #define REG_7 0x000804
126*4882a593Smuzhiyun #define REG_8 0x000820
127*4882a593Smuzhiyun #define REG_9 0x000a04
128*4882a593Smuzhiyun #define REG_10 0x018000
129*4882a593Smuzhiyun #define REG_11 0x018004
130*4882a593Smuzhiyun #define REG_12 0x01800c
131*4882a593Smuzhiyun #define REG_13 0x018018
132*4882a593Smuzhiyun #define REG_14 0x01801c
133*4882a593Smuzhiyun #define REG_15 0x200000
134*4882a593Smuzhiyun #define REG_15b0 0x200000
135*4882a593Smuzhiyun #define REG_16b1 0x200005
136*4882a593Smuzhiyun #define REG_16b3 0x200007
137*4882a593Smuzhiyun #define REG_21 0x200218
138*4882a593Smuzhiyun #define REG_22 0x0005a0
139*4882a593Smuzhiyun #define REG_23 0x0005c0
140*4882a593Smuzhiyun #define REG_24 0x000808
141*4882a593Smuzhiyun #define REG_25 0x000b00
142*4882a593Smuzhiyun #define REG_26 0x200118
143*4882a593Smuzhiyun #define REG_27 0x200308
144*4882a593Smuzhiyun #define REG_32 0x21003c
145*4882a593Smuzhiyun #define REG_33 0x210040
146*4882a593Smuzhiyun #define REG_34 0x200008
147*4882a593Smuzhiyun #define REG_35 0x018010
148*4882a593Smuzhiyun #define REG_38 0x210020
149*4882a593Smuzhiyun #define REG_39 0x210120
150*4882a593Smuzhiyun #define REG_40 0x210130
151*4882a593Smuzhiyun #define REG_42 0x210028
152*4882a593Smuzhiyun #define REG_43 0x21002c
153*4882a593Smuzhiyun #define REG_44 0x210030
154*4882a593Smuzhiyun #define REG_45 0x210034
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define READ_BYTE(fb,reg) gsc_readb((fb)->info.fix.mmio_start + (reg))
157*4882a593Smuzhiyun #define READ_WORD(fb,reg) gsc_readl((fb)->info.fix.mmio_start + (reg))
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #ifndef DEBUG_STIFB_REGS
161*4882a593Smuzhiyun # define DEBUG_OFF()
162*4882a593Smuzhiyun # define DEBUG_ON()
163*4882a593Smuzhiyun # define WRITE_BYTE(value,fb,reg) gsc_writeb((value),(fb)->info.fix.mmio_start + (reg))
164*4882a593Smuzhiyun # define WRITE_WORD(value,fb,reg) gsc_writel((value),(fb)->info.fix.mmio_start + (reg))
165*4882a593Smuzhiyun #else
166*4882a593Smuzhiyun static int debug_on = 1;
167*4882a593Smuzhiyun # define DEBUG_OFF() debug_on=0
168*4882a593Smuzhiyun # define DEBUG_ON() debug_on=1
169*4882a593Smuzhiyun # define WRITE_BYTE(value,fb,reg) do { if (debug_on) \
170*4882a593Smuzhiyun printk(KERN_DEBUG "%30s: WRITE_BYTE(0x%06x) = 0x%02x (old=0x%02x)\n", \
171*4882a593Smuzhiyun __func__, reg, value, READ_BYTE(fb,reg)); \
172*4882a593Smuzhiyun gsc_writeb((value),(fb)->info.fix.mmio_start + (reg)); } while (0)
173*4882a593Smuzhiyun # define WRITE_WORD(value,fb,reg) do { if (debug_on) \
174*4882a593Smuzhiyun printk(KERN_DEBUG "%30s: WRITE_WORD(0x%06x) = 0x%08x (old=0x%08x)\n", \
175*4882a593Smuzhiyun __func__, reg, value, READ_WORD(fb,reg)); \
176*4882a593Smuzhiyun gsc_writel((value),(fb)->info.fix.mmio_start + (reg)); } while (0)
177*4882a593Smuzhiyun #endif /* DEBUG_STIFB_REGS */
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #define ENABLE 1 /* for enabling/disabling screen */
181*4882a593Smuzhiyun #define DISABLE 0
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define NGLE_LOCK(fb_info) do { } while (0)
184*4882a593Smuzhiyun #define NGLE_UNLOCK(fb_info) do { } while (0)
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static void
SETUP_HW(struct stifb_info * fb)187*4882a593Smuzhiyun SETUP_HW(struct stifb_info *fb)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun char stat;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun do {
192*4882a593Smuzhiyun stat = READ_BYTE(fb, REG_15b0);
193*4882a593Smuzhiyun if (!stat)
194*4882a593Smuzhiyun stat = READ_BYTE(fb, REG_15b0);
195*4882a593Smuzhiyun } while (stat);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun static void
SETUP_FB(struct stifb_info * fb)200*4882a593Smuzhiyun SETUP_FB(struct stifb_info *fb)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun unsigned int reg10_value = 0;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun SETUP_HW(fb);
205*4882a593Smuzhiyun switch (fb->id)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun case CRT_ID_VISUALIZE_EG:
208*4882a593Smuzhiyun case S9000_ID_ARTIST:
209*4882a593Smuzhiyun case S9000_ID_A1659A:
210*4882a593Smuzhiyun reg10_value = 0x13601000;
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun case S9000_ID_A1439A:
213*4882a593Smuzhiyun if (fb->info.var.bits_per_pixel == 32)
214*4882a593Smuzhiyun reg10_value = 0xBBA0A000;
215*4882a593Smuzhiyun else
216*4882a593Smuzhiyun reg10_value = 0x13601000;
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun case S9000_ID_HCRX:
219*4882a593Smuzhiyun if (fb->info.var.bits_per_pixel == 32)
220*4882a593Smuzhiyun reg10_value = 0xBBA0A000;
221*4882a593Smuzhiyun else
222*4882a593Smuzhiyun reg10_value = 0x13602000;
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case S9000_ID_TIMBER:
225*4882a593Smuzhiyun case CRX24_OVERLAY_PLANES:
226*4882a593Smuzhiyun reg10_value = 0x13602000;
227*4882a593Smuzhiyun break;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun if (reg10_value)
230*4882a593Smuzhiyun WRITE_WORD(reg10_value, fb, REG_10);
231*4882a593Smuzhiyun WRITE_WORD(0x83000300, fb, REG_14);
232*4882a593Smuzhiyun SETUP_HW(fb);
233*4882a593Smuzhiyun WRITE_BYTE(1, fb, REG_16b1);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static void
START_IMAGE_COLORMAP_ACCESS(struct stifb_info * fb)237*4882a593Smuzhiyun START_IMAGE_COLORMAP_ACCESS(struct stifb_info *fb)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun SETUP_HW(fb);
240*4882a593Smuzhiyun WRITE_WORD(0xBBE0F000, fb, REG_10);
241*4882a593Smuzhiyun WRITE_WORD(0x03000300, fb, REG_14);
242*4882a593Smuzhiyun WRITE_WORD(~0, fb, REG_13);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static void
WRITE_IMAGE_COLOR(struct stifb_info * fb,int index,int color)246*4882a593Smuzhiyun WRITE_IMAGE_COLOR(struct stifb_info *fb, int index, int color)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun SETUP_HW(fb);
249*4882a593Smuzhiyun WRITE_WORD(((0x100+index)<<2), fb, REG_3);
250*4882a593Smuzhiyun WRITE_WORD(color, fb, REG_4);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static void
FINISH_IMAGE_COLORMAP_ACCESS(struct stifb_info * fb)254*4882a593Smuzhiyun FINISH_IMAGE_COLORMAP_ACCESS(struct stifb_info *fb)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun WRITE_WORD(0x400, fb, REG_2);
257*4882a593Smuzhiyun if (fb->info.var.bits_per_pixel == 32) {
258*4882a593Smuzhiyun WRITE_WORD(0x83000100, fb, REG_1);
259*4882a593Smuzhiyun } else {
260*4882a593Smuzhiyun if (fb->id == S9000_ID_ARTIST || fb->id == CRT_ID_VISUALIZE_EG)
261*4882a593Smuzhiyun WRITE_WORD(0x80000100, fb, REG_26);
262*4882a593Smuzhiyun else
263*4882a593Smuzhiyun WRITE_WORD(0x80000100, fb, REG_1);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun SETUP_FB(fb);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static void
SETUP_RAMDAC(struct stifb_info * fb)269*4882a593Smuzhiyun SETUP_RAMDAC(struct stifb_info *fb)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun SETUP_HW(fb);
272*4882a593Smuzhiyun WRITE_WORD(0x04000000, fb, 0x1020);
273*4882a593Smuzhiyun WRITE_WORD(0xff000000, fb, 0x1028);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static void
CRX24_SETUP_RAMDAC(struct stifb_info * fb)277*4882a593Smuzhiyun CRX24_SETUP_RAMDAC(struct stifb_info *fb)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun SETUP_HW(fb);
280*4882a593Smuzhiyun WRITE_WORD(0x04000000, fb, 0x1000);
281*4882a593Smuzhiyun WRITE_WORD(0x02000000, fb, 0x1004);
282*4882a593Smuzhiyun WRITE_WORD(0xff000000, fb, 0x1008);
283*4882a593Smuzhiyun WRITE_WORD(0x05000000, fb, 0x1000);
284*4882a593Smuzhiyun WRITE_WORD(0x02000000, fb, 0x1004);
285*4882a593Smuzhiyun WRITE_WORD(0x03000000, fb, 0x1008);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #if 0
289*4882a593Smuzhiyun static void
290*4882a593Smuzhiyun HCRX_SETUP_RAMDAC(struct stifb_info *fb)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun WRITE_WORD(0xffffffff, fb, REG_32);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static void
CRX24_SET_OVLY_MASK(struct stifb_info * fb)297*4882a593Smuzhiyun CRX24_SET_OVLY_MASK(struct stifb_info *fb)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun SETUP_HW(fb);
300*4882a593Smuzhiyun WRITE_WORD(0x13a02000, fb, REG_11);
301*4882a593Smuzhiyun WRITE_WORD(0x03000300, fb, REG_14);
302*4882a593Smuzhiyun WRITE_WORD(0x000017f0, fb, REG_3);
303*4882a593Smuzhiyun WRITE_WORD(0xffffffff, fb, REG_13);
304*4882a593Smuzhiyun WRITE_WORD(0xffffffff, fb, REG_22);
305*4882a593Smuzhiyun WRITE_WORD(0x00000000, fb, REG_23);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static void
ENABLE_DISABLE_DISPLAY(struct stifb_info * fb,int enable)309*4882a593Smuzhiyun ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun unsigned int value = enable ? 0x43000000 : 0x03000000;
312*4882a593Smuzhiyun SETUP_HW(fb);
313*4882a593Smuzhiyun WRITE_WORD(0x06000000, fb, 0x1030);
314*4882a593Smuzhiyun WRITE_WORD(value, fb, 0x1038);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static void
CRX24_ENABLE_DISABLE_DISPLAY(struct stifb_info * fb,int enable)318*4882a593Smuzhiyun CRX24_ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun unsigned int value = enable ? 0x10000000 : 0x30000000;
321*4882a593Smuzhiyun SETUP_HW(fb);
322*4882a593Smuzhiyun WRITE_WORD(0x01000000, fb, 0x1000);
323*4882a593Smuzhiyun WRITE_WORD(0x02000000, fb, 0x1004);
324*4882a593Smuzhiyun WRITE_WORD(value, fb, 0x1008);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static void
ARTIST_ENABLE_DISABLE_DISPLAY(struct stifb_info * fb,int enable)328*4882a593Smuzhiyun ARTIST_ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun u32 DregsMiscVideo = REG_21;
331*4882a593Smuzhiyun u32 DregsMiscCtl = REG_27;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun SETUP_HW(fb);
334*4882a593Smuzhiyun if (enable) {
335*4882a593Smuzhiyun WRITE_WORD(READ_WORD(fb, DregsMiscVideo) | 0x0A000000, fb, DregsMiscVideo);
336*4882a593Smuzhiyun WRITE_WORD(READ_WORD(fb, DregsMiscCtl) | 0x00800000, fb, DregsMiscCtl);
337*4882a593Smuzhiyun } else {
338*4882a593Smuzhiyun WRITE_WORD(READ_WORD(fb, DregsMiscVideo) & ~0x0A000000, fb, DregsMiscVideo);
339*4882a593Smuzhiyun WRITE_WORD(READ_WORD(fb, DregsMiscCtl) & ~0x00800000, fb, DregsMiscCtl);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun #define GET_ROMTABLE_INDEX(fb) \
344*4882a593Smuzhiyun (READ_BYTE(fb, REG_16b3) - 1)
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun #define HYPER_CONFIG_PLANES_24 0x00000100
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun #define IS_24_DEVICE(fb) \
349*4882a593Smuzhiyun (fb->deviceSpecificConfig & HYPER_CONFIG_PLANES_24)
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun #define IS_888_DEVICE(fb) \
352*4882a593Smuzhiyun (!(IS_24_DEVICE(fb)))
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun #define GET_FIFO_SLOTS(fb, cnt, numslots) \
355*4882a593Smuzhiyun { while (cnt < numslots) \
356*4882a593Smuzhiyun cnt = READ_WORD(fb, REG_34); \
357*4882a593Smuzhiyun cnt -= numslots; \
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun #define IndexedDcd 0 /* Pixel data is indexed (pseudo) color */
361*4882a593Smuzhiyun #define Otc04 2 /* Pixels in each longword transfer (4) */
362*4882a593Smuzhiyun #define Otc32 5 /* Pixels in each longword transfer (32) */
363*4882a593Smuzhiyun #define Ots08 3 /* Each pixel is size (8)d transfer (1) */
364*4882a593Smuzhiyun #define OtsIndirect 6 /* Each bit goes through FG/BG color(8) */
365*4882a593Smuzhiyun #define AddrLong 5 /* FB address is Long aligned (pixel) */
366*4882a593Smuzhiyun #define BINovly 0x2 /* 8 bit overlay */
367*4882a593Smuzhiyun #define BINapp0I 0x0 /* Application Buffer 0, Indexed */
368*4882a593Smuzhiyun #define BINapp1I 0x1 /* Application Buffer 1, Indexed */
369*4882a593Smuzhiyun #define BINapp0F8 0xa /* Application Buffer 0, Fractional 8-8-8 */
370*4882a593Smuzhiyun #define BINattr 0xd /* Attribute Bitmap */
371*4882a593Smuzhiyun #define RopSrc 0x3
372*4882a593Smuzhiyun #define BitmapExtent08 3 /* Each write hits ( 8) bits in depth */
373*4882a593Smuzhiyun #define BitmapExtent32 5 /* Each write hits (32) bits in depth */
374*4882a593Smuzhiyun #define DataDynamic 0 /* Data register reloaded by direct access */
375*4882a593Smuzhiyun #define MaskDynamic 1 /* Mask register reloaded by direct access */
376*4882a593Smuzhiyun #define MaskOtc 0 /* Mask contains Object Count valid bits */
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun #define MaskAddrOffset(offset) (offset)
379*4882a593Smuzhiyun #define StaticReg(en) (en)
380*4882a593Smuzhiyun #define BGx(en) (en)
381*4882a593Smuzhiyun #define FGx(en) (en)
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun #define BAJustPoint(offset) (offset)
384*4882a593Smuzhiyun #define BAIndexBase(base) (base)
385*4882a593Smuzhiyun #define BA(F,C,S,A,J,B,I) \
386*4882a593Smuzhiyun (((F)<<31)|((C)<<27)|((S)<<24)|((A)<<21)|((J)<<16)|((B)<<12)|(I))
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun #define IBOvals(R,M,X,S,D,L,B,F) \
389*4882a593Smuzhiyun (((R)<<8)|((M)<<16)|((X)<<24)|((S)<<29)|((D)<<28)|((L)<<31)|((B)<<1)|(F))
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun #define NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb, val) \
392*4882a593Smuzhiyun WRITE_WORD(val, fb, REG_14)
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun #define NGLE_QUICK_SET_DST_BM_ACCESS(fb, val) \
395*4882a593Smuzhiyun WRITE_WORD(val, fb, REG_11)
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun #define NGLE_QUICK_SET_CTL_PLN_REG(fb, val) \
398*4882a593Smuzhiyun WRITE_WORD(val, fb, REG_12)
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun #define NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, plnmsk32) \
401*4882a593Smuzhiyun WRITE_WORD(plnmsk32, fb, REG_13)
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun #define NGLE_REALLY_SET_IMAGE_FG_COLOR(fb, fg32) \
404*4882a593Smuzhiyun WRITE_WORD(fg32, fb, REG_35)
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun #define NGLE_SET_TRANSFERDATA(fb, val) \
407*4882a593Smuzhiyun WRITE_WORD(val, fb, REG_8)
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun #define NGLE_SET_DSTXY(fb, val) \
410*4882a593Smuzhiyun WRITE_WORD(val, fb, REG_6)
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun #define NGLE_LONG_FB_ADDRESS(fbaddrbase, x, y) ( \
413*4882a593Smuzhiyun (u32) (fbaddrbase) + \
414*4882a593Smuzhiyun ( (unsigned int) ( (y) << 13 ) | \
415*4882a593Smuzhiyun (unsigned int) ( (x) << 2 ) ) \
416*4882a593Smuzhiyun )
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun #define NGLE_BINC_SET_DSTADDR(fb, addr) \
419*4882a593Smuzhiyun WRITE_WORD(addr, fb, REG_3)
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun #define NGLE_BINC_SET_SRCADDR(fb, addr) \
422*4882a593Smuzhiyun WRITE_WORD(addr, fb, REG_2)
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun #define NGLE_BINC_SET_DSTMASK(fb, mask) \
425*4882a593Smuzhiyun WRITE_WORD(mask, fb, REG_22)
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun #define NGLE_BINC_WRITE32(fb, data32) \
428*4882a593Smuzhiyun WRITE_WORD(data32, fb, REG_23)
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun #define START_COLORMAPLOAD(fb, cmapBltCtlData32) \
431*4882a593Smuzhiyun WRITE_WORD((cmapBltCtlData32), fb, REG_38)
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun #define SET_LENXY_START_RECFILL(fb, lenxy) \
434*4882a593Smuzhiyun WRITE_WORD(lenxy, fb, REG_9)
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun #define SETUP_COPYAREA(fb) \
437*4882a593Smuzhiyun WRITE_BYTE(0, fb, REG_16b1)
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static void
HYPER_ENABLE_DISABLE_DISPLAY(struct stifb_info * fb,int enable)440*4882a593Smuzhiyun HYPER_ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun u32 DregsHypMiscVideo = REG_33;
443*4882a593Smuzhiyun unsigned int value;
444*4882a593Smuzhiyun SETUP_HW(fb);
445*4882a593Smuzhiyun value = READ_WORD(fb, DregsHypMiscVideo);
446*4882a593Smuzhiyun if (enable)
447*4882a593Smuzhiyun value |= 0x0A000000;
448*4882a593Smuzhiyun else
449*4882a593Smuzhiyun value &= ~0x0A000000;
450*4882a593Smuzhiyun WRITE_WORD(value, fb, DregsHypMiscVideo);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* BufferNumbers used by SETUP_ATTR_ACCESS() */
455*4882a593Smuzhiyun #define BUFF0_CMAP0 0x00001e02
456*4882a593Smuzhiyun #define BUFF1_CMAP0 0x02001e02
457*4882a593Smuzhiyun #define BUFF1_CMAP3 0x0c001e02
458*4882a593Smuzhiyun #define ARTIST_CMAP0 0x00000102
459*4882a593Smuzhiyun #define HYPER_CMAP8 0x00000100
460*4882a593Smuzhiyun #define HYPER_CMAP24 0x00000800
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun static void
SETUP_ATTR_ACCESS(struct stifb_info * fb,unsigned BufferNumber)463*4882a593Smuzhiyun SETUP_ATTR_ACCESS(struct stifb_info *fb, unsigned BufferNumber)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun SETUP_HW(fb);
466*4882a593Smuzhiyun WRITE_WORD(0x2EA0D000, fb, REG_11);
467*4882a593Smuzhiyun WRITE_WORD(0x23000302, fb, REG_14);
468*4882a593Smuzhiyun WRITE_WORD(BufferNumber, fb, REG_12);
469*4882a593Smuzhiyun WRITE_WORD(0xffffffff, fb, REG_8);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static void
SET_ATTR_SIZE(struct stifb_info * fb,int width,int height)473*4882a593Smuzhiyun SET_ATTR_SIZE(struct stifb_info *fb, int width, int height)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun /* REG_6 seems to have special values when run on a
476*4882a593Smuzhiyun RDI precisionbook parisc laptop (INTERNAL_EG_DX1024 or
477*4882a593Smuzhiyun INTERNAL_EG_X1024). The values are:
478*4882a593Smuzhiyun 0x2f0: internal (LCD) & external display enabled
479*4882a593Smuzhiyun 0x2a0: external display only
480*4882a593Smuzhiyun 0x000: zero on standard artist graphic cards
481*4882a593Smuzhiyun */
482*4882a593Smuzhiyun WRITE_WORD(0x00000000, fb, REG_6);
483*4882a593Smuzhiyun WRITE_WORD((width<<16) | height, fb, REG_9);
484*4882a593Smuzhiyun WRITE_WORD(0x05000000, fb, REG_6);
485*4882a593Smuzhiyun WRITE_WORD(0x00040001, fb, REG_9);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun static void
FINISH_ATTR_ACCESS(struct stifb_info * fb)489*4882a593Smuzhiyun FINISH_ATTR_ACCESS(struct stifb_info *fb)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun SETUP_HW(fb);
492*4882a593Smuzhiyun WRITE_WORD(0x00000000, fb, REG_12);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun static void
elkSetupPlanes(struct stifb_info * fb)496*4882a593Smuzhiyun elkSetupPlanes(struct stifb_info *fb)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun SETUP_RAMDAC(fb);
499*4882a593Smuzhiyun SETUP_FB(fb);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun static void
ngleSetupAttrPlanes(struct stifb_info * fb,int BufferNumber)503*4882a593Smuzhiyun ngleSetupAttrPlanes(struct stifb_info *fb, int BufferNumber)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun SETUP_ATTR_ACCESS(fb, BufferNumber);
506*4882a593Smuzhiyun SET_ATTR_SIZE(fb, fb->info.var.xres, fb->info.var.yres);
507*4882a593Smuzhiyun FINISH_ATTR_ACCESS(fb);
508*4882a593Smuzhiyun SETUP_FB(fb);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static void
rattlerSetupPlanes(struct stifb_info * fb)513*4882a593Smuzhiyun rattlerSetupPlanes(struct stifb_info *fb)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun int saved_id, y;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* Write RAMDAC pixel read mask register so all overlay
518*4882a593Smuzhiyun * planes are display-enabled. (CRX24 uses Bt462 pixel
519*4882a593Smuzhiyun * read mask register for overlay planes, not image planes).
520*4882a593Smuzhiyun */
521*4882a593Smuzhiyun CRX24_SETUP_RAMDAC(fb);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* change fb->id temporarily to fool SETUP_FB() */
524*4882a593Smuzhiyun saved_id = fb->id;
525*4882a593Smuzhiyun fb->id = CRX24_OVERLAY_PLANES;
526*4882a593Smuzhiyun SETUP_FB(fb);
527*4882a593Smuzhiyun fb->id = saved_id;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun for (y = 0; y < fb->info.var.yres; ++y)
530*4882a593Smuzhiyun fb_memset(fb->info.screen_base + y * fb->info.fix.line_length,
531*4882a593Smuzhiyun 0xff, fb->info.var.xres * fb->info.var.bits_per_pixel/8);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun CRX24_SET_OVLY_MASK(fb);
534*4882a593Smuzhiyun SETUP_FB(fb);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun #define HYPER_CMAP_TYPE 0
539*4882a593Smuzhiyun #define NGLE_CMAP_INDEXED0_TYPE 0
540*4882a593Smuzhiyun #define NGLE_CMAP_OVERLAY_TYPE 3
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* typedef of LUT (Colormap) BLT Control Register */
543*4882a593Smuzhiyun typedef union /* Note assumption that fields are packed left-to-right */
544*4882a593Smuzhiyun { u32 all;
545*4882a593Smuzhiyun struct
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun unsigned enable : 1;
548*4882a593Smuzhiyun unsigned waitBlank : 1;
549*4882a593Smuzhiyun unsigned reserved1 : 4;
550*4882a593Smuzhiyun unsigned lutOffset : 10; /* Within destination LUT */
551*4882a593Smuzhiyun unsigned lutType : 2; /* Cursor, image, overlay */
552*4882a593Smuzhiyun unsigned reserved2 : 4;
553*4882a593Smuzhiyun unsigned length : 10;
554*4882a593Smuzhiyun } fields;
555*4882a593Smuzhiyun } NgleLutBltCtl;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun #if 0
559*4882a593Smuzhiyun static NgleLutBltCtl
560*4882a593Smuzhiyun setNgleLutBltCtl(struct stifb_info *fb, int offsetWithinLut, int length)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun NgleLutBltCtl lutBltCtl;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* set enable, zero reserved fields */
565*4882a593Smuzhiyun lutBltCtl.all = 0x80000000;
566*4882a593Smuzhiyun lutBltCtl.fields.length = length;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun switch (fb->id)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun case S9000_ID_A1439A: /* CRX24 */
571*4882a593Smuzhiyun if (fb->var.bits_per_pixel == 8) {
572*4882a593Smuzhiyun lutBltCtl.fields.lutType = NGLE_CMAP_OVERLAY_TYPE;
573*4882a593Smuzhiyun lutBltCtl.fields.lutOffset = 0;
574*4882a593Smuzhiyun } else {
575*4882a593Smuzhiyun lutBltCtl.fields.lutType = NGLE_CMAP_INDEXED0_TYPE;
576*4882a593Smuzhiyun lutBltCtl.fields.lutOffset = 0 * 256;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun case S9000_ID_ARTIST:
581*4882a593Smuzhiyun lutBltCtl.fields.lutType = NGLE_CMAP_INDEXED0_TYPE;
582*4882a593Smuzhiyun lutBltCtl.fields.lutOffset = 0 * 256;
583*4882a593Smuzhiyun break;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun default:
586*4882a593Smuzhiyun lutBltCtl.fields.lutType = NGLE_CMAP_INDEXED0_TYPE;
587*4882a593Smuzhiyun lutBltCtl.fields.lutOffset = 0;
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* Offset points to start of LUT. Adjust for within LUT */
592*4882a593Smuzhiyun lutBltCtl.fields.lutOffset += offsetWithinLut;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return lutBltCtl;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun #endif
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun static NgleLutBltCtl
setHyperLutBltCtl(struct stifb_info * fb,int offsetWithinLut,int length)599*4882a593Smuzhiyun setHyperLutBltCtl(struct stifb_info *fb, int offsetWithinLut, int length)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun NgleLutBltCtl lutBltCtl;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* set enable, zero reserved fields */
604*4882a593Smuzhiyun lutBltCtl.all = 0x80000000;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun lutBltCtl.fields.length = length;
607*4882a593Smuzhiyun lutBltCtl.fields.lutType = HYPER_CMAP_TYPE;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* Expect lutIndex to be 0 or 1 for image cmaps, 2 or 3 for overlay cmaps */
610*4882a593Smuzhiyun if (fb->info.var.bits_per_pixel == 8)
611*4882a593Smuzhiyun lutBltCtl.fields.lutOffset = 2 * 256;
612*4882a593Smuzhiyun else
613*4882a593Smuzhiyun lutBltCtl.fields.lutOffset = 0 * 256;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* Offset points to start of LUT. Adjust for within LUT */
616*4882a593Smuzhiyun lutBltCtl.fields.lutOffset += offsetWithinLut;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun return lutBltCtl;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun
hyperUndoITE(struct stifb_info * fb)622*4882a593Smuzhiyun static void hyperUndoITE(struct stifb_info *fb)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun int nFreeFifoSlots = 0;
625*4882a593Smuzhiyun u32 fbAddr;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun NGLE_LOCK(fb);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun GET_FIFO_SLOTS(fb, nFreeFifoSlots, 1);
630*4882a593Smuzhiyun WRITE_WORD(0xffffffff, fb, REG_32);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Write overlay transparency mask so only entry 255 is transparent */
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* Hardware setup for full-depth write to "magic" location */
635*4882a593Smuzhiyun GET_FIFO_SLOTS(fb, nFreeFifoSlots, 7);
636*4882a593Smuzhiyun NGLE_QUICK_SET_DST_BM_ACCESS(fb,
637*4882a593Smuzhiyun BA(IndexedDcd, Otc04, Ots08, AddrLong,
638*4882a593Smuzhiyun BAJustPoint(0), BINovly, BAIndexBase(0)));
639*4882a593Smuzhiyun NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb,
640*4882a593Smuzhiyun IBOvals(RopSrc, MaskAddrOffset(0),
641*4882a593Smuzhiyun BitmapExtent08, StaticReg(0),
642*4882a593Smuzhiyun DataDynamic, MaskOtc, BGx(0), FGx(0)));
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* Now prepare to write to the "magic" location */
645*4882a593Smuzhiyun fbAddr = NGLE_LONG_FB_ADDRESS(0, 1532, 0);
646*4882a593Smuzhiyun NGLE_BINC_SET_DSTADDR(fb, fbAddr);
647*4882a593Smuzhiyun NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, 0xffffff);
648*4882a593Smuzhiyun NGLE_BINC_SET_DSTMASK(fb, 0xffffffff);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /* Finally, write a zero to clear the mask */
651*4882a593Smuzhiyun NGLE_BINC_WRITE32(fb, 0);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun NGLE_UNLOCK(fb);
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun static void
ngleDepth8_ClearImagePlanes(struct stifb_info * fb)657*4882a593Smuzhiyun ngleDepth8_ClearImagePlanes(struct stifb_info *fb)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun /* FIXME! */
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun static void
ngleDepth24_ClearImagePlanes(struct stifb_info * fb)663*4882a593Smuzhiyun ngleDepth24_ClearImagePlanes(struct stifb_info *fb)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun /* FIXME! */
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun static void
ngleResetAttrPlanes(struct stifb_info * fb,unsigned int ctlPlaneReg)669*4882a593Smuzhiyun ngleResetAttrPlanes(struct stifb_info *fb, unsigned int ctlPlaneReg)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun int nFreeFifoSlots = 0;
672*4882a593Smuzhiyun u32 packed_dst;
673*4882a593Smuzhiyun u32 packed_len;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun NGLE_LOCK(fb);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun GET_FIFO_SLOTS(fb, nFreeFifoSlots, 4);
678*4882a593Smuzhiyun NGLE_QUICK_SET_DST_BM_ACCESS(fb,
679*4882a593Smuzhiyun BA(IndexedDcd, Otc32, OtsIndirect,
680*4882a593Smuzhiyun AddrLong, BAJustPoint(0),
681*4882a593Smuzhiyun BINattr, BAIndexBase(0)));
682*4882a593Smuzhiyun NGLE_QUICK_SET_CTL_PLN_REG(fb, ctlPlaneReg);
683*4882a593Smuzhiyun NGLE_SET_TRANSFERDATA(fb, 0xffffffff);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb,
686*4882a593Smuzhiyun IBOvals(RopSrc, MaskAddrOffset(0),
687*4882a593Smuzhiyun BitmapExtent08, StaticReg(1),
688*4882a593Smuzhiyun DataDynamic, MaskOtc,
689*4882a593Smuzhiyun BGx(0), FGx(0)));
690*4882a593Smuzhiyun packed_dst = 0;
691*4882a593Smuzhiyun packed_len = (fb->info.var.xres << 16) | fb->info.var.yres;
692*4882a593Smuzhiyun GET_FIFO_SLOTS(fb, nFreeFifoSlots, 2);
693*4882a593Smuzhiyun NGLE_SET_DSTXY(fb, packed_dst);
694*4882a593Smuzhiyun SET_LENXY_START_RECFILL(fb, packed_len);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /*
697*4882a593Smuzhiyun * In order to work around an ELK hardware problem (Buffy doesn't
698*4882a593Smuzhiyun * always flush it's buffers when writing to the attribute
699*4882a593Smuzhiyun * planes), at least 4 pixels must be written to the attribute
700*4882a593Smuzhiyun * planes starting at (X == 1280) and (Y != to the last Y written
701*4882a593Smuzhiyun * by BIF):
702*4882a593Smuzhiyun */
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (fb->id == S9000_ID_A1659A) { /* ELK_DEVICE_ID */
705*4882a593Smuzhiyun /* It's safe to use scanline zero: */
706*4882a593Smuzhiyun packed_dst = (1280 << 16);
707*4882a593Smuzhiyun GET_FIFO_SLOTS(fb, nFreeFifoSlots, 2);
708*4882a593Smuzhiyun NGLE_SET_DSTXY(fb, packed_dst);
709*4882a593Smuzhiyun packed_len = (4 << 16) | 1;
710*4882a593Smuzhiyun SET_LENXY_START_RECFILL(fb, packed_len);
711*4882a593Smuzhiyun } /* ELK Hardware Kludge */
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /**** Finally, set the Control Plane Register back to zero: ****/
714*4882a593Smuzhiyun GET_FIFO_SLOTS(fb, nFreeFifoSlots, 1);
715*4882a593Smuzhiyun NGLE_QUICK_SET_CTL_PLN_REG(fb, 0);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun NGLE_UNLOCK(fb);
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun static void
ngleClearOverlayPlanes(struct stifb_info * fb,int mask,int data)721*4882a593Smuzhiyun ngleClearOverlayPlanes(struct stifb_info *fb, int mask, int data)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun int nFreeFifoSlots = 0;
724*4882a593Smuzhiyun u32 packed_dst;
725*4882a593Smuzhiyun u32 packed_len;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun NGLE_LOCK(fb);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /* Hardware setup */
730*4882a593Smuzhiyun GET_FIFO_SLOTS(fb, nFreeFifoSlots, 8);
731*4882a593Smuzhiyun NGLE_QUICK_SET_DST_BM_ACCESS(fb,
732*4882a593Smuzhiyun BA(IndexedDcd, Otc04, Ots08, AddrLong,
733*4882a593Smuzhiyun BAJustPoint(0), BINovly, BAIndexBase(0)));
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun NGLE_SET_TRANSFERDATA(fb, 0xffffffff); /* Write foreground color */
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun NGLE_REALLY_SET_IMAGE_FG_COLOR(fb, data);
738*4882a593Smuzhiyun NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, mask);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun packed_dst = 0;
741*4882a593Smuzhiyun packed_len = (fb->info.var.xres << 16) | fb->info.var.yres;
742*4882a593Smuzhiyun NGLE_SET_DSTXY(fb, packed_dst);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* Write zeroes to overlay planes */
745*4882a593Smuzhiyun NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb,
746*4882a593Smuzhiyun IBOvals(RopSrc, MaskAddrOffset(0),
747*4882a593Smuzhiyun BitmapExtent08, StaticReg(0),
748*4882a593Smuzhiyun DataDynamic, MaskOtc, BGx(0), FGx(0)));
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun SET_LENXY_START_RECFILL(fb, packed_len);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun NGLE_UNLOCK(fb);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun static void
hyperResetPlanes(struct stifb_info * fb,int enable)756*4882a593Smuzhiyun hyperResetPlanes(struct stifb_info *fb, int enable)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun unsigned int controlPlaneReg;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun NGLE_LOCK(fb);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun if (IS_24_DEVICE(fb))
763*4882a593Smuzhiyun if (fb->info.var.bits_per_pixel == 32)
764*4882a593Smuzhiyun controlPlaneReg = 0x04000F00;
765*4882a593Smuzhiyun else
766*4882a593Smuzhiyun controlPlaneReg = 0x00000F00; /* 0x00000800 should be enough, but lets clear all 4 bits */
767*4882a593Smuzhiyun else
768*4882a593Smuzhiyun controlPlaneReg = 0x00000F00; /* 0x00000100 should be enough, but lets clear all 4 bits */
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun switch (enable) {
771*4882a593Smuzhiyun case ENABLE:
772*4882a593Smuzhiyun /* clear screen */
773*4882a593Smuzhiyun if (IS_24_DEVICE(fb))
774*4882a593Smuzhiyun ngleDepth24_ClearImagePlanes(fb);
775*4882a593Smuzhiyun else
776*4882a593Smuzhiyun ngleDepth8_ClearImagePlanes(fb);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* Paint attribute planes for default case.
779*4882a593Smuzhiyun * On Hyperdrive, this means all windows using overlay cmap 0. */
780*4882a593Smuzhiyun ngleResetAttrPlanes(fb, controlPlaneReg);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /* clear overlay planes */
783*4882a593Smuzhiyun ngleClearOverlayPlanes(fb, 0xff, 255);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /**************************************************
786*4882a593Smuzhiyun ** Also need to counteract ITE settings
787*4882a593Smuzhiyun **************************************************/
788*4882a593Smuzhiyun hyperUndoITE(fb);
789*4882a593Smuzhiyun break;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun case DISABLE:
792*4882a593Smuzhiyun /* clear screen */
793*4882a593Smuzhiyun if (IS_24_DEVICE(fb))
794*4882a593Smuzhiyun ngleDepth24_ClearImagePlanes(fb);
795*4882a593Smuzhiyun else
796*4882a593Smuzhiyun ngleDepth8_ClearImagePlanes(fb);
797*4882a593Smuzhiyun ngleResetAttrPlanes(fb, controlPlaneReg);
798*4882a593Smuzhiyun ngleClearOverlayPlanes(fb, 0xff, 0);
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun case -1: /* RESET */
802*4882a593Smuzhiyun hyperUndoITE(fb);
803*4882a593Smuzhiyun ngleResetAttrPlanes(fb, controlPlaneReg);
804*4882a593Smuzhiyun break;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun NGLE_UNLOCK(fb);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* Return pointer to in-memory structure holding ELK device-dependent ROM values. */
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun static void
ngleGetDeviceRomData(struct stifb_info * fb)813*4882a593Smuzhiyun ngleGetDeviceRomData(struct stifb_info *fb)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun #if 0
816*4882a593Smuzhiyun XXX: FIXME: !!!
817*4882a593Smuzhiyun int *pBytePerLongDevDepData;/* data byte == LSB */
818*4882a593Smuzhiyun int *pRomTable;
819*4882a593Smuzhiyun NgleDevRomData *pPackedDevRomData;
820*4882a593Smuzhiyun int sizePackedDevRomData = sizeof(*pPackedDevRomData);
821*4882a593Smuzhiyun char *pCard8;
822*4882a593Smuzhiyun int i;
823*4882a593Smuzhiyun char *mapOrigin = NULL;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun int romTableIdx;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun pPackedDevRomData = fb->ngle_rom;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun SETUP_HW(fb);
830*4882a593Smuzhiyun if (fb->id == S9000_ID_ARTIST) {
831*4882a593Smuzhiyun pPackedDevRomData->cursor_pipeline_delay = 4;
832*4882a593Smuzhiyun pPackedDevRomData->video_interleaves = 4;
833*4882a593Smuzhiyun } else {
834*4882a593Smuzhiyun /* Get pointer to unpacked byte/long data in ROM */
835*4882a593Smuzhiyun pBytePerLongDevDepData = fb->sti->regions[NGLEDEVDEPROM_CRT_REGION];
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* Tomcat supports several resolutions: 1280x1024, 1024x768, 640x480 */
838*4882a593Smuzhiyun if (fb->id == S9000_ID_TOMCAT)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun /* jump to the correct ROM table */
841*4882a593Smuzhiyun GET_ROMTABLE_INDEX(romTableIdx);
842*4882a593Smuzhiyun while (romTableIdx > 0)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun pCard8 = (Card8 *) pPackedDevRomData;
845*4882a593Smuzhiyun pRomTable = pBytePerLongDevDepData;
846*4882a593Smuzhiyun /* Pack every fourth byte from ROM into structure */
847*4882a593Smuzhiyun for (i = 0; i < sizePackedDevRomData; i++)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun *pCard8++ = (Card8) (*pRomTable++);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun pBytePerLongDevDepData = (Card32 *)
853*4882a593Smuzhiyun ((Card8 *) pBytePerLongDevDepData +
854*4882a593Smuzhiyun pPackedDevRomData->sizeof_ngle_data);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun romTableIdx--;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun pCard8 = (Card8 *) pPackedDevRomData;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /* Pack every fourth byte from ROM into structure */
863*4882a593Smuzhiyun for (i = 0; i < sizePackedDevRomData; i++)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun *pCard8++ = (Card8) (*pBytePerLongDevDepData++);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun SETUP_FB(fb);
870*4882a593Smuzhiyun #endif
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun #define HYPERBOWL_MODE_FOR_8_OVER_88_LUT0_NO_TRANSPARENCIES 4
875*4882a593Smuzhiyun #define HYPERBOWL_MODE01_8_24_LUT0_TRANSPARENT_LUT1_OPAQUE 8
876*4882a593Smuzhiyun #define HYPERBOWL_MODE01_8_24_LUT0_OPAQUE_LUT1_OPAQUE 10
877*4882a593Smuzhiyun #define HYPERBOWL_MODE2_8_24 15
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun /* HCRX specific boot-time initialization */
880*4882a593Smuzhiyun static void __init
SETUP_HCRX(struct stifb_info * fb)881*4882a593Smuzhiyun SETUP_HCRX(struct stifb_info *fb)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun int hyperbowl;
884*4882a593Smuzhiyun int nFreeFifoSlots = 0;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun if (fb->id != S9000_ID_HCRX)
887*4882a593Smuzhiyun return;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /* Initialize Hyperbowl registers */
890*4882a593Smuzhiyun GET_FIFO_SLOTS(fb, nFreeFifoSlots, 7);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun if (IS_24_DEVICE(fb)) {
893*4882a593Smuzhiyun hyperbowl = (fb->info.var.bits_per_pixel == 32) ?
894*4882a593Smuzhiyun HYPERBOWL_MODE01_8_24_LUT0_TRANSPARENT_LUT1_OPAQUE :
895*4882a593Smuzhiyun HYPERBOWL_MODE01_8_24_LUT0_OPAQUE_LUT1_OPAQUE;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* First write to Hyperbowl must happen twice (bug) */
898*4882a593Smuzhiyun WRITE_WORD(hyperbowl, fb, REG_40);
899*4882a593Smuzhiyun WRITE_WORD(hyperbowl, fb, REG_40);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun WRITE_WORD(HYPERBOWL_MODE2_8_24, fb, REG_39);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun WRITE_WORD(0x014c0148, fb, REG_42); /* Set lut 0 to be the direct color */
904*4882a593Smuzhiyun WRITE_WORD(0x404c4048, fb, REG_43);
905*4882a593Smuzhiyun WRITE_WORD(0x034c0348, fb, REG_44);
906*4882a593Smuzhiyun WRITE_WORD(0x444c4448, fb, REG_45);
907*4882a593Smuzhiyun } else {
908*4882a593Smuzhiyun hyperbowl = HYPERBOWL_MODE_FOR_8_OVER_88_LUT0_NO_TRANSPARENCIES;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /* First write to Hyperbowl must happen twice (bug) */
911*4882a593Smuzhiyun WRITE_WORD(hyperbowl, fb, REG_40);
912*4882a593Smuzhiyun WRITE_WORD(hyperbowl, fb, REG_40);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun WRITE_WORD(0x00000000, fb, REG_42);
915*4882a593Smuzhiyun WRITE_WORD(0x00000000, fb, REG_43);
916*4882a593Smuzhiyun WRITE_WORD(0x00000000, fb, REG_44);
917*4882a593Smuzhiyun WRITE_WORD(0x444c4048, fb, REG_45);
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* ------------------- driver specific functions --------------------------- */
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun static int
stifb_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int transp,struct fb_info * info)925*4882a593Smuzhiyun stifb_setcolreg(u_int regno, u_int red, u_int green,
926*4882a593Smuzhiyun u_int blue, u_int transp, struct fb_info *info)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun struct stifb_info *fb = container_of(info, struct stifb_info, info);
929*4882a593Smuzhiyun u32 color;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (regno >= NR_PALETTE)
932*4882a593Smuzhiyun return 1;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun red >>= 8;
935*4882a593Smuzhiyun green >>= 8;
936*4882a593Smuzhiyun blue >>= 8;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun DEBUG_OFF();
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun START_IMAGE_COLORMAP_ACCESS(fb);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (unlikely(fb->info.var.grayscale)) {
943*4882a593Smuzhiyun /* gray = 0.30*R + 0.59*G + 0.11*B */
944*4882a593Smuzhiyun color = ((red * 77) +
945*4882a593Smuzhiyun (green * 151) +
946*4882a593Smuzhiyun (blue * 28)) >> 8;
947*4882a593Smuzhiyun } else {
948*4882a593Smuzhiyun color = ((red << 16) |
949*4882a593Smuzhiyun (green << 8) |
950*4882a593Smuzhiyun (blue));
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun if (fb->info.fix.visual == FB_VISUAL_DIRECTCOLOR) {
954*4882a593Smuzhiyun struct fb_var_screeninfo *var = &fb->info.var;
955*4882a593Smuzhiyun if (regno < 16)
956*4882a593Smuzhiyun ((u32 *)fb->info.pseudo_palette)[regno] =
957*4882a593Smuzhiyun regno << var->red.offset |
958*4882a593Smuzhiyun regno << var->green.offset |
959*4882a593Smuzhiyun regno << var->blue.offset;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun WRITE_IMAGE_COLOR(fb, regno, color);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun if (fb->id == S9000_ID_HCRX) {
965*4882a593Smuzhiyun NgleLutBltCtl lutBltCtl;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun lutBltCtl = setHyperLutBltCtl(fb,
968*4882a593Smuzhiyun 0, /* Offset w/i LUT */
969*4882a593Smuzhiyun 256); /* Load entire LUT */
970*4882a593Smuzhiyun NGLE_BINC_SET_SRCADDR(fb,
971*4882a593Smuzhiyun NGLE_LONG_FB_ADDRESS(0, 0x100, 0));
972*4882a593Smuzhiyun /* 0x100 is same as used in WRITE_IMAGE_COLOR() */
973*4882a593Smuzhiyun START_COLORMAPLOAD(fb, lutBltCtl.all);
974*4882a593Smuzhiyun SETUP_FB(fb);
975*4882a593Smuzhiyun } else {
976*4882a593Smuzhiyun /* cleanup colormap hardware */
977*4882a593Smuzhiyun FINISH_IMAGE_COLORMAP_ACCESS(fb);
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun DEBUG_ON();
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun return 0;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun static int
stifb_blank(int blank_mode,struct fb_info * info)986*4882a593Smuzhiyun stifb_blank(int blank_mode, struct fb_info *info)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun struct stifb_info *fb = container_of(info, struct stifb_info, info);
989*4882a593Smuzhiyun int enable = (blank_mode == 0) ? ENABLE : DISABLE;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun switch (fb->id) {
992*4882a593Smuzhiyun case S9000_ID_A1439A:
993*4882a593Smuzhiyun CRX24_ENABLE_DISABLE_DISPLAY(fb, enable);
994*4882a593Smuzhiyun break;
995*4882a593Smuzhiyun case CRT_ID_VISUALIZE_EG:
996*4882a593Smuzhiyun case S9000_ID_ARTIST:
997*4882a593Smuzhiyun ARTIST_ENABLE_DISABLE_DISPLAY(fb, enable);
998*4882a593Smuzhiyun break;
999*4882a593Smuzhiyun case S9000_ID_HCRX:
1000*4882a593Smuzhiyun HYPER_ENABLE_DISABLE_DISPLAY(fb, enable);
1001*4882a593Smuzhiyun break;
1002*4882a593Smuzhiyun case S9000_ID_A1659A:
1003*4882a593Smuzhiyun case S9000_ID_TIMBER:
1004*4882a593Smuzhiyun case CRX24_OVERLAY_PLANES:
1005*4882a593Smuzhiyun default:
1006*4882a593Smuzhiyun ENABLE_DISABLE_DISPLAY(fb, enable);
1007*4882a593Smuzhiyun break;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun SETUP_FB(fb);
1011*4882a593Smuzhiyun return 0;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun static void
stifb_copyarea(struct fb_info * info,const struct fb_copyarea * area)1015*4882a593Smuzhiyun stifb_copyarea(struct fb_info *info, const struct fb_copyarea *area)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct stifb_info *fb = container_of(info, struct stifb_info, info);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun SETUP_COPYAREA(fb);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun SETUP_HW(fb);
1022*4882a593Smuzhiyun if (fb->info.var.bits_per_pixel == 32) {
1023*4882a593Smuzhiyun WRITE_WORD(0xBBA0A000, fb, REG_10);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, 0xffffffff);
1026*4882a593Smuzhiyun } else {
1027*4882a593Smuzhiyun WRITE_WORD(fb->id == S9000_ID_HCRX ? 0x13a02000 : 0x13a01000, fb, REG_10);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, 0xff);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb,
1033*4882a593Smuzhiyun IBOvals(RopSrc, MaskAddrOffset(0),
1034*4882a593Smuzhiyun BitmapExtent08, StaticReg(1),
1035*4882a593Smuzhiyun DataDynamic, MaskOtc, BGx(0), FGx(0)));
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun WRITE_WORD(((area->sx << 16) | area->sy), fb, REG_24);
1038*4882a593Smuzhiyun WRITE_WORD(((area->width << 16) | area->height), fb, REG_7);
1039*4882a593Smuzhiyun WRITE_WORD(((area->dx << 16) | area->dy), fb, REG_25);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun SETUP_FB(fb);
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun #define ARTIST_VRAM_SIZE 0x000804
1045*4882a593Smuzhiyun #define ARTIST_VRAM_SRC 0x000808
1046*4882a593Smuzhiyun #define ARTIST_VRAM_SIZE_TRIGGER_WINFILL 0x000a04
1047*4882a593Smuzhiyun #define ARTIST_VRAM_DEST_TRIGGER_BLOCKMOVE 0x000b00
1048*4882a593Smuzhiyun #define ARTIST_SRC_BM_ACCESS 0x018008
1049*4882a593Smuzhiyun #define ARTIST_FGCOLOR 0x018010
1050*4882a593Smuzhiyun #define ARTIST_BGCOLOR 0x018014
1051*4882a593Smuzhiyun #define ARTIST_BITMAP_OP 0x01801c
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun static void
stifb_fillrect(struct fb_info * info,const struct fb_fillrect * rect)1054*4882a593Smuzhiyun stifb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun struct stifb_info *fb = container_of(info, struct stifb_info, info);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun if (rect->rop != ROP_COPY ||
1059*4882a593Smuzhiyun (fb->id == S9000_ID_HCRX && fb->info.var.bits_per_pixel == 32))
1060*4882a593Smuzhiyun return cfb_fillrect(info, rect);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun SETUP_HW(fb);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (fb->info.var.bits_per_pixel == 32) {
1065*4882a593Smuzhiyun WRITE_WORD(0xBBA0A000, fb, REG_10);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, 0xffffffff);
1068*4882a593Smuzhiyun } else {
1069*4882a593Smuzhiyun WRITE_WORD(fb->id == S9000_ID_HCRX ? 0x13a02000 : 0x13a01000, fb, REG_10);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, 0xff);
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun WRITE_WORD(0x03000300, fb, ARTIST_BITMAP_OP);
1075*4882a593Smuzhiyun WRITE_WORD(0x2ea01000, fb, ARTIST_SRC_BM_ACCESS);
1076*4882a593Smuzhiyun NGLE_QUICK_SET_DST_BM_ACCESS(fb, 0x2ea01000);
1077*4882a593Smuzhiyun NGLE_REALLY_SET_IMAGE_FG_COLOR(fb, rect->color);
1078*4882a593Smuzhiyun WRITE_WORD(0, fb, ARTIST_BGCOLOR);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun NGLE_SET_DSTXY(fb, (rect->dx << 16) | (rect->dy));
1081*4882a593Smuzhiyun SET_LENXY_START_RECFILL(fb, (rect->width << 16) | (rect->height));
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun SETUP_FB(fb);
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun static void __init
stifb_init_display(struct stifb_info * fb)1087*4882a593Smuzhiyun stifb_init_display(struct stifb_info *fb)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun int id = fb->id;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun SETUP_FB(fb);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun /* HCRX specific initialization */
1094*4882a593Smuzhiyun SETUP_HCRX(fb);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun /*
1097*4882a593Smuzhiyun if (id == S9000_ID_HCRX)
1098*4882a593Smuzhiyun hyperInitSprite(fb);
1099*4882a593Smuzhiyun else
1100*4882a593Smuzhiyun ngleInitSprite(fb);
1101*4882a593Smuzhiyun */
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun /* Initialize the image planes. */
1104*4882a593Smuzhiyun switch (id) {
1105*4882a593Smuzhiyun case S9000_ID_HCRX:
1106*4882a593Smuzhiyun hyperResetPlanes(fb, ENABLE);
1107*4882a593Smuzhiyun break;
1108*4882a593Smuzhiyun case S9000_ID_A1439A:
1109*4882a593Smuzhiyun rattlerSetupPlanes(fb);
1110*4882a593Smuzhiyun break;
1111*4882a593Smuzhiyun case S9000_ID_A1659A:
1112*4882a593Smuzhiyun case S9000_ID_ARTIST:
1113*4882a593Smuzhiyun case CRT_ID_VISUALIZE_EG:
1114*4882a593Smuzhiyun elkSetupPlanes(fb);
1115*4882a593Smuzhiyun break;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* Clear attribute planes on non HCRX devices. */
1119*4882a593Smuzhiyun switch (id) {
1120*4882a593Smuzhiyun case S9000_ID_A1659A:
1121*4882a593Smuzhiyun case S9000_ID_A1439A:
1122*4882a593Smuzhiyun if (fb->info.var.bits_per_pixel == 32)
1123*4882a593Smuzhiyun ngleSetupAttrPlanes(fb, BUFF1_CMAP3);
1124*4882a593Smuzhiyun else {
1125*4882a593Smuzhiyun ngleSetupAttrPlanes(fb, BUFF1_CMAP0);
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun if (id == S9000_ID_A1439A)
1128*4882a593Smuzhiyun ngleClearOverlayPlanes(fb, 0xff, 0);
1129*4882a593Smuzhiyun break;
1130*4882a593Smuzhiyun case S9000_ID_ARTIST:
1131*4882a593Smuzhiyun case CRT_ID_VISUALIZE_EG:
1132*4882a593Smuzhiyun if (fb->info.var.bits_per_pixel == 32)
1133*4882a593Smuzhiyun ngleSetupAttrPlanes(fb, BUFF1_CMAP3);
1134*4882a593Smuzhiyun else {
1135*4882a593Smuzhiyun ngleSetupAttrPlanes(fb, ARTIST_CMAP0);
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun break;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun stifb_blank(0, (struct fb_info *)fb); /* 0=enable screen */
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun SETUP_FB(fb);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun /* ------------ Interfaces to hardware functions ------------ */
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun static const struct fb_ops stifb_ops = {
1147*4882a593Smuzhiyun .owner = THIS_MODULE,
1148*4882a593Smuzhiyun .fb_setcolreg = stifb_setcolreg,
1149*4882a593Smuzhiyun .fb_blank = stifb_blank,
1150*4882a593Smuzhiyun .fb_fillrect = stifb_fillrect,
1151*4882a593Smuzhiyun .fb_copyarea = stifb_copyarea,
1152*4882a593Smuzhiyun .fb_imageblit = cfb_imageblit,
1153*4882a593Smuzhiyun };
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /*
1157*4882a593Smuzhiyun * Initialization
1158*4882a593Smuzhiyun */
1159*4882a593Smuzhiyun
stifb_init_fb(struct sti_struct * sti,int bpp_pref)1160*4882a593Smuzhiyun static int __init stifb_init_fb(struct sti_struct *sti, int bpp_pref)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun struct fb_fix_screeninfo *fix;
1163*4882a593Smuzhiyun struct fb_var_screeninfo *var;
1164*4882a593Smuzhiyun struct stifb_info *fb;
1165*4882a593Smuzhiyun struct fb_info *info;
1166*4882a593Smuzhiyun unsigned long sti_rom_address;
1167*4882a593Smuzhiyun char *dev_name;
1168*4882a593Smuzhiyun int bpp, xres, yres;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun fb = kzalloc(sizeof(*fb), GFP_ATOMIC);
1171*4882a593Smuzhiyun if (!fb)
1172*4882a593Smuzhiyun return -ENOMEM;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun info = &fb->info;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /* set struct to a known state */
1177*4882a593Smuzhiyun fix = &info->fix;
1178*4882a593Smuzhiyun var = &info->var;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun fb->sti = sti;
1181*4882a593Smuzhiyun dev_name = sti->sti_data->inq_outptr.dev_name;
1182*4882a593Smuzhiyun /* store upper 32bits of the graphics id */
1183*4882a593Smuzhiyun fb->id = fb->sti->graphics_id[0];
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* only supported cards are allowed */
1186*4882a593Smuzhiyun switch (fb->id) {
1187*4882a593Smuzhiyun case CRT_ID_VISUALIZE_EG:
1188*4882a593Smuzhiyun /* Visualize cards can run either in "double buffer" or
1189*4882a593Smuzhiyun "standard" mode. Depending on the mode, the card reports
1190*4882a593Smuzhiyun a different device name, e.g. "INTERNAL_EG_DX1024" in double
1191*4882a593Smuzhiyun buffer mode and "INTERNAL_EG_X1024" in standard mode.
1192*4882a593Smuzhiyun Since this driver only supports standard mode, we check
1193*4882a593Smuzhiyun if the device name contains the string "DX" and tell the
1194*4882a593Smuzhiyun user how to reconfigure the card. */
1195*4882a593Smuzhiyun if (strstr(dev_name, "DX")) {
1196*4882a593Smuzhiyun printk(KERN_WARNING
1197*4882a593Smuzhiyun "WARNING: stifb framebuffer driver does not support '%s' in double-buffer mode.\n"
1198*4882a593Smuzhiyun "WARNING: Please disable the double-buffer mode in IPL menu (the PARISC-BIOS).\n",
1199*4882a593Smuzhiyun dev_name);
1200*4882a593Smuzhiyun goto out_err0;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun fallthrough;
1203*4882a593Smuzhiyun case S9000_ID_ARTIST:
1204*4882a593Smuzhiyun case S9000_ID_HCRX:
1205*4882a593Smuzhiyun case S9000_ID_TIMBER:
1206*4882a593Smuzhiyun case S9000_ID_A1659A:
1207*4882a593Smuzhiyun case S9000_ID_A1439A:
1208*4882a593Smuzhiyun break;
1209*4882a593Smuzhiyun default:
1210*4882a593Smuzhiyun printk(KERN_WARNING "stifb: '%s' (id: 0x%08x) not supported.\n",
1211*4882a593Smuzhiyun dev_name, fb->id);
1212*4882a593Smuzhiyun goto out_err0;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* default to 8 bpp on most graphic chips */
1216*4882a593Smuzhiyun bpp = 8;
1217*4882a593Smuzhiyun xres = sti_onscreen_x(fb->sti);
1218*4882a593Smuzhiyun yres = sti_onscreen_y(fb->sti);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun ngleGetDeviceRomData(fb);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun /* get (virtual) io region base addr */
1223*4882a593Smuzhiyun fix->mmio_start = REGION_BASE(fb,2);
1224*4882a593Smuzhiyun fix->mmio_len = 0x400000;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /* Reject any device not in the NGLE family */
1227*4882a593Smuzhiyun switch (fb->id) {
1228*4882a593Smuzhiyun case S9000_ID_A1659A: /* CRX/A1659A */
1229*4882a593Smuzhiyun break;
1230*4882a593Smuzhiyun case S9000_ID_ELM: /* GRX, grayscale but else same as A1659A */
1231*4882a593Smuzhiyun var->grayscale = 1;
1232*4882a593Smuzhiyun fb->id = S9000_ID_A1659A;
1233*4882a593Smuzhiyun break;
1234*4882a593Smuzhiyun case S9000_ID_TIMBER: /* HP9000/710 Any (may be a grayscale device) */
1235*4882a593Smuzhiyun if (strstr(dev_name, "GRAYSCALE") ||
1236*4882a593Smuzhiyun strstr(dev_name, "Grayscale") ||
1237*4882a593Smuzhiyun strstr(dev_name, "grayscale"))
1238*4882a593Smuzhiyun var->grayscale = 1;
1239*4882a593Smuzhiyun break;
1240*4882a593Smuzhiyun case S9000_ID_TOMCAT: /* Dual CRX, behaves else like a CRX */
1241*4882a593Smuzhiyun /* FIXME: TomCat supports two heads:
1242*4882a593Smuzhiyun * fb.iobase = REGION_BASE(fb_info,3);
1243*4882a593Smuzhiyun * fb.screen_base = ioremap(REGION_BASE(fb_info,2),xxx);
1244*4882a593Smuzhiyun * for now we only support the left one ! */
1245*4882a593Smuzhiyun xres = fb->ngle_rom.x_size_visible;
1246*4882a593Smuzhiyun yres = fb->ngle_rom.y_size_visible;
1247*4882a593Smuzhiyun fb->id = S9000_ID_A1659A;
1248*4882a593Smuzhiyun break;
1249*4882a593Smuzhiyun case S9000_ID_A1439A: /* CRX24/A1439A */
1250*4882a593Smuzhiyun bpp = 32;
1251*4882a593Smuzhiyun break;
1252*4882a593Smuzhiyun case S9000_ID_HCRX: /* Hyperdrive/HCRX */
1253*4882a593Smuzhiyun memset(&fb->ngle_rom, 0, sizeof(fb->ngle_rom));
1254*4882a593Smuzhiyun if ((fb->sti->regions_phys[0] & 0xfc000000) ==
1255*4882a593Smuzhiyun (fb->sti->regions_phys[2] & 0xfc000000))
1256*4882a593Smuzhiyun sti_rom_address = F_EXTEND(fb->sti->regions_phys[0]);
1257*4882a593Smuzhiyun else
1258*4882a593Smuzhiyun sti_rom_address = F_EXTEND(fb->sti->regions_phys[1]);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun fb->deviceSpecificConfig = gsc_readl(sti_rom_address);
1261*4882a593Smuzhiyun if (IS_24_DEVICE(fb)) {
1262*4882a593Smuzhiyun if (bpp_pref == 8 || bpp_pref == 32)
1263*4882a593Smuzhiyun bpp = bpp_pref;
1264*4882a593Smuzhiyun else
1265*4882a593Smuzhiyun bpp = 32;
1266*4882a593Smuzhiyun } else
1267*4882a593Smuzhiyun bpp = 8;
1268*4882a593Smuzhiyun READ_WORD(fb, REG_15);
1269*4882a593Smuzhiyun SETUP_HW(fb);
1270*4882a593Smuzhiyun break;
1271*4882a593Smuzhiyun case CRT_ID_VISUALIZE_EG:
1272*4882a593Smuzhiyun case S9000_ID_ARTIST: /* Artist */
1273*4882a593Smuzhiyun break;
1274*4882a593Smuzhiyun default:
1275*4882a593Smuzhiyun #ifdef FALLBACK_TO_1BPP
1276*4882a593Smuzhiyun printk(KERN_WARNING
1277*4882a593Smuzhiyun "stifb: Unsupported graphics card (id=0x%08x) "
1278*4882a593Smuzhiyun "- now trying 1bpp mode instead\n",
1279*4882a593Smuzhiyun fb->id);
1280*4882a593Smuzhiyun bpp = 1; /* default to 1 bpp */
1281*4882a593Smuzhiyun break;
1282*4882a593Smuzhiyun #else
1283*4882a593Smuzhiyun printk(KERN_WARNING
1284*4882a593Smuzhiyun "stifb: Unsupported graphics card (id=0x%08x) "
1285*4882a593Smuzhiyun "- skipping.\n",
1286*4882a593Smuzhiyun fb->id);
1287*4882a593Smuzhiyun goto out_err0;
1288*4882a593Smuzhiyun #endif
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun /* get framebuffer physical and virtual base addr & len (64bit ready) */
1293*4882a593Smuzhiyun fix->smem_start = F_EXTEND(fb->sti->regions_phys[1]);
1294*4882a593Smuzhiyun fix->smem_len = fb->sti->regions[1].region_desc.length * 4096;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun fix->line_length = (fb->sti->glob_cfg->total_x * bpp) / 8;
1297*4882a593Smuzhiyun if (!fix->line_length)
1298*4882a593Smuzhiyun fix->line_length = 2048; /* default */
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /* limit fbsize to max visible screen size */
1301*4882a593Smuzhiyun if (fix->smem_len > yres*fix->line_length)
1302*4882a593Smuzhiyun fix->smem_len = ALIGN(yres*fix->line_length, 4*1024*1024);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun fix->accel = FB_ACCEL_NONE;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun switch (bpp) {
1307*4882a593Smuzhiyun case 1:
1308*4882a593Smuzhiyun fix->type = FB_TYPE_PLANES; /* well, sort of */
1309*4882a593Smuzhiyun fix->visual = FB_VISUAL_MONO10;
1310*4882a593Smuzhiyun var->red.length = var->green.length = var->blue.length = 1;
1311*4882a593Smuzhiyun break;
1312*4882a593Smuzhiyun case 8:
1313*4882a593Smuzhiyun fix->type = FB_TYPE_PACKED_PIXELS;
1314*4882a593Smuzhiyun fix->visual = FB_VISUAL_PSEUDOCOLOR;
1315*4882a593Smuzhiyun var->red.length = var->green.length = var->blue.length = 8;
1316*4882a593Smuzhiyun break;
1317*4882a593Smuzhiyun case 32:
1318*4882a593Smuzhiyun fix->type = FB_TYPE_PACKED_PIXELS;
1319*4882a593Smuzhiyun fix->visual = FB_VISUAL_DIRECTCOLOR;
1320*4882a593Smuzhiyun var->red.length = var->green.length = var->blue.length = var->transp.length = 8;
1321*4882a593Smuzhiyun var->blue.offset = 0;
1322*4882a593Smuzhiyun var->green.offset = 8;
1323*4882a593Smuzhiyun var->red.offset = 16;
1324*4882a593Smuzhiyun var->transp.offset = 24;
1325*4882a593Smuzhiyun break;
1326*4882a593Smuzhiyun default:
1327*4882a593Smuzhiyun break;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun var->xres = var->xres_virtual = xres;
1331*4882a593Smuzhiyun var->yres = var->yres_virtual = yres;
1332*4882a593Smuzhiyun var->bits_per_pixel = bpp;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun strcpy(fix->id, "stifb");
1335*4882a593Smuzhiyun info->fbops = &stifb_ops;
1336*4882a593Smuzhiyun info->screen_base = ioremap(REGION_BASE(fb,1), fix->smem_len);
1337*4882a593Smuzhiyun if (!info->screen_base) {
1338*4882a593Smuzhiyun printk(KERN_ERR "stifb: failed to map memory\n");
1339*4882a593Smuzhiyun goto out_err0;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun info->screen_size = fix->smem_len;
1342*4882a593Smuzhiyun info->flags = FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
1343*4882a593Smuzhiyun info->pseudo_palette = &fb->pseudo_palette;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun /* This has to be done !!! */
1346*4882a593Smuzhiyun if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0))
1347*4882a593Smuzhiyun goto out_err1;
1348*4882a593Smuzhiyun stifb_init_display(fb);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun if (!request_mem_region(fix->smem_start, fix->smem_len, "stifb fb")) {
1351*4882a593Smuzhiyun printk(KERN_ERR "stifb: cannot reserve fb region 0x%04lx-0x%04lx\n",
1352*4882a593Smuzhiyun fix->smem_start, fix->smem_start+fix->smem_len);
1353*4882a593Smuzhiyun goto out_err2;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun if (!request_mem_region(fix->mmio_start, fix->mmio_len, "stifb mmio")) {
1357*4882a593Smuzhiyun printk(KERN_ERR "stifb: cannot reserve sti mmio region 0x%04lx-0x%04lx\n",
1358*4882a593Smuzhiyun fix->mmio_start, fix->mmio_start+fix->mmio_len);
1359*4882a593Smuzhiyun goto out_err3;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /* save for primary gfx device detection & unregister_framebuffer() */
1363*4882a593Smuzhiyun sti->info = info;
1364*4882a593Smuzhiyun if (register_framebuffer(&fb->info) < 0)
1365*4882a593Smuzhiyun goto out_err4;
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun fb_info(&fb->info, "%s %dx%d-%d frame buffer device, %s, id: %04x, mmio: 0x%04lx\n",
1368*4882a593Smuzhiyun fix->id,
1369*4882a593Smuzhiyun var->xres,
1370*4882a593Smuzhiyun var->yres,
1371*4882a593Smuzhiyun var->bits_per_pixel,
1372*4882a593Smuzhiyun dev_name,
1373*4882a593Smuzhiyun fb->id,
1374*4882a593Smuzhiyun fix->mmio_start);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun return 0;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun out_err4:
1380*4882a593Smuzhiyun release_mem_region(fix->mmio_start, fix->mmio_len);
1381*4882a593Smuzhiyun out_err3:
1382*4882a593Smuzhiyun release_mem_region(fix->smem_start, fix->smem_len);
1383*4882a593Smuzhiyun out_err2:
1384*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1385*4882a593Smuzhiyun out_err1:
1386*4882a593Smuzhiyun iounmap(info->screen_base);
1387*4882a593Smuzhiyun out_err0:
1388*4882a593Smuzhiyun kfree(fb);
1389*4882a593Smuzhiyun return -ENXIO;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun static int stifb_disabled __initdata;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun int __init
1395*4882a593Smuzhiyun stifb_setup(char *options);
1396*4882a593Smuzhiyun
stifb_init(void)1397*4882a593Smuzhiyun static int __init stifb_init(void)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun struct sti_struct *sti;
1400*4882a593Smuzhiyun struct sti_struct *def_sti;
1401*4882a593Smuzhiyun int i;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun #ifndef MODULE
1404*4882a593Smuzhiyun char *option = NULL;
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun if (fb_get_options("stifb", &option))
1407*4882a593Smuzhiyun return -ENODEV;
1408*4882a593Smuzhiyun stifb_setup(option);
1409*4882a593Smuzhiyun #endif
1410*4882a593Smuzhiyun if (stifb_disabled) {
1411*4882a593Smuzhiyun printk(KERN_INFO "stifb: disabled by \"stifb=off\" kernel parameter\n");
1412*4882a593Smuzhiyun return -ENXIO;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun def_sti = sti_get_rom(0);
1416*4882a593Smuzhiyun if (def_sti) {
1417*4882a593Smuzhiyun for (i = 1; i <= MAX_STI_ROMS; i++) {
1418*4882a593Smuzhiyun sti = sti_get_rom(i);
1419*4882a593Smuzhiyun if (!sti)
1420*4882a593Smuzhiyun break;
1421*4882a593Smuzhiyun if (sti == def_sti) {
1422*4882a593Smuzhiyun stifb_init_fb(sti, stifb_bpp_pref[i - 1]);
1423*4882a593Smuzhiyun break;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun for (i = 1; i <= MAX_STI_ROMS; i++) {
1429*4882a593Smuzhiyun sti = sti_get_rom(i);
1430*4882a593Smuzhiyun if (!sti)
1431*4882a593Smuzhiyun break;
1432*4882a593Smuzhiyun if (sti == def_sti)
1433*4882a593Smuzhiyun continue;
1434*4882a593Smuzhiyun stifb_init_fb(sti, stifb_bpp_pref[i - 1]);
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun return 0;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /*
1440*4882a593Smuzhiyun * Cleanup
1441*4882a593Smuzhiyun */
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun static void __exit
stifb_cleanup(void)1444*4882a593Smuzhiyun stifb_cleanup(void)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun struct sti_struct *sti;
1447*4882a593Smuzhiyun int i;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun for (i = 1; i <= MAX_STI_ROMS; i++) {
1450*4882a593Smuzhiyun sti = sti_get_rom(i);
1451*4882a593Smuzhiyun if (!sti)
1452*4882a593Smuzhiyun break;
1453*4882a593Smuzhiyun if (sti->info) {
1454*4882a593Smuzhiyun struct fb_info *info = sti->info;
1455*4882a593Smuzhiyun unregister_framebuffer(sti->info);
1456*4882a593Smuzhiyun release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
1457*4882a593Smuzhiyun release_mem_region(info->fix.smem_start, info->fix.smem_len);
1458*4882a593Smuzhiyun if (info->screen_base)
1459*4882a593Smuzhiyun iounmap(info->screen_base);
1460*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1461*4882a593Smuzhiyun framebuffer_release(info);
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun sti->info = NULL;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun int __init
stifb_setup(char * options)1468*4882a593Smuzhiyun stifb_setup(char *options)
1469*4882a593Smuzhiyun {
1470*4882a593Smuzhiyun int i;
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun if (!options || !*options)
1473*4882a593Smuzhiyun return 1;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun if (strncmp(options, "off", 3) == 0) {
1476*4882a593Smuzhiyun stifb_disabled = 1;
1477*4882a593Smuzhiyun options += 3;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun if (strncmp(options, "bpp", 3) == 0) {
1481*4882a593Smuzhiyun options += 3;
1482*4882a593Smuzhiyun for (i = 0; i < MAX_STI_ROMS; i++) {
1483*4882a593Smuzhiyun if (*options++ != ':')
1484*4882a593Smuzhiyun break;
1485*4882a593Smuzhiyun stifb_bpp_pref[i] = simple_strtoul(options, &options, 10);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun return 1;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun __setup("stifb=", stifb_setup);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun module_init(stifb_init);
1494*4882a593Smuzhiyun module_exit(stifb_cleanup);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun MODULE_AUTHOR("Helge Deller <deller@gmx.de>, Thomas Bogendoerfer <tsbogend@alpha.franken.de>");
1497*4882a593Smuzhiyun MODULE_DESCRIPTION("Framebuffer driver for HP's NGLE series graphics cards in HP PARISC machines");
1498*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1499