1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/video/sstfb.c -- voodoo graphics frame buffer
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2000-2002 Ghozlane Toumi <gtoumi@laposte.net>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Created 15 Jan 2000 by Ghozlane Toumi
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Contributions (and many thanks) :
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * 03/2001 James Simmons <jsimmons@infradead.org>
12*4882a593Smuzhiyun * 04/2001 Paul Mundt <lethal@chaoticdreams.org>
13*4882a593Smuzhiyun * 05/2001 Urs Ganse <ursg@uni.de>
14*4882a593Smuzhiyun * (initial work on voodoo2 port, interlace)
15*4882a593Smuzhiyun * 09/2002 Helge Deller <deller@gmx.de>
16*4882a593Smuzhiyun * (enable driver on big-endian machines (hppa), ioctl fixes)
17*4882a593Smuzhiyun * 12/2002 Helge Deller <deller@gmx.de>
18*4882a593Smuzhiyun * (port driver to new frambuffer infrastructure)
19*4882a593Smuzhiyun * 01/2003 Helge Deller <deller@gmx.de>
20*4882a593Smuzhiyun * (initial work on fb hardware acceleration for voodoo2)
21*4882a593Smuzhiyun * 08/2006 Alan Cox <alan@redhat.com>
22*4882a593Smuzhiyun * Remove never finished and bogus 24/32bit support
23*4882a593Smuzhiyun * Clean up macro abuse
24*4882a593Smuzhiyun * Minor tidying for format.
25*4882a593Smuzhiyun * 12/2006 Helge Deller <deller@gmx.de>
26*4882a593Smuzhiyun * add /sys/class/graphics/fbX/vgapass sysfs-interface
27*4882a593Smuzhiyun * add module option "mode_option" to set initial screen mode
28*4882a593Smuzhiyun * use fbdev default videomode database
29*4882a593Smuzhiyun * remove debug functions from ioctl
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * The voodoo1 has the following memory mapped address space:
34*4882a593Smuzhiyun * 0x000000 - 0x3fffff : registers (4MB)
35*4882a593Smuzhiyun * 0x400000 - 0x7fffff : linear frame buffer (4MB)
36*4882a593Smuzhiyun * 0x800000 - 0xffffff : texture memory (8MB)
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun * misc notes, TODOs, toASKs, and deep thoughts
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun -TODO: at one time or another test that the mode is acceptable by the monitor
43*4882a593Smuzhiyun -ASK: Can I choose different ordering for the color bitfields (rgba argb ...)
44*4882a593Smuzhiyun which one should i use ? is there any preferred one ? It seems ARGB is
45*4882a593Smuzhiyun the one ...
46*4882a593Smuzhiyun -TODO: in set_var check the validity of timings (hsync vsync)...
47*4882a593Smuzhiyun -TODO: check and recheck the use of sst_wait_idle : we don't flush the fifo via
48*4882a593Smuzhiyun a nop command. so it's ok as long as the commands we pass don't go
49*4882a593Smuzhiyun through the fifo. warning: issuing a nop command seems to need pci_fifo
50*4882a593Smuzhiyun -FIXME: in case of failure in the init sequence, be sure we return to a safe
51*4882a593Smuzhiyun state.
52*4882a593Smuzhiyun - FIXME: Use accelerator for 2D scroll
53*4882a593Smuzhiyun -FIXME: 4MB boards have banked memory (FbiInit2 bits 1 & 20)
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * debug info
58*4882a593Smuzhiyun * SST_DEBUG : enable debugging
59*4882a593Smuzhiyun * SST_DEBUG_REG : debug registers
60*4882a593Smuzhiyun * 0 : no debug
61*4882a593Smuzhiyun * 1 : dac calls, [un]set_bits, FbiInit
62*4882a593Smuzhiyun * 2 : insane debug level (log every register read/write)
63*4882a593Smuzhiyun * SST_DEBUG_FUNC : functions
64*4882a593Smuzhiyun * 0 : no debug
65*4882a593Smuzhiyun * 1 : function call / debug ioctl
66*4882a593Smuzhiyun * 2 : variables
67*4882a593Smuzhiyun * 3 : flood . you don't want to do that. trust me.
68*4882a593Smuzhiyun * SST_DEBUG_VAR : debug display/var structs
69*4882a593Smuzhiyun * 0 : no debug
70*4882a593Smuzhiyun * 1 : dumps display, fb_var
71*4882a593Smuzhiyun *
72*4882a593Smuzhiyun * sstfb specific ioctls:
73*4882a593Smuzhiyun * toggle vga (0x46db) : toggle vga_pass_through
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #undef SST_DEBUG
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun * Includes
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #include <linux/string.h>
84*4882a593Smuzhiyun #include <linux/kernel.h>
85*4882a593Smuzhiyun #include <linux/module.h>
86*4882a593Smuzhiyun #include <linux/fb.h>
87*4882a593Smuzhiyun #include <linux/pci.h>
88*4882a593Smuzhiyun #include <linux/delay.h>
89*4882a593Smuzhiyun #include <linux/init.h>
90*4882a593Smuzhiyun #include <asm/io.h>
91*4882a593Smuzhiyun #include <linux/uaccess.h>
92*4882a593Smuzhiyun #include <video/sstfb.h>
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* initialized by setup */
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static bool vgapass; /* enable VGA passthrough cable */
98*4882a593Smuzhiyun static int mem; /* mem size in MB, 0 = autodetect */
99*4882a593Smuzhiyun static bool clipping = 1; /* use clipping (slower, safer) */
100*4882a593Smuzhiyun static int gfxclk; /* force FBI freq in Mhz . Dangerous */
101*4882a593Smuzhiyun static bool slowpci; /* slow PCI settings */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun Possible default video modes: 800x600@60, 640x480@75, 1024x768@76, 640x480@60
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun #define DEFAULT_VIDEO_MODE "640x480@60"
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static char *mode_option = DEFAULT_VIDEO_MODE;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun enum {
111*4882a593Smuzhiyun ID_VOODOO1 = 0,
112*4882a593Smuzhiyun ID_VOODOO2 = 1,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define IS_VOODOO2(par) ((par)->type == ID_VOODOO2)
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static struct sst_spec voodoo_spec[] = {
118*4882a593Smuzhiyun { .name = "Voodoo Graphics", .default_gfx_clock = 50000, .max_gfxclk = 60 },
119*4882a593Smuzhiyun { .name = "Voodoo2", .default_gfx_clock = 75000, .max_gfxclk = 85 },
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * debug functions
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #if (SST_DEBUG_REG > 0)
sst_dbg_print_read_reg(u32 reg,u32 val)128*4882a593Smuzhiyun static void sst_dbg_print_read_reg(u32 reg, u32 val) {
129*4882a593Smuzhiyun const char *regname;
130*4882a593Smuzhiyun switch (reg) {
131*4882a593Smuzhiyun case FBIINIT0: regname = "FbiInit0"; break;
132*4882a593Smuzhiyun case FBIINIT1: regname = "FbiInit1"; break;
133*4882a593Smuzhiyun case FBIINIT2: regname = "FbiInit2"; break;
134*4882a593Smuzhiyun case FBIINIT3: regname = "FbiInit3"; break;
135*4882a593Smuzhiyun case FBIINIT4: regname = "FbiInit4"; break;
136*4882a593Smuzhiyun case FBIINIT5: regname = "FbiInit5"; break;
137*4882a593Smuzhiyun case FBIINIT6: regname = "FbiInit6"; break;
138*4882a593Smuzhiyun default: regname = NULL; break;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun if (regname == NULL)
141*4882a593Smuzhiyun r_ddprintk("sst_read(%#x): %#x\n", reg, val);
142*4882a593Smuzhiyun else
143*4882a593Smuzhiyun r_dprintk(" sst_read(%s): %#x\n", regname, val);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
sst_dbg_print_write_reg(u32 reg,u32 val)146*4882a593Smuzhiyun static void sst_dbg_print_write_reg(u32 reg, u32 val) {
147*4882a593Smuzhiyun const char *regname;
148*4882a593Smuzhiyun switch (reg) {
149*4882a593Smuzhiyun case FBIINIT0: regname = "FbiInit0"; break;
150*4882a593Smuzhiyun case FBIINIT1: regname = "FbiInit1"; break;
151*4882a593Smuzhiyun case FBIINIT2: regname = "FbiInit2"; break;
152*4882a593Smuzhiyun case FBIINIT3: regname = "FbiInit3"; break;
153*4882a593Smuzhiyun case FBIINIT4: regname = "FbiInit4"; break;
154*4882a593Smuzhiyun case FBIINIT5: regname = "FbiInit5"; break;
155*4882a593Smuzhiyun case FBIINIT6: regname = "FbiInit6"; break;
156*4882a593Smuzhiyun default: regname = NULL; break;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun if (regname == NULL)
159*4882a593Smuzhiyun r_ddprintk("sst_write(%#x, %#x)\n", reg, val);
160*4882a593Smuzhiyun else
161*4882a593Smuzhiyun r_dprintk(" sst_write(%s, %#x)\n", regname, val);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun #else /* (SST_DEBUG_REG > 0) */
164*4882a593Smuzhiyun # define sst_dbg_print_read_reg(reg, val) do {} while(0)
165*4882a593Smuzhiyun # define sst_dbg_print_write_reg(reg, val) do {} while(0)
166*4882a593Smuzhiyun #endif /* (SST_DEBUG_REG > 0) */
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun * hardware access functions
170*4882a593Smuzhiyun */
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* register access */
173*4882a593Smuzhiyun #define sst_read(reg) __sst_read(par->mmio_vbase, reg)
174*4882a593Smuzhiyun #define sst_write(reg,val) __sst_write(par->mmio_vbase, reg, val)
175*4882a593Smuzhiyun #define sst_set_bits(reg,val) __sst_set_bits(par->mmio_vbase, reg, val)
176*4882a593Smuzhiyun #define sst_unset_bits(reg,val) __sst_unset_bits(par->mmio_vbase, reg, val)
177*4882a593Smuzhiyun #define sst_dac_read(reg) __sst_dac_read(par->mmio_vbase, reg)
178*4882a593Smuzhiyun #define sst_dac_write(reg,val) __sst_dac_write(par->mmio_vbase, reg, val)
179*4882a593Smuzhiyun #define dac_i_read(reg) __dac_i_read(par->mmio_vbase, reg)
180*4882a593Smuzhiyun #define dac_i_write(reg,val) __dac_i_write(par->mmio_vbase, reg, val)
181*4882a593Smuzhiyun
__sst_read(u8 __iomem * vbase,u32 reg)182*4882a593Smuzhiyun static inline u32 __sst_read(u8 __iomem *vbase, u32 reg)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun u32 ret = readl(vbase + reg);
185*4882a593Smuzhiyun sst_dbg_print_read_reg(reg, ret);
186*4882a593Smuzhiyun return ret;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
__sst_write(u8 __iomem * vbase,u32 reg,u32 val)189*4882a593Smuzhiyun static inline void __sst_write(u8 __iomem *vbase, u32 reg, u32 val)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun sst_dbg_print_write_reg(reg, val);
192*4882a593Smuzhiyun writel(val, vbase + reg);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
__sst_set_bits(u8 __iomem * vbase,u32 reg,u32 val)195*4882a593Smuzhiyun static inline void __sst_set_bits(u8 __iomem *vbase, u32 reg, u32 val)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun r_dprintk("sst_set_bits(%#x, %#x)\n", reg, val);
198*4882a593Smuzhiyun __sst_write(vbase, reg, __sst_read(vbase, reg) | val);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
__sst_unset_bits(u8 __iomem * vbase,u32 reg,u32 val)201*4882a593Smuzhiyun static inline void __sst_unset_bits(u8 __iomem *vbase, u32 reg, u32 val)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun r_dprintk("sst_unset_bits(%#x, %#x)\n", reg, val);
204*4882a593Smuzhiyun __sst_write(vbase, reg, __sst_read(vbase, reg) & ~val);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun * wait for the fbi chip. ASK: what happens if the fbi is stuck ?
209*4882a593Smuzhiyun *
210*4882a593Smuzhiyun * the FBI is supposed to be ready if we receive 5 time
211*4882a593Smuzhiyun * in a row a "idle" answer to our requests
212*4882a593Smuzhiyun */
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define sst_wait_idle() __sst_wait_idle(par->mmio_vbase)
215*4882a593Smuzhiyun
__sst_wait_idle(u8 __iomem * vbase)216*4882a593Smuzhiyun static int __sst_wait_idle(u8 __iomem *vbase)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun int count = 0;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* if (doFBINOP) __sst_write(vbase, NOPCMD, 0); */
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun while(1) {
223*4882a593Smuzhiyun if (__sst_read(vbase, STATUS) & STATUS_FBI_BUSY) {
224*4882a593Smuzhiyun f_dddprintk("status: busy\n");
225*4882a593Smuzhiyun /* FIXME basically, this is a busy wait. maybe not that good. oh well;
226*4882a593Smuzhiyun * this is a small loop after all.
227*4882a593Smuzhiyun * Or maybe we should use mdelay() or udelay() here instead ? */
228*4882a593Smuzhiyun count = 0;
229*4882a593Smuzhiyun } else {
230*4882a593Smuzhiyun count++;
231*4882a593Smuzhiyun f_dddprintk("status: idle(%d)\n", count);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun if (count >= 5) return 1;
234*4882a593Smuzhiyun /* XXX do something to avoid hanging the machine if the voodoo is out */
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* dac access */
240*4882a593Smuzhiyun /* dac_read should be remaped to FbiInit2 (via the pci reg init_enable) */
__sst_dac_read(u8 __iomem * vbase,u8 reg)241*4882a593Smuzhiyun static u8 __sst_dac_read(u8 __iomem *vbase, u8 reg)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun u8 ret;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun reg &= 0x07;
246*4882a593Smuzhiyun __sst_write(vbase, DAC_DATA, ((u32)reg << 8) | DAC_READ_CMD );
247*4882a593Smuzhiyun __sst_wait_idle(vbase);
248*4882a593Smuzhiyun /* udelay(10); */
249*4882a593Smuzhiyun ret = __sst_read(vbase, DAC_READ) & 0xff;
250*4882a593Smuzhiyun r_dprintk("sst_dac_read(%#x): %#x\n", reg, ret);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return ret;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
__sst_dac_write(u8 __iomem * vbase,u8 reg,u8 val)255*4882a593Smuzhiyun static void __sst_dac_write(u8 __iomem *vbase, u8 reg, u8 val)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun r_dprintk("sst_dac_write(%#x, %#x)\n", reg, val);
258*4882a593Smuzhiyun reg &= 0x07;
259*4882a593Smuzhiyun __sst_write(vbase, DAC_DATA,(((u32)reg << 8)) | (u32)val);
260*4882a593Smuzhiyun __sst_wait_idle(vbase);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* indexed access to ti/att dacs */
__dac_i_read(u8 __iomem * vbase,u8 reg)264*4882a593Smuzhiyun static u32 __dac_i_read(u8 __iomem *vbase, u8 reg)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun u32 ret;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun __sst_dac_write(vbase, DACREG_ADDR_I, reg);
269*4882a593Smuzhiyun ret = __sst_dac_read(vbase, DACREG_DATA_I);
270*4882a593Smuzhiyun r_dprintk("sst_dac_read_i(%#x): %#x\n", reg, ret);
271*4882a593Smuzhiyun return ret;
272*4882a593Smuzhiyun }
__dac_i_write(u8 __iomem * vbase,u8 reg,u8 val)273*4882a593Smuzhiyun static void __dac_i_write(u8 __iomem *vbase, u8 reg,u8 val)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun r_dprintk("sst_dac_write_i(%#x, %#x)\n", reg, val);
276*4882a593Smuzhiyun __sst_dac_write(vbase, DACREG_ADDR_I, reg);
277*4882a593Smuzhiyun __sst_dac_write(vbase, DACREG_DATA_I, val);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* compute the m,n,p , returns the real freq
281*4882a593Smuzhiyun * (ics datasheet : N <-> N1 , P <-> N2)
282*4882a593Smuzhiyun *
283*4882a593Smuzhiyun * Fout= Fref * (M+2)/( 2^P * (N+2))
284*4882a593Smuzhiyun * we try to get close to the asked freq
285*4882a593Smuzhiyun * with P as high, and M as low as possible
286*4882a593Smuzhiyun * range:
287*4882a593Smuzhiyun * ti/att : 0 <= M <= 255; 0 <= P <= 3; 0<= N <= 63
288*4882a593Smuzhiyun * ics : 1 <= M <= 127; 0 <= P <= 3; 1<= N <= 31
289*4882a593Smuzhiyun * we'll use the lowest limitation, should be precise enouth
290*4882a593Smuzhiyun */
sst_calc_pll(const int freq,int * freq_out,struct pll_timing * t)291*4882a593Smuzhiyun static int sst_calc_pll(const int freq, int *freq_out, struct pll_timing *t)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun int m, m2, n, p, best_err, fout;
294*4882a593Smuzhiyun int best_n = -1;
295*4882a593Smuzhiyun int best_m = -1;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun best_err = freq;
298*4882a593Smuzhiyun p = 3;
299*4882a593Smuzhiyun /* f * 2^P = vco should be less than VCOmax ~ 250 MHz for ics*/
300*4882a593Smuzhiyun while (((1 << p) * freq > VCO_MAX) && (p >= 0))
301*4882a593Smuzhiyun p--;
302*4882a593Smuzhiyun if (p == -1)
303*4882a593Smuzhiyun return -EINVAL;
304*4882a593Smuzhiyun for (n = 1; n < 32; n++) {
305*4882a593Smuzhiyun /* calc 2 * m so we can round it later*/
306*4882a593Smuzhiyun m2 = (2 * freq * (1 << p) * (n + 2) ) / DAC_FREF - 4 ;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun m = (m2 % 2 ) ? m2/2+1 : m2/2 ;
309*4882a593Smuzhiyun if (m >= 128)
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun fout = (DAC_FREF * (m + 2)) / ((1 << p) * (n + 2));
312*4882a593Smuzhiyun if ((abs(fout - freq) < best_err) && (m > 0)) {
313*4882a593Smuzhiyun best_n = n;
314*4882a593Smuzhiyun best_m = m;
315*4882a593Smuzhiyun best_err = abs(fout - freq);
316*4882a593Smuzhiyun /* we get the lowest m , allowing 0.5% error in freq*/
317*4882a593Smuzhiyun if (200*best_err < freq) break;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun if (best_n == -1) /* unlikely, but who knows ? */
321*4882a593Smuzhiyun return -EINVAL;
322*4882a593Smuzhiyun t->p = p;
323*4882a593Smuzhiyun t->n = best_n;
324*4882a593Smuzhiyun t->m = best_m;
325*4882a593Smuzhiyun *freq_out = (DAC_FREF * (t->m + 2)) / ((1 << t->p) * (t->n + 2));
326*4882a593Smuzhiyun f_ddprintk ("m: %d, n: %d, p: %d, F: %dKhz\n",
327*4882a593Smuzhiyun t->m, t->n, t->p, *freq_out);
328*4882a593Smuzhiyun return 0;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /*
332*4882a593Smuzhiyun * clear lfb screen
333*4882a593Smuzhiyun */
sstfb_clear_screen(struct fb_info * info)334*4882a593Smuzhiyun static void sstfb_clear_screen(struct fb_info *info)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun /* clear screen */
337*4882a593Smuzhiyun fb_memset(info->screen_base, 0, info->fix.smem_len);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /**
342*4882a593Smuzhiyun * sstfb_check_var - Optional function. Validates a var passed in.
343*4882a593Smuzhiyun * @var: frame buffer variable screen structure
344*4882a593Smuzhiyun * @info: frame buffer structure that represents a single frame buffer
345*4882a593Smuzhiyun *
346*4882a593Smuzhiyun * Limit to the abilities of a single chip as SLI is not supported
347*4882a593Smuzhiyun * by this driver.
348*4882a593Smuzhiyun */
349*4882a593Smuzhiyun
sstfb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)350*4882a593Smuzhiyun static int sstfb_check_var(struct fb_var_screeninfo *var,
351*4882a593Smuzhiyun struct fb_info *info)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct sstfb_par *par = info->par;
354*4882a593Smuzhiyun int hSyncOff = var->xres + var->right_margin + var->left_margin;
355*4882a593Smuzhiyun int vSyncOff = var->yres + var->lower_margin + var->upper_margin;
356*4882a593Smuzhiyun int vBackPorch = var->left_margin, yDim = var->yres;
357*4882a593Smuzhiyun int vSyncOn = var->vsync_len;
358*4882a593Smuzhiyun int tiles_in_X, real_length;
359*4882a593Smuzhiyun unsigned int freq;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (sst_calc_pll(PICOS2KHZ(var->pixclock), &freq, &par->pll)) {
362*4882a593Smuzhiyun printk(KERN_ERR "sstfb: Pixclock at %ld KHZ out of range\n",
363*4882a593Smuzhiyun PICOS2KHZ(var->pixclock));
364*4882a593Smuzhiyun return -EINVAL;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun var->pixclock = KHZ2PICOS(freq);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (var->vmode & FB_VMODE_INTERLACED)
369*4882a593Smuzhiyun vBackPorch += (vBackPorch % 2);
370*4882a593Smuzhiyun if (var->vmode & FB_VMODE_DOUBLE) {
371*4882a593Smuzhiyun vBackPorch <<= 1;
372*4882a593Smuzhiyun yDim <<=1;
373*4882a593Smuzhiyun vSyncOn <<=1;
374*4882a593Smuzhiyun vSyncOff <<=1;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun switch (var->bits_per_pixel) {
378*4882a593Smuzhiyun case 0 ... 16 :
379*4882a593Smuzhiyun var->bits_per_pixel = 16;
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun default :
382*4882a593Smuzhiyun printk(KERN_ERR "sstfb: Unsupported bpp %d\n", var->bits_per_pixel);
383*4882a593Smuzhiyun return -EINVAL;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* validity tests */
387*4882a593Smuzhiyun if (var->xres <= 1 || yDim <= 0 || var->hsync_len <= 1 ||
388*4882a593Smuzhiyun hSyncOff <= 1 || var->left_margin <= 2 || vSyncOn <= 0 ||
389*4882a593Smuzhiyun vSyncOff <= 0 || vBackPorch <= 0) {
390*4882a593Smuzhiyun return -EINVAL;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (IS_VOODOO2(par)) {
394*4882a593Smuzhiyun /* Voodoo 2 limits */
395*4882a593Smuzhiyun tiles_in_X = (var->xres + 63 ) / 64 * 2;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (var->xres > POW2(11) || yDim >= POW2(11)) {
398*4882a593Smuzhiyun printk(KERN_ERR "sstfb: Unsupported resolution %dx%d\n",
399*4882a593Smuzhiyun var->xres, var->yres);
400*4882a593Smuzhiyun return -EINVAL;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (var->hsync_len > POW2(9) || hSyncOff > POW2(11) ||
404*4882a593Smuzhiyun var->left_margin - 2 >= POW2(9) || vSyncOn >= POW2(13) ||
405*4882a593Smuzhiyun vSyncOff >= POW2(13) || vBackPorch >= POW2(9) ||
406*4882a593Smuzhiyun tiles_in_X >= POW2(6) || tiles_in_X <= 0) {
407*4882a593Smuzhiyun printk(KERN_ERR "sstfb: Unsupported timings\n");
408*4882a593Smuzhiyun return -EINVAL;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun } else {
411*4882a593Smuzhiyun /* Voodoo limits */
412*4882a593Smuzhiyun tiles_in_X = (var->xres + 63 ) / 64;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (var->vmode) {
415*4882a593Smuzhiyun printk(KERN_ERR "sstfb: Interlace/doublescan not supported %#x\n",
416*4882a593Smuzhiyun var->vmode);
417*4882a593Smuzhiyun return -EINVAL;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun if (var->xres > POW2(10) || var->yres >= POW2(10)) {
420*4882a593Smuzhiyun printk(KERN_ERR "sstfb: Unsupported resolution %dx%d\n",
421*4882a593Smuzhiyun var->xres, var->yres);
422*4882a593Smuzhiyun return -EINVAL;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun if (var->hsync_len > POW2(8) || hSyncOff - 1 > POW2(10) ||
425*4882a593Smuzhiyun var->left_margin - 2 >= POW2(8) || vSyncOn >= POW2(12) ||
426*4882a593Smuzhiyun vSyncOff >= POW2(12) || vBackPorch >= POW2(8) ||
427*4882a593Smuzhiyun tiles_in_X >= POW2(4) || tiles_in_X <= 0) {
428*4882a593Smuzhiyun printk(KERN_ERR "sstfb: Unsupported timings\n");
429*4882a593Smuzhiyun return -EINVAL;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* it seems that the fbi uses tiles of 64x16 pixels to "map" the mem */
434*4882a593Smuzhiyun /* FIXME: i don't like this... looks wrong */
435*4882a593Smuzhiyun real_length = tiles_in_X * (IS_VOODOO2(par) ? 32 : 64 )
436*4882a593Smuzhiyun * ((var->bits_per_pixel == 16) ? 2 : 4);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (real_length * yDim > info->fix.smem_len) {
439*4882a593Smuzhiyun printk(KERN_ERR "sstfb: Not enough video memory\n");
440*4882a593Smuzhiyun return -ENOMEM;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun var->sync &= (FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT);
444*4882a593Smuzhiyun var->vmode &= (FB_VMODE_INTERLACED | FB_VMODE_DOUBLE);
445*4882a593Smuzhiyun var->xoffset = 0;
446*4882a593Smuzhiyun var->yoffset = 0;
447*4882a593Smuzhiyun var->height = -1;
448*4882a593Smuzhiyun var->width = -1;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /*
451*4882a593Smuzhiyun * correct the color bit fields
452*4882a593Smuzhiyun */
453*4882a593Smuzhiyun /* var->{red|green|blue}.msb_right = 0; */
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun switch (var->bits_per_pixel) {
456*4882a593Smuzhiyun case 16: /* RGB 565 LfbMode 0 */
457*4882a593Smuzhiyun var->red.length = 5;
458*4882a593Smuzhiyun var->green.length = 6;
459*4882a593Smuzhiyun var->blue.length = 5;
460*4882a593Smuzhiyun var->transp.length = 0;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun var->red.offset = 11;
463*4882a593Smuzhiyun var->green.offset = 5;
464*4882a593Smuzhiyun var->blue.offset = 0;
465*4882a593Smuzhiyun var->transp.offset = 0;
466*4882a593Smuzhiyun break;
467*4882a593Smuzhiyun default:
468*4882a593Smuzhiyun return -EINVAL;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun return 0;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /**
474*4882a593Smuzhiyun * sstfb_set_par - Optional function. Alters the hardware state.
475*4882a593Smuzhiyun * @info: frame buffer structure that represents a single frame buffer
476*4882a593Smuzhiyun */
sstfb_set_par(struct fb_info * info)477*4882a593Smuzhiyun static int sstfb_set_par(struct fb_info *info)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct sstfb_par *par = info->par;
480*4882a593Smuzhiyun u32 lfbmode, fbiinit1, fbiinit2, fbiinit3, fbiinit5, fbiinit6=0;
481*4882a593Smuzhiyun struct pci_dev *sst_dev = par->dev;
482*4882a593Smuzhiyun unsigned int freq;
483*4882a593Smuzhiyun int ntiles;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun par->hSyncOff = info->var.xres + info->var.right_margin + info->var.left_margin;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun par->yDim = info->var.yres;
488*4882a593Smuzhiyun par->vSyncOn = info->var.vsync_len;
489*4882a593Smuzhiyun par->vSyncOff = info->var.yres + info->var.lower_margin + info->var.upper_margin;
490*4882a593Smuzhiyun par->vBackPorch = info->var.upper_margin;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* We need par->pll */
493*4882a593Smuzhiyun sst_calc_pll(PICOS2KHZ(info->var.pixclock), &freq, &par->pll);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (info->var.vmode & FB_VMODE_INTERLACED)
496*4882a593Smuzhiyun par->vBackPorch += (par->vBackPorch % 2);
497*4882a593Smuzhiyun if (info->var.vmode & FB_VMODE_DOUBLE) {
498*4882a593Smuzhiyun par->vBackPorch <<= 1;
499*4882a593Smuzhiyun par->yDim <<=1;
500*4882a593Smuzhiyun par->vSyncOn <<=1;
501*4882a593Smuzhiyun par->vSyncOff <<=1;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (IS_VOODOO2(par)) {
505*4882a593Smuzhiyun /* voodoo2 has 32 pixel wide tiles , BUT strange things
506*4882a593Smuzhiyun happen with odd number of tiles */
507*4882a593Smuzhiyun par->tiles_in_X = (info->var.xres + 63 ) / 64 * 2;
508*4882a593Smuzhiyun } else {
509*4882a593Smuzhiyun /* voodoo1 has 64 pixels wide tiles. */
510*4882a593Smuzhiyun par->tiles_in_X = (info->var.xres + 63 ) / 64;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun f_ddprintk("hsync_len hSyncOff vsync_len vSyncOff\n");
514*4882a593Smuzhiyun f_ddprintk("%-7d %-8d %-7d %-8d\n",
515*4882a593Smuzhiyun info->var.hsync_len, par->hSyncOff,
516*4882a593Smuzhiyun par->vSyncOn, par->vSyncOff);
517*4882a593Smuzhiyun f_ddprintk("left_margin upper_margin xres yres Freq\n");
518*4882a593Smuzhiyun f_ddprintk("%-10d %-10d %-4d %-4d %-8ld\n",
519*4882a593Smuzhiyun info->var.left_margin, info->var.upper_margin,
520*4882a593Smuzhiyun info->var.xres, info->var.yres, PICOS2KHZ(info->var.pixclock));
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun sst_write(NOPCMD, 0);
523*4882a593Smuzhiyun sst_wait_idle();
524*4882a593Smuzhiyun pci_write_config_dword(sst_dev, PCI_INIT_ENABLE, PCI_EN_INIT_WR);
525*4882a593Smuzhiyun sst_set_bits(FBIINIT1, VIDEO_RESET);
526*4882a593Smuzhiyun sst_set_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
527*4882a593Smuzhiyun sst_unset_bits(FBIINIT2, EN_DRAM_REFRESH);
528*4882a593Smuzhiyun sst_wait_idle();
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /*sst_unset_bits (FBIINIT0, FBI_RESET); / reenable FBI ? */
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun sst_write(BACKPORCH, par->vBackPorch << 16 | (info->var.left_margin - 2));
533*4882a593Smuzhiyun sst_write(VIDEODIMENSIONS, par->yDim << 16 | (info->var.xres - 1));
534*4882a593Smuzhiyun sst_write(HSYNC, (par->hSyncOff - 1) << 16 | (info->var.hsync_len - 1));
535*4882a593Smuzhiyun sst_write(VSYNC, par->vSyncOff << 16 | par->vSyncOn);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun fbiinit2 = sst_read(FBIINIT2);
538*4882a593Smuzhiyun fbiinit3 = sst_read(FBIINIT3);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* everything is reset. we enable fbiinit2/3 remap : dac access ok */
541*4882a593Smuzhiyun pci_write_config_dword(sst_dev, PCI_INIT_ENABLE,
542*4882a593Smuzhiyun PCI_EN_INIT_WR | PCI_REMAP_DAC );
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun par->dac_sw.set_vidmod(info, info->var.bits_per_pixel);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* set video clock */
547*4882a593Smuzhiyun par->dac_sw.set_pll(info, &par->pll, VID_CLOCK);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* disable fbiinit2/3 remap */
550*4882a593Smuzhiyun pci_write_config_dword(sst_dev, PCI_INIT_ENABLE,
551*4882a593Smuzhiyun PCI_EN_INIT_WR);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* restore fbiinit2/3 */
554*4882a593Smuzhiyun sst_write(FBIINIT2,fbiinit2);
555*4882a593Smuzhiyun sst_write(FBIINIT3,fbiinit3);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun fbiinit1 = (sst_read(FBIINIT1) & VIDEO_MASK)
558*4882a593Smuzhiyun | EN_DATA_OE
559*4882a593Smuzhiyun | EN_BLANK_OE
560*4882a593Smuzhiyun | EN_HVSYNC_OE
561*4882a593Smuzhiyun | EN_DCLK_OE
562*4882a593Smuzhiyun /* | (15 << TILES_IN_X_SHIFT) */
563*4882a593Smuzhiyun | SEL_INPUT_VCLK_2X
564*4882a593Smuzhiyun /* | (2 << VCLK_2X_SEL_DEL_SHIFT)
565*4882a593Smuzhiyun | (2 << VCLK_DEL_SHIFT) */;
566*4882a593Smuzhiyun /* try with vclk_in_delay =0 (bits 29:30) , vclk_out_delay =0 (bits(27:28)
567*4882a593Smuzhiyun in (near) future set them accordingly to revision + resolution (cf glide)
568*4882a593Smuzhiyun first understand what it stands for :)
569*4882a593Smuzhiyun FIXME: there are some artefacts... check for the vclk_in_delay
570*4882a593Smuzhiyun lets try with 6ns delay in both vclk_out & in...
571*4882a593Smuzhiyun doh... they're still there :\
572*4882a593Smuzhiyun */
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun ntiles = par->tiles_in_X;
575*4882a593Smuzhiyun if (IS_VOODOO2(par)) {
576*4882a593Smuzhiyun fbiinit1 |= ((ntiles & 0x20) >> 5) << TILES_IN_X_MSB_SHIFT
577*4882a593Smuzhiyun | ((ntiles & 0x1e) >> 1) << TILES_IN_X_SHIFT;
578*4882a593Smuzhiyun /* as the only value of importance for us in fbiinit6 is tiles in X (lsb),
579*4882a593Smuzhiyun and as reading fbinit 6 will return crap (see FBIINIT6_DEFAULT) we just
580*4882a593Smuzhiyun write our value. BTW due to the dac unable to read odd number of tiles, this
581*4882a593Smuzhiyun field is always null ... */
582*4882a593Smuzhiyun fbiinit6 = (ntiles & 0x1) << TILES_IN_X_LSB_SHIFT;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun else
585*4882a593Smuzhiyun fbiinit1 |= ntiles << TILES_IN_X_SHIFT;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
588*4882a593Smuzhiyun case 16:
589*4882a593Smuzhiyun fbiinit1 |= SEL_SOURCE_VCLK_2X_SEL;
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun default:
592*4882a593Smuzhiyun return -EINVAL;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun sst_write(FBIINIT1, fbiinit1);
595*4882a593Smuzhiyun if (IS_VOODOO2(par)) {
596*4882a593Smuzhiyun sst_write(FBIINIT6, fbiinit6);
597*4882a593Smuzhiyun fbiinit5=sst_read(FBIINIT5) & FBIINIT5_MASK ;
598*4882a593Smuzhiyun if (info->var.vmode & FB_VMODE_INTERLACED)
599*4882a593Smuzhiyun fbiinit5 |= INTERLACE;
600*4882a593Smuzhiyun if (info->var.vmode & FB_VMODE_DOUBLE)
601*4882a593Smuzhiyun fbiinit5 |= VDOUBLESCAN;
602*4882a593Smuzhiyun if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
603*4882a593Smuzhiyun fbiinit5 |= HSYNC_HIGH;
604*4882a593Smuzhiyun if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
605*4882a593Smuzhiyun fbiinit5 |= VSYNC_HIGH;
606*4882a593Smuzhiyun sst_write(FBIINIT5, fbiinit5);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun sst_wait_idle();
609*4882a593Smuzhiyun sst_unset_bits(FBIINIT1, VIDEO_RESET);
610*4882a593Smuzhiyun sst_unset_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
611*4882a593Smuzhiyun sst_set_bits(FBIINIT2, EN_DRAM_REFRESH);
612*4882a593Smuzhiyun /* disables fbiinit writes */
613*4882a593Smuzhiyun pci_write_config_dword(sst_dev, PCI_INIT_ENABLE, PCI_EN_FIFO_WR);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* set lfbmode : set mode + front buffer for reads/writes
616*4882a593Smuzhiyun + disable pipeline */
617*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
618*4882a593Smuzhiyun case 16:
619*4882a593Smuzhiyun lfbmode = LFB_565;
620*4882a593Smuzhiyun break;
621*4882a593Smuzhiyun default:
622*4882a593Smuzhiyun return -EINVAL;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
626*4882a593Smuzhiyun /* Enable byte-swizzle functionality in hardware.
627*4882a593Smuzhiyun * With this enabled, all our read- and write-accesses to
628*4882a593Smuzhiyun * the voodoo framebuffer can be done in native format, and
629*4882a593Smuzhiyun * the hardware will automatically convert it to little-endian.
630*4882a593Smuzhiyun * - tested on HP-PARISC, Helge Deller <deller@gmx.de> */
631*4882a593Smuzhiyun lfbmode |= ( LFB_WORD_SWIZZLE_WR | LFB_BYTE_SWIZZLE_WR |
632*4882a593Smuzhiyun LFB_WORD_SWIZZLE_RD | LFB_BYTE_SWIZZLE_RD );
633*4882a593Smuzhiyun #endif
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (clipping) {
636*4882a593Smuzhiyun sst_write(LFBMODE, lfbmode | EN_PXL_PIPELINE);
637*4882a593Smuzhiyun /*
638*4882a593Smuzhiyun * Set "clipping" dimensions. If clipping is disabled and
639*4882a593Smuzhiyun * writes to offscreen areas of the framebuffer are performed,
640*4882a593Smuzhiyun * the "behaviour is undefined" (_very_ undefined) - Urs
641*4882a593Smuzhiyun */
642*4882a593Smuzhiyun /* btw, it requires enabling pixel pipeline in LFBMODE .
643*4882a593Smuzhiyun off screen read/writes will just wrap and read/print pixels
644*4882a593Smuzhiyun on screen. Ugly but not that dangerous */
645*4882a593Smuzhiyun f_ddprintk("setting clipping dimensions 0..%d, 0..%d\n",
646*4882a593Smuzhiyun info->var.xres - 1, par->yDim - 1);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun sst_write(CLIP_LEFT_RIGHT, info->var.xres);
649*4882a593Smuzhiyun sst_write(CLIP_LOWY_HIGHY, par->yDim);
650*4882a593Smuzhiyun sst_set_bits(FBZMODE, EN_CLIPPING | EN_RGB_WRITE);
651*4882a593Smuzhiyun } else {
652*4882a593Smuzhiyun /* no clipping : direct access, no pipeline */
653*4882a593Smuzhiyun sst_write(LFBMODE, lfbmode);
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun return 0;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /**
659*4882a593Smuzhiyun * sstfb_setcolreg - Optional function. Sets a color register.
660*4882a593Smuzhiyun * @regno: hardware colormap register
661*4882a593Smuzhiyun * @red: frame buffer colormap structure
662*4882a593Smuzhiyun * @green: The green value which can be up to 16 bits wide
663*4882a593Smuzhiyun * @blue: The blue value which can be up to 16 bits wide.
664*4882a593Smuzhiyun * @transp: If supported the alpha value which can be up to 16 bits wide.
665*4882a593Smuzhiyun * @info: frame buffer info structure
666*4882a593Smuzhiyun */
sstfb_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int transp,struct fb_info * info)667*4882a593Smuzhiyun static int sstfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
668*4882a593Smuzhiyun u_int transp, struct fb_info *info)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct sstfb_par *par = info->par;
671*4882a593Smuzhiyun u32 col;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun f_dddprintk("sstfb_setcolreg\n");
674*4882a593Smuzhiyun f_dddprintk("%-2d rgbt: %#x, %#x, %#x, %#x\n",
675*4882a593Smuzhiyun regno, red, green, blue, transp);
676*4882a593Smuzhiyun if (regno > 15)
677*4882a593Smuzhiyun return 0;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun red >>= (16 - info->var.red.length);
680*4882a593Smuzhiyun green >>= (16 - info->var.green.length);
681*4882a593Smuzhiyun blue >>= (16 - info->var.blue.length);
682*4882a593Smuzhiyun transp >>= (16 - info->var.transp.length);
683*4882a593Smuzhiyun col = (red << info->var.red.offset)
684*4882a593Smuzhiyun | (green << info->var.green.offset)
685*4882a593Smuzhiyun | (blue << info->var.blue.offset)
686*4882a593Smuzhiyun | (transp << info->var.transp.offset);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun par->palette[regno] = col;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun return 0;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
sstfb_setvgapass(struct fb_info * info,int enable)693*4882a593Smuzhiyun static void sstfb_setvgapass( struct fb_info *info, int enable )
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun struct sstfb_par *par = info->par;
696*4882a593Smuzhiyun struct pci_dev *sst_dev = par->dev;
697*4882a593Smuzhiyun u32 fbiinit0, tmp;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun enable = enable ? 1:0;
700*4882a593Smuzhiyun if (par->vgapass == enable)
701*4882a593Smuzhiyun return;
702*4882a593Smuzhiyun par->vgapass = enable;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun pci_read_config_dword(sst_dev, PCI_INIT_ENABLE, &tmp);
705*4882a593Smuzhiyun pci_write_config_dword(sst_dev, PCI_INIT_ENABLE,
706*4882a593Smuzhiyun tmp | PCI_EN_INIT_WR );
707*4882a593Smuzhiyun fbiinit0 = sst_read (FBIINIT0);
708*4882a593Smuzhiyun if (par->vgapass) {
709*4882a593Smuzhiyun sst_write(FBIINIT0, fbiinit0 & ~DIS_VGA_PASSTHROUGH);
710*4882a593Smuzhiyun fb_info(info, "Enabling VGA pass-through\n");
711*4882a593Smuzhiyun } else {
712*4882a593Smuzhiyun sst_write(FBIINIT0, fbiinit0 | DIS_VGA_PASSTHROUGH);
713*4882a593Smuzhiyun fb_info(info, "Disabling VGA pass-through\n");
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun pci_write_config_dword(sst_dev, PCI_INIT_ENABLE, tmp);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
store_vgapass(struct device * device,struct device_attribute * attr,const char * buf,size_t count)718*4882a593Smuzhiyun static ssize_t store_vgapass(struct device *device, struct device_attribute *attr,
719*4882a593Smuzhiyun const char *buf, size_t count)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(device);
722*4882a593Smuzhiyun char ** last = NULL;
723*4882a593Smuzhiyun int val;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun val = simple_strtoul(buf, last, 0);
726*4882a593Smuzhiyun sstfb_setvgapass(info, val);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun return count;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
show_vgapass(struct device * device,struct device_attribute * attr,char * buf)731*4882a593Smuzhiyun static ssize_t show_vgapass(struct device *device, struct device_attribute *attr,
732*4882a593Smuzhiyun char *buf)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(device);
735*4882a593Smuzhiyun struct sstfb_par *par = info->par;
736*4882a593Smuzhiyun return sprintf(buf, "%d\n", par->vgapass);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun static struct device_attribute device_attrs[] = {
740*4882a593Smuzhiyun __ATTR(vgapass, S_IRUGO|S_IWUSR, show_vgapass, store_vgapass)
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun
sstfb_ioctl(struct fb_info * info,unsigned int cmd,unsigned long arg)743*4882a593Smuzhiyun static int sstfb_ioctl(struct fb_info *info, unsigned int cmd,
744*4882a593Smuzhiyun unsigned long arg)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun struct sstfb_par *par;
747*4882a593Smuzhiyun u32 val;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun switch (cmd) {
750*4882a593Smuzhiyun /* set/get VGA pass_through mode */
751*4882a593Smuzhiyun case SSTFB_SET_VGAPASS:
752*4882a593Smuzhiyun if (copy_from_user(&val, (void __user *)arg, sizeof(val)))
753*4882a593Smuzhiyun return -EFAULT;
754*4882a593Smuzhiyun sstfb_setvgapass(info, val);
755*4882a593Smuzhiyun return 0;
756*4882a593Smuzhiyun case SSTFB_GET_VGAPASS:
757*4882a593Smuzhiyun par = info->par;
758*4882a593Smuzhiyun val = par->vgapass;
759*4882a593Smuzhiyun if (copy_to_user((void __user *)arg, &val, sizeof(val)))
760*4882a593Smuzhiyun return -EFAULT;
761*4882a593Smuzhiyun return 0;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun return -EINVAL;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /*
769*4882a593Smuzhiyun * Screen-to-Screen BitBlt 2D command (for the bmove fb op.) - Voodoo2 only
770*4882a593Smuzhiyun */
771*4882a593Smuzhiyun #if 0
772*4882a593Smuzhiyun static void sstfb_copyarea(struct fb_info *info, const struct fb_copyarea *area)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun struct sstfb_par *par = info->par;
775*4882a593Smuzhiyun u32 stride = info->fix.line_length;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (!IS_VOODOO2(par))
778*4882a593Smuzhiyun return;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun sst_write(BLTSRCBASEADDR, 0);
781*4882a593Smuzhiyun sst_write(BLTDSTBASEADDR, 0);
782*4882a593Smuzhiyun sst_write(BLTROP, BLTROP_COPY);
783*4882a593Smuzhiyun sst_write(BLTXYSTRIDES, stride | (stride << 16));
784*4882a593Smuzhiyun sst_write(BLTSRCXY, area->sx | (area->sy << 16));
785*4882a593Smuzhiyun sst_write(BLTDSTXY, area->dx | (area->dy << 16));
786*4882a593Smuzhiyun sst_write(BLTSIZE, area->width | (area->height << 16));
787*4882a593Smuzhiyun sst_write(BLTCOMMAND, BLT_SCR2SCR_BITBLT | LAUNCH_BITBLT |
788*4882a593Smuzhiyun (BLT_16BPP_FMT << 3) /* | BIT(14) */ | BIT(15) );
789*4882a593Smuzhiyun sst_wait_idle();
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun #endif
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /*
795*4882a593Smuzhiyun * FillRect 2D command (solidfill or invert (via ROP_XOR)) - Voodoo2 only
796*4882a593Smuzhiyun */
797*4882a593Smuzhiyun #if 0
798*4882a593Smuzhiyun static void sstfb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun struct sstfb_par *par = info->par;
801*4882a593Smuzhiyun u32 stride = info->fix.line_length;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun if (!IS_VOODOO2(par))
804*4882a593Smuzhiyun return;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun sst_write(BLTCLIPX, info->var.xres);
807*4882a593Smuzhiyun sst_write(BLTCLIPY, info->var.yres);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun sst_write(BLTDSTBASEADDR, 0);
810*4882a593Smuzhiyun sst_write(BLTCOLOR, rect->color);
811*4882a593Smuzhiyun sst_write(BLTROP, rect->rop == ROP_COPY ? BLTROP_COPY : BLTROP_XOR);
812*4882a593Smuzhiyun sst_write(BLTXYSTRIDES, stride | (stride << 16));
813*4882a593Smuzhiyun sst_write(BLTDSTXY, rect->dx | (rect->dy << 16));
814*4882a593Smuzhiyun sst_write(BLTSIZE, rect->width | (rect->height << 16));
815*4882a593Smuzhiyun sst_write(BLTCOMMAND, BLT_RECFILL_BITBLT | LAUNCH_BITBLT
816*4882a593Smuzhiyun | (BLT_16BPP_FMT << 3) /* | BIT(14) */ | BIT(15) | BIT(16) );
817*4882a593Smuzhiyun sst_wait_idle();
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun #endif
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun /*
824*4882a593Smuzhiyun * get lfb size
825*4882a593Smuzhiyun */
sst_get_memsize(struct fb_info * info,__u32 * memsize)826*4882a593Smuzhiyun static int sst_get_memsize(struct fb_info *info, __u32 *memsize)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun u8 __iomem *fbbase_virt = info->screen_base;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /* force memsize */
831*4882a593Smuzhiyun if (mem >= 1 && mem <= 4) {
832*4882a593Smuzhiyun *memsize = (mem * 0x100000);
833*4882a593Smuzhiyun printk(KERN_INFO "supplied memsize: %#x\n", *memsize);
834*4882a593Smuzhiyun return 1;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun writel(0xdeadbeef, fbbase_virt);
838*4882a593Smuzhiyun writel(0xdeadbeef, fbbase_virt+0x100000);
839*4882a593Smuzhiyun writel(0xdeadbeef, fbbase_virt+0x200000);
840*4882a593Smuzhiyun f_ddprintk("0MB: %#x, 1MB: %#x, 2MB: %#x\n",
841*4882a593Smuzhiyun readl(fbbase_virt), readl(fbbase_virt + 0x100000),
842*4882a593Smuzhiyun readl(fbbase_virt + 0x200000));
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun writel(0xabcdef01, fbbase_virt);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun f_ddprintk("0MB: %#x, 1MB: %#x, 2MB: %#x\n",
847*4882a593Smuzhiyun readl(fbbase_virt), readl(fbbase_virt + 0x100000),
848*4882a593Smuzhiyun readl(fbbase_virt + 0x200000));
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /* checks for 4mb lfb, then 2, then defaults to 1 */
851*4882a593Smuzhiyun if (readl(fbbase_virt + 0x200000) == 0xdeadbeef)
852*4882a593Smuzhiyun *memsize = 0x400000;
853*4882a593Smuzhiyun else if (readl(fbbase_virt + 0x100000) == 0xdeadbeef)
854*4882a593Smuzhiyun *memsize = 0x200000;
855*4882a593Smuzhiyun else
856*4882a593Smuzhiyun *memsize = 0x100000;
857*4882a593Smuzhiyun f_ddprintk("detected memsize: %dMB\n", *memsize >> 20);
858*4882a593Smuzhiyun return 1;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /*
863*4882a593Smuzhiyun * DAC detection routines
864*4882a593Smuzhiyun */
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* fbi should be idle, and fifo emty and mem disabled */
867*4882a593Smuzhiyun /* supposed to detect AT&T ATT20C409 and Ti TVP3409 ramdacs */
868*4882a593Smuzhiyun
sst_detect_att(struct fb_info * info)869*4882a593Smuzhiyun static int sst_detect_att(struct fb_info *info)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun struct sstfb_par *par = info->par;
872*4882a593Smuzhiyun int i, mir, dir;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
875*4882a593Smuzhiyun sst_dac_write(DACREG_WMA, 0); /* backdoor */
876*4882a593Smuzhiyun sst_dac_read(DACREG_RMR); /* read 4 times RMR */
877*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
878*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
879*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
880*4882a593Smuzhiyun /* the fifth time, CR0 is read */
881*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
882*4882a593Smuzhiyun /* the 6th, manufacturer id register */
883*4882a593Smuzhiyun mir = sst_dac_read(DACREG_RMR);
884*4882a593Smuzhiyun /*the 7th, device ID register */
885*4882a593Smuzhiyun dir = sst_dac_read(DACREG_RMR);
886*4882a593Smuzhiyun f_ddprintk("mir: %#x, dir: %#x\n", mir, dir);
887*4882a593Smuzhiyun if (mir == DACREG_MIR_ATT && dir == DACREG_DIR_ATT) {
888*4882a593Smuzhiyun return 1;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
sst_detect_ti(struct fb_info * info)894*4882a593Smuzhiyun static int sst_detect_ti(struct fb_info *info)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun struct sstfb_par *par = info->par;
897*4882a593Smuzhiyun int i, mir, dir;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun for (i = 0; i<3; i++) {
900*4882a593Smuzhiyun sst_dac_write(DACREG_WMA, 0); /* backdoor */
901*4882a593Smuzhiyun sst_dac_read(DACREG_RMR); /* read 4 times RMR */
902*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
903*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
904*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
905*4882a593Smuzhiyun /* the fifth time, CR0 is read */
906*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
907*4882a593Smuzhiyun /* the 6th, manufacturer id register */
908*4882a593Smuzhiyun mir = sst_dac_read(DACREG_RMR);
909*4882a593Smuzhiyun /*the 7th, device ID register */
910*4882a593Smuzhiyun dir = sst_dac_read(DACREG_RMR);
911*4882a593Smuzhiyun f_ddprintk("mir: %#x, dir: %#x\n", mir, dir);
912*4882a593Smuzhiyun if ((mir == DACREG_MIR_TI ) && (dir == DACREG_DIR_TI)) {
913*4882a593Smuzhiyun return 1;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun return 0;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /*
920*4882a593Smuzhiyun * try to detect ICS5342 ramdac
921*4882a593Smuzhiyun * we get the 1st byte (M value) of preset f1,f7 and fB
922*4882a593Smuzhiyun * why those 3 ? mmmh... for now, i'll do it the glide way...
923*4882a593Smuzhiyun * and ask questions later. anyway, it seems that all the freq registers are
924*4882a593Smuzhiyun * really at their default state (cf specs) so i ask again, why those 3 regs ?
925*4882a593Smuzhiyun * mmmmh.. it seems that's much more ugly than i thought. we use f0 and fA for
926*4882a593Smuzhiyun * pll programming, so in fact, we *hope* that the f1, f7 & fB won't be
927*4882a593Smuzhiyun * touched...
928*4882a593Smuzhiyun * is it really safe ? how can i reset this ramdac ? geee...
929*4882a593Smuzhiyun */
sst_detect_ics(struct fb_info * info)930*4882a593Smuzhiyun static int sst_detect_ics(struct fb_info *info)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun struct sstfb_par *par = info->par;
933*4882a593Smuzhiyun int m_clk0_1, m_clk0_7, m_clk1_b;
934*4882a593Smuzhiyun int n_clk0_1, n_clk0_7, n_clk1_b;
935*4882a593Smuzhiyun int i;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun for (i = 0; i<5; i++ ) {
938*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLRMA, 0x1); /* f1 */
939*4882a593Smuzhiyun m_clk0_1 = sst_dac_read(DACREG_ICS_PLLDATA);
940*4882a593Smuzhiyun n_clk0_1 = sst_dac_read(DACREG_ICS_PLLDATA);
941*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLRMA, 0x7); /* f7 */
942*4882a593Smuzhiyun m_clk0_7 = sst_dac_read(DACREG_ICS_PLLDATA);
943*4882a593Smuzhiyun n_clk0_7 = sst_dac_read(DACREG_ICS_PLLDATA);
944*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLRMA, 0xb); /* fB */
945*4882a593Smuzhiyun m_clk1_b= sst_dac_read(DACREG_ICS_PLLDATA);
946*4882a593Smuzhiyun n_clk1_b= sst_dac_read(DACREG_ICS_PLLDATA);
947*4882a593Smuzhiyun f_ddprintk("m_clk0_1: %#x, m_clk0_7: %#x, m_clk1_b: %#x\n",
948*4882a593Smuzhiyun m_clk0_1, m_clk0_7, m_clk1_b);
949*4882a593Smuzhiyun f_ddprintk("n_clk0_1: %#x, n_clk0_7: %#x, n_clk1_b: %#x\n",
950*4882a593Smuzhiyun n_clk0_1, n_clk0_7, n_clk1_b);
951*4882a593Smuzhiyun if (( m_clk0_1 == DACREG_ICS_PLL_CLK0_1_INI)
952*4882a593Smuzhiyun && (m_clk0_7 == DACREG_ICS_PLL_CLK0_7_INI)
953*4882a593Smuzhiyun && (m_clk1_b == DACREG_ICS_PLL_CLK1_B_INI)) {
954*4882a593Smuzhiyun return 1;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun return 0;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /*
962*4882a593Smuzhiyun * gfx, video, pci fifo should be reset, dram refresh disabled
963*4882a593Smuzhiyun * see detect_dac
964*4882a593Smuzhiyun */
965*4882a593Smuzhiyun
sst_set_pll_att_ti(struct fb_info * info,const struct pll_timing * t,const int clock)966*4882a593Smuzhiyun static int sst_set_pll_att_ti(struct fb_info *info,
967*4882a593Smuzhiyun const struct pll_timing *t, const int clock)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct sstfb_par *par = info->par;
970*4882a593Smuzhiyun u8 cr0, cc;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* enable indexed mode */
973*4882a593Smuzhiyun sst_dac_write(DACREG_WMA, 0); /* backdoor */
974*4882a593Smuzhiyun sst_dac_read(DACREG_RMR); /* 1 time: RMR */
975*4882a593Smuzhiyun sst_dac_read(DACREG_RMR); /* 2 RMR */
976*4882a593Smuzhiyun sst_dac_read(DACREG_RMR); /* 3 // */
977*4882a593Smuzhiyun sst_dac_read(DACREG_RMR); /* 4 // */
978*4882a593Smuzhiyun cr0 = sst_dac_read(DACREG_RMR); /* 5 CR0 */
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun sst_dac_write(DACREG_WMA, 0);
981*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
982*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
983*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
984*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
985*4882a593Smuzhiyun sst_dac_write(DACREG_RMR, (cr0 & 0xf0)
986*4882a593Smuzhiyun | DACREG_CR0_EN_INDEXED
987*4882a593Smuzhiyun | DACREG_CR0_8BIT
988*4882a593Smuzhiyun | DACREG_CR0_PWDOWN );
989*4882a593Smuzhiyun /* so, now we are in indexed mode . dunno if its common, but
990*4882a593Smuzhiyun i find this way of doing things a little bit weird :p */
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun udelay(300);
993*4882a593Smuzhiyun cc = dac_i_read(DACREG_CC_I);
994*4882a593Smuzhiyun switch (clock) {
995*4882a593Smuzhiyun case VID_CLOCK:
996*4882a593Smuzhiyun dac_i_write(DACREG_AC0_I, t->m);
997*4882a593Smuzhiyun dac_i_write(DACREG_AC1_I, t->p << 6 | t->n);
998*4882a593Smuzhiyun dac_i_write(DACREG_CC_I,
999*4882a593Smuzhiyun (cc & 0x0f) | DACREG_CC_CLKA | DACREG_CC_CLKA_C);
1000*4882a593Smuzhiyun break;
1001*4882a593Smuzhiyun case GFX_CLOCK:
1002*4882a593Smuzhiyun dac_i_write(DACREG_BD0_I, t->m);
1003*4882a593Smuzhiyun dac_i_write(DACREG_BD1_I, t->p << 6 | t->n);
1004*4882a593Smuzhiyun dac_i_write(DACREG_CC_I,
1005*4882a593Smuzhiyun (cc & 0xf0) | DACREG_CC_CLKB | DACREG_CC_CLKB_D);
1006*4882a593Smuzhiyun break;
1007*4882a593Smuzhiyun default:
1008*4882a593Smuzhiyun dprintk("%s: wrong clock code '%d'\n",
1009*4882a593Smuzhiyun __func__, clock);
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun udelay(300);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /* power up the dac & return to "normal" non-indexed mode */
1015*4882a593Smuzhiyun dac_i_write(DACREG_CR0_I,
1016*4882a593Smuzhiyun cr0 & ~DACREG_CR0_PWDOWN & ~DACREG_CR0_EN_INDEXED);
1017*4882a593Smuzhiyun return 1;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun
sst_set_pll_ics(struct fb_info * info,const struct pll_timing * t,const int clock)1020*4882a593Smuzhiyun static int sst_set_pll_ics(struct fb_info *info,
1021*4882a593Smuzhiyun const struct pll_timing *t, const int clock)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun struct sstfb_par *par = info->par;
1024*4882a593Smuzhiyun u8 pll_ctrl;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLRMA, DACREG_ICS_PLL_CTRL);
1027*4882a593Smuzhiyun pll_ctrl = sst_dac_read(DACREG_ICS_PLLDATA);
1028*4882a593Smuzhiyun switch(clock) {
1029*4882a593Smuzhiyun case VID_CLOCK:
1030*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLWMA, 0x0); /* CLK0, f0 */
1031*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLDATA, t->m);
1032*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLDATA, t->p << 5 | t->n);
1033*4882a593Smuzhiyun /* selects freq f0 for clock 0 */
1034*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLWMA, DACREG_ICS_PLL_CTRL);
1035*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLDATA,
1036*4882a593Smuzhiyun (pll_ctrl & 0xd8)
1037*4882a593Smuzhiyun | DACREG_ICS_CLK0
1038*4882a593Smuzhiyun | DACREG_ICS_CLK0_0);
1039*4882a593Smuzhiyun break;
1040*4882a593Smuzhiyun case GFX_CLOCK :
1041*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLWMA, 0xa); /* CLK1, fA */
1042*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLDATA, t->m);
1043*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLDATA, t->p << 5 | t->n);
1044*4882a593Smuzhiyun /* selects freq fA for clock 1 */
1045*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLWMA, DACREG_ICS_PLL_CTRL);
1046*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_PLLDATA,
1047*4882a593Smuzhiyun (pll_ctrl & 0xef) | DACREG_ICS_CLK1_A);
1048*4882a593Smuzhiyun break;
1049*4882a593Smuzhiyun default:
1050*4882a593Smuzhiyun dprintk("%s: wrong clock code '%d'\n",
1051*4882a593Smuzhiyun __func__, clock);
1052*4882a593Smuzhiyun return 0;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun udelay(300);
1055*4882a593Smuzhiyun return 1;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
sst_set_vidmod_att_ti(struct fb_info * info,const int bpp)1058*4882a593Smuzhiyun static void sst_set_vidmod_att_ti(struct fb_info *info, const int bpp)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct sstfb_par *par = info->par;
1061*4882a593Smuzhiyun u8 cr0;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun sst_dac_write(DACREG_WMA, 0); /* backdoor */
1064*4882a593Smuzhiyun sst_dac_read(DACREG_RMR); /* read 4 times RMR */
1065*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
1066*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
1067*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
1068*4882a593Smuzhiyun /* the fifth time, CR0 is read */
1069*4882a593Smuzhiyun cr0 = sst_dac_read(DACREG_RMR);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun sst_dac_write(DACREG_WMA, 0); /* backdoor */
1072*4882a593Smuzhiyun sst_dac_read(DACREG_RMR); /* read 4 times RMR */
1073*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
1074*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
1075*4882a593Smuzhiyun sst_dac_read(DACREG_RMR);
1076*4882a593Smuzhiyun /* cr0 */
1077*4882a593Smuzhiyun switch(bpp) {
1078*4882a593Smuzhiyun case 16:
1079*4882a593Smuzhiyun sst_dac_write(DACREG_RMR, (cr0 & 0x0f) | DACREG_CR0_16BPP);
1080*4882a593Smuzhiyun break;
1081*4882a593Smuzhiyun default:
1082*4882a593Smuzhiyun dprintk("%s: bad depth '%u'\n", __func__, bpp);
1083*4882a593Smuzhiyun break;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
sst_set_vidmod_ics(struct fb_info * info,const int bpp)1087*4882a593Smuzhiyun static void sst_set_vidmod_ics(struct fb_info *info, const int bpp)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun struct sstfb_par *par = info->par;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun switch(bpp) {
1092*4882a593Smuzhiyun case 16:
1093*4882a593Smuzhiyun sst_dac_write(DACREG_ICS_CMD, DACREG_ICS_CMD_16BPP);
1094*4882a593Smuzhiyun break;
1095*4882a593Smuzhiyun default:
1096*4882a593Smuzhiyun dprintk("%s: bad depth '%u'\n", __func__, bpp);
1097*4882a593Smuzhiyun break;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /*
1102*4882a593Smuzhiyun * detect dac type
1103*4882a593Smuzhiyun * prerequisite : write to FbiInitx enabled, video and fbi and pci fifo reset,
1104*4882a593Smuzhiyun * dram refresh disabled, FbiInit remaped.
1105*4882a593Smuzhiyun * TODO: mmh.. maybe i should put the "prerequisite" in the func ...
1106*4882a593Smuzhiyun */
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun static struct dac_switch dacs[] = {
1110*4882a593Smuzhiyun { .name = "TI TVP3409",
1111*4882a593Smuzhiyun .detect = sst_detect_ti,
1112*4882a593Smuzhiyun .set_pll = sst_set_pll_att_ti,
1113*4882a593Smuzhiyun .set_vidmod = sst_set_vidmod_att_ti },
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun { .name = "AT&T ATT20C409",
1116*4882a593Smuzhiyun .detect = sst_detect_att,
1117*4882a593Smuzhiyun .set_pll = sst_set_pll_att_ti,
1118*4882a593Smuzhiyun .set_vidmod = sst_set_vidmod_att_ti },
1119*4882a593Smuzhiyun { .name = "ICS ICS5342",
1120*4882a593Smuzhiyun .detect = sst_detect_ics,
1121*4882a593Smuzhiyun .set_pll = sst_set_pll_ics,
1122*4882a593Smuzhiyun .set_vidmod = sst_set_vidmod_ics },
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun
sst_detect_dactype(struct fb_info * info,struct sstfb_par * par)1125*4882a593Smuzhiyun static int sst_detect_dactype(struct fb_info *info, struct sstfb_par *par)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun int i, ret = 0;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dacs); i++) {
1130*4882a593Smuzhiyun ret = dacs[i].detect(info);
1131*4882a593Smuzhiyun if (ret)
1132*4882a593Smuzhiyun break;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun if (!ret)
1135*4882a593Smuzhiyun return 0;
1136*4882a593Smuzhiyun f_dprintk("%s found %s\n", __func__, dacs[i].name);
1137*4882a593Smuzhiyun par->dac_sw = dacs[i];
1138*4882a593Smuzhiyun return 1;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /*
1142*4882a593Smuzhiyun * Internal Routines
1143*4882a593Smuzhiyun */
sst_init(struct fb_info * info,struct sstfb_par * par)1144*4882a593Smuzhiyun static int sst_init(struct fb_info *info, struct sstfb_par *par)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun u32 fbiinit0, fbiinit1, fbiinit4;
1147*4882a593Smuzhiyun struct pci_dev *dev = par->dev;
1148*4882a593Smuzhiyun struct pll_timing gfx_timings;
1149*4882a593Smuzhiyun struct sst_spec *spec;
1150*4882a593Smuzhiyun int Fout;
1151*4882a593Smuzhiyun int gfx_clock;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun spec = &voodoo_spec[par->type];
1154*4882a593Smuzhiyun f_ddprintk(" fbiinit0 fbiinit1 fbiinit2 fbiinit3 fbiinit4 "
1155*4882a593Smuzhiyun " fbiinit6\n");
1156*4882a593Smuzhiyun f_ddprintk("%0#10x %0#10x %0#10x %0#10x %0#10x %0#10x\n",
1157*4882a593Smuzhiyun sst_read(FBIINIT0), sst_read(FBIINIT1), sst_read(FBIINIT2),
1158*4882a593Smuzhiyun sst_read(FBIINIT3), sst_read(FBIINIT4), sst_read(FBIINIT6));
1159*4882a593Smuzhiyun /* disable video clock */
1160*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_VCLK_DISABLE, 0);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /* enable writing to init registers, disable pci fifo */
1163*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_INIT_ENABLE, PCI_EN_INIT_WR);
1164*4882a593Smuzhiyun /* reset video */
1165*4882a593Smuzhiyun sst_set_bits(FBIINIT1, VIDEO_RESET);
1166*4882a593Smuzhiyun sst_wait_idle();
1167*4882a593Smuzhiyun /* reset gfx + pci fifo */
1168*4882a593Smuzhiyun sst_set_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
1169*4882a593Smuzhiyun sst_wait_idle();
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /* unreset fifo */
1172*4882a593Smuzhiyun /*sst_unset_bits(FBIINIT0, FIFO_RESET);
1173*4882a593Smuzhiyun sst_wait_idle();*/
1174*4882a593Smuzhiyun /* unreset FBI */
1175*4882a593Smuzhiyun /*sst_unset_bits(FBIINIT0, FBI_RESET);
1176*4882a593Smuzhiyun sst_wait_idle();*/
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /* disable dram refresh */
1179*4882a593Smuzhiyun sst_unset_bits(FBIINIT2, EN_DRAM_REFRESH);
1180*4882a593Smuzhiyun sst_wait_idle();
1181*4882a593Smuzhiyun /* remap fbinit2/3 to dac */
1182*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_INIT_ENABLE,
1183*4882a593Smuzhiyun PCI_EN_INIT_WR | PCI_REMAP_DAC );
1184*4882a593Smuzhiyun /* detect dac type */
1185*4882a593Smuzhiyun if (!sst_detect_dactype(info, par)) {
1186*4882a593Smuzhiyun printk(KERN_ERR "sstfb: unknown dac type.\n");
1187*4882a593Smuzhiyun //FIXME watch it: we are not in a safe state, bad bad bad.
1188*4882a593Smuzhiyun return 0;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /* set graphic clock */
1192*4882a593Smuzhiyun gfx_clock = spec->default_gfx_clock;
1193*4882a593Smuzhiyun if ((gfxclk >10 ) && (gfxclk < spec->max_gfxclk)) {
1194*4882a593Smuzhiyun printk(KERN_INFO "sstfb: Using supplied graphic freq : %dMHz\n", gfxclk);
1195*4882a593Smuzhiyun gfx_clock = gfxclk *1000;
1196*4882a593Smuzhiyun } else if (gfxclk) {
1197*4882a593Smuzhiyun printk(KERN_WARNING "sstfb: %dMhz is way out of spec! Using default\n", gfxclk);
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun sst_calc_pll(gfx_clock, &Fout, &gfx_timings);
1201*4882a593Smuzhiyun par->dac_sw.set_pll(info, &gfx_timings, GFX_CLOCK);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun /* disable fbiinit remap */
1204*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_INIT_ENABLE,
1205*4882a593Smuzhiyun PCI_EN_INIT_WR| PCI_EN_FIFO_WR );
1206*4882a593Smuzhiyun /* defaults init registers */
1207*4882a593Smuzhiyun /* FbiInit0: unreset gfx, unreset fifo */
1208*4882a593Smuzhiyun fbiinit0 = FBIINIT0_DEFAULT;
1209*4882a593Smuzhiyun fbiinit1 = FBIINIT1_DEFAULT;
1210*4882a593Smuzhiyun fbiinit4 = FBIINIT4_DEFAULT;
1211*4882a593Smuzhiyun par->vgapass = vgapass;
1212*4882a593Smuzhiyun if (par->vgapass)
1213*4882a593Smuzhiyun fbiinit0 &= ~DIS_VGA_PASSTHROUGH;
1214*4882a593Smuzhiyun else
1215*4882a593Smuzhiyun fbiinit0 |= DIS_VGA_PASSTHROUGH;
1216*4882a593Smuzhiyun if (slowpci) {
1217*4882a593Smuzhiyun fbiinit1 |= SLOW_PCI_WRITES;
1218*4882a593Smuzhiyun fbiinit4 |= SLOW_PCI_READS;
1219*4882a593Smuzhiyun } else {
1220*4882a593Smuzhiyun fbiinit1 &= ~SLOW_PCI_WRITES;
1221*4882a593Smuzhiyun fbiinit4 &= ~SLOW_PCI_READS;
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun sst_write(FBIINIT0, fbiinit0);
1224*4882a593Smuzhiyun sst_wait_idle();
1225*4882a593Smuzhiyun sst_write(FBIINIT1, fbiinit1);
1226*4882a593Smuzhiyun sst_wait_idle();
1227*4882a593Smuzhiyun sst_write(FBIINIT2, FBIINIT2_DEFAULT);
1228*4882a593Smuzhiyun sst_wait_idle();
1229*4882a593Smuzhiyun sst_write(FBIINIT3, FBIINIT3_DEFAULT);
1230*4882a593Smuzhiyun sst_wait_idle();
1231*4882a593Smuzhiyun sst_write(FBIINIT4, fbiinit4);
1232*4882a593Smuzhiyun sst_wait_idle();
1233*4882a593Smuzhiyun if (IS_VOODOO2(par)) {
1234*4882a593Smuzhiyun sst_write(FBIINIT6, FBIINIT6_DEFAULT);
1235*4882a593Smuzhiyun sst_wait_idle();
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_INIT_ENABLE, PCI_EN_FIFO_WR);
1239*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_VCLK_ENABLE, 0);
1240*4882a593Smuzhiyun return 1;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
sst_shutdown(struct fb_info * info)1243*4882a593Smuzhiyun static void sst_shutdown(struct fb_info *info)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun struct sstfb_par *par = info->par;
1246*4882a593Smuzhiyun struct pci_dev *dev = par->dev;
1247*4882a593Smuzhiyun struct pll_timing gfx_timings;
1248*4882a593Smuzhiyun int Fout;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun /* reset video, gfx, fifo, disable dram + remap fbiinit2/3 */
1251*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_INIT_ENABLE, PCI_EN_INIT_WR);
1252*4882a593Smuzhiyun sst_set_bits(FBIINIT1, VIDEO_RESET | EN_BLANKING);
1253*4882a593Smuzhiyun sst_unset_bits(FBIINIT2, EN_DRAM_REFRESH);
1254*4882a593Smuzhiyun sst_set_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
1255*4882a593Smuzhiyun sst_wait_idle();
1256*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_INIT_ENABLE,
1257*4882a593Smuzhiyun PCI_EN_INIT_WR | PCI_REMAP_DAC);
1258*4882a593Smuzhiyun /* set 20Mhz gfx clock */
1259*4882a593Smuzhiyun sst_calc_pll(20000, &Fout, &gfx_timings);
1260*4882a593Smuzhiyun par->dac_sw.set_pll(info, &gfx_timings, GFX_CLOCK);
1261*4882a593Smuzhiyun /* TODO maybe shutdown the dac, vrefresh and so on... */
1262*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_INIT_ENABLE,
1263*4882a593Smuzhiyun PCI_EN_INIT_WR);
1264*4882a593Smuzhiyun sst_unset_bits(FBIINIT0, FBI_RESET | FIFO_RESET | DIS_VGA_PASSTHROUGH);
1265*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_VCLK_DISABLE,0);
1266*4882a593Smuzhiyun /* maybe keep fbiinit* and PCI_INIT_enable in the fb_info struct
1267*4882a593Smuzhiyun * from start ? */
1268*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_INIT_ENABLE, 0);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun /*
1273*4882a593Smuzhiyun * Interface to the world
1274*4882a593Smuzhiyun */
sstfb_setup(char * options)1275*4882a593Smuzhiyun static int sstfb_setup(char *options)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun char *this_opt;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun if (!options || !*options)
1280*4882a593Smuzhiyun return 0;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun while ((this_opt = strsep(&options, ",")) != NULL) {
1283*4882a593Smuzhiyun if (!*this_opt) continue;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun f_ddprintk("option %s\n", this_opt);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun if (!strcmp(this_opt, "vganopass"))
1288*4882a593Smuzhiyun vgapass = 0;
1289*4882a593Smuzhiyun else if (!strcmp(this_opt, "vgapass"))
1290*4882a593Smuzhiyun vgapass = 1;
1291*4882a593Smuzhiyun else if (!strcmp(this_opt, "clipping"))
1292*4882a593Smuzhiyun clipping = 1;
1293*4882a593Smuzhiyun else if (!strcmp(this_opt, "noclipping"))
1294*4882a593Smuzhiyun clipping = 0;
1295*4882a593Smuzhiyun else if (!strcmp(this_opt, "fastpci"))
1296*4882a593Smuzhiyun slowpci = 0;
1297*4882a593Smuzhiyun else if (!strcmp(this_opt, "slowpci"))
1298*4882a593Smuzhiyun slowpci = 1;
1299*4882a593Smuzhiyun else if (!strncmp(this_opt, "mem:",4))
1300*4882a593Smuzhiyun mem = simple_strtoul (this_opt+4, NULL, 0);
1301*4882a593Smuzhiyun else if (!strncmp(this_opt, "gfxclk:",7))
1302*4882a593Smuzhiyun gfxclk = simple_strtoul (this_opt+7, NULL, 0);
1303*4882a593Smuzhiyun else
1304*4882a593Smuzhiyun mode_option = this_opt;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun return 0;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun static const struct fb_ops sstfb_ops = {
1311*4882a593Smuzhiyun .owner = THIS_MODULE,
1312*4882a593Smuzhiyun .fb_check_var = sstfb_check_var,
1313*4882a593Smuzhiyun .fb_set_par = sstfb_set_par,
1314*4882a593Smuzhiyun .fb_setcolreg = sstfb_setcolreg,
1315*4882a593Smuzhiyun .fb_fillrect = cfb_fillrect, /* sstfb_fillrect */
1316*4882a593Smuzhiyun .fb_copyarea = cfb_copyarea, /* sstfb_copyarea */
1317*4882a593Smuzhiyun .fb_imageblit = cfb_imageblit,
1318*4882a593Smuzhiyun .fb_ioctl = sstfb_ioctl,
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun
sstfb_probe(struct pci_dev * pdev,const struct pci_device_id * id)1321*4882a593Smuzhiyun static int sstfb_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun struct fb_info *info;
1324*4882a593Smuzhiyun struct fb_fix_screeninfo *fix;
1325*4882a593Smuzhiyun struct sstfb_par *par;
1326*4882a593Smuzhiyun struct sst_spec *spec;
1327*4882a593Smuzhiyun int err;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun /* Enable device in PCI config. */
1330*4882a593Smuzhiyun if ((err=pci_enable_device(pdev))) {
1331*4882a593Smuzhiyun printk(KERN_ERR "cannot enable device\n");
1332*4882a593Smuzhiyun return err;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun /* Allocate the fb and par structures. */
1336*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct sstfb_par), &pdev->dev);
1337*4882a593Smuzhiyun if (!info)
1338*4882a593Smuzhiyun return -ENOMEM;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun pci_set_drvdata(pdev, info);
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun par = info->par;
1343*4882a593Smuzhiyun fix = &info->fix;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun par->type = id->driver_data;
1346*4882a593Smuzhiyun spec = &voodoo_spec[par->type];
1347*4882a593Smuzhiyun f_ddprintk("found device : %s\n", spec->name);
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun par->dev = pdev;
1350*4882a593Smuzhiyun par->revision = pdev->revision;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun fix->mmio_start = pci_resource_start(pdev,0);
1353*4882a593Smuzhiyun fix->mmio_len = 0x400000;
1354*4882a593Smuzhiyun fix->smem_start = fix->mmio_start + 0x400000;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun if (!request_mem_region(fix->mmio_start, fix->mmio_len, "sstfb MMIO")) {
1357*4882a593Smuzhiyun printk(KERN_ERR "sstfb: cannot reserve mmio memory\n");
1358*4882a593Smuzhiyun goto fail_mmio_mem;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun if (!request_mem_region(fix->smem_start, 0x400000,"sstfb FB")) {
1362*4882a593Smuzhiyun printk(KERN_ERR "sstfb: cannot reserve fb memory\n");
1363*4882a593Smuzhiyun goto fail_fb_mem;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun par->mmio_vbase = ioremap(fix->mmio_start,
1367*4882a593Smuzhiyun fix->mmio_len);
1368*4882a593Smuzhiyun if (!par->mmio_vbase) {
1369*4882a593Smuzhiyun printk(KERN_ERR "sstfb: cannot remap register area %#lx\n",
1370*4882a593Smuzhiyun fix->mmio_start);
1371*4882a593Smuzhiyun goto fail_mmio_remap;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun info->screen_base = ioremap(fix->smem_start, 0x400000);
1374*4882a593Smuzhiyun if (!info->screen_base) {
1375*4882a593Smuzhiyun printk(KERN_ERR "sstfb: cannot remap framebuffer %#lx\n",
1376*4882a593Smuzhiyun fix->smem_start);
1377*4882a593Smuzhiyun goto fail_fb_remap;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun if (!sst_init(info, par)) {
1381*4882a593Smuzhiyun printk(KERN_ERR "sstfb: Init failed\n");
1382*4882a593Smuzhiyun goto fail;
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun sst_get_memsize(info, &fix->smem_len);
1385*4882a593Smuzhiyun strlcpy(fix->id, spec->name, sizeof(fix->id));
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun printk(KERN_INFO "%s (revision %d) with %s dac\n",
1388*4882a593Smuzhiyun fix->id, par->revision, par->dac_sw.name);
1389*4882a593Smuzhiyun printk(KERN_INFO "framebuffer at %#lx, mapped to 0x%p, size %dMB\n",
1390*4882a593Smuzhiyun fix->smem_start, info->screen_base,
1391*4882a593Smuzhiyun fix->smem_len >> 20);
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun f_ddprintk("regbase_virt: %#lx\n", par->mmio_vbase);
1394*4882a593Smuzhiyun f_ddprintk("membase_phys: %#lx\n", fix->smem_start);
1395*4882a593Smuzhiyun f_ddprintk("fbbase_virt: %p\n", info->screen_base);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT;
1398*4882a593Smuzhiyun info->fbops = &sstfb_ops;
1399*4882a593Smuzhiyun info->pseudo_palette = par->palette;
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun fix->type = FB_TYPE_PACKED_PIXELS;
1402*4882a593Smuzhiyun fix->visual = FB_VISUAL_TRUECOLOR;
1403*4882a593Smuzhiyun fix->accel = FB_ACCEL_NONE; /* FIXME */
1404*4882a593Smuzhiyun /*
1405*4882a593Smuzhiyun * According to the specs, the linelength must be of 1024 *pixels*
1406*4882a593Smuzhiyun * and the 24bpp mode is in fact a 32 bpp mode (and both are in
1407*4882a593Smuzhiyun * fact dithered to 16bit).
1408*4882a593Smuzhiyun */
1409*4882a593Smuzhiyun fix->line_length = 2048; /* default value, for 24 or 32bit: 4096 */
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun fb_find_mode(&info->var, info, mode_option, NULL, 0, NULL, 16);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun if (sstfb_check_var(&info->var, info)) {
1414*4882a593Smuzhiyun printk(KERN_ERR "sstfb: invalid video mode.\n");
1415*4882a593Smuzhiyun goto fail;
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun if (sstfb_set_par(info)) {
1419*4882a593Smuzhiyun printk(KERN_ERR "sstfb: can't set default video mode.\n");
1420*4882a593Smuzhiyun goto fail;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (fb_alloc_cmap(&info->cmap, 256, 0)) {
1424*4882a593Smuzhiyun printk(KERN_ERR "sstfb: can't alloc cmap memory.\n");
1425*4882a593Smuzhiyun goto fail;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun /* register fb */
1429*4882a593Smuzhiyun info->device = &pdev->dev;
1430*4882a593Smuzhiyun if (register_framebuffer(info) < 0) {
1431*4882a593Smuzhiyun printk(KERN_ERR "sstfb: can't register framebuffer.\n");
1432*4882a593Smuzhiyun goto fail_register;
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun sstfb_clear_screen(info);
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun if (device_create_file(info->dev, &device_attrs[0]))
1438*4882a593Smuzhiyun printk(KERN_WARNING "sstfb: can't create sysfs entry.\n");
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun fb_info(info, "%s frame buffer device at 0x%p\n",
1442*4882a593Smuzhiyun fix->id, info->screen_base);
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun return 0;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun fail_register:
1447*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1448*4882a593Smuzhiyun fail:
1449*4882a593Smuzhiyun iounmap(info->screen_base);
1450*4882a593Smuzhiyun fail_fb_remap:
1451*4882a593Smuzhiyun iounmap(par->mmio_vbase);
1452*4882a593Smuzhiyun fail_mmio_remap:
1453*4882a593Smuzhiyun release_mem_region(fix->smem_start, 0x400000);
1454*4882a593Smuzhiyun fail_fb_mem:
1455*4882a593Smuzhiyun release_mem_region(fix->mmio_start, info->fix.mmio_len);
1456*4882a593Smuzhiyun fail_mmio_mem:
1457*4882a593Smuzhiyun framebuffer_release(info);
1458*4882a593Smuzhiyun return -ENXIO; /* no voodoo detected */
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
sstfb_remove(struct pci_dev * pdev)1461*4882a593Smuzhiyun static void sstfb_remove(struct pci_dev *pdev)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun struct sstfb_par *par;
1464*4882a593Smuzhiyun struct fb_info *info;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun info = pci_get_drvdata(pdev);
1467*4882a593Smuzhiyun par = info->par;
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun device_remove_file(info->dev, &device_attrs[0]);
1470*4882a593Smuzhiyun sst_shutdown(info);
1471*4882a593Smuzhiyun iounmap(info->screen_base);
1472*4882a593Smuzhiyun iounmap(par->mmio_vbase);
1473*4882a593Smuzhiyun release_mem_region(info->fix.smem_start, 0x400000);
1474*4882a593Smuzhiyun release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
1475*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1476*4882a593Smuzhiyun unregister_framebuffer(info);
1477*4882a593Smuzhiyun framebuffer_release(info);
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun static const struct pci_device_id sstfb_id_tbl[] = {
1482*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_3DFX, PCI_DEVICE_ID_3DFX_VOODOO ),
1483*4882a593Smuzhiyun .driver_data = ID_VOODOO1, },
1484*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_3DFX, PCI_DEVICE_ID_3DFX_VOODOO2),
1485*4882a593Smuzhiyun .driver_data = ID_VOODOO2, },
1486*4882a593Smuzhiyun { 0 },
1487*4882a593Smuzhiyun };
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun static struct pci_driver sstfb_driver = {
1490*4882a593Smuzhiyun .name = "sstfb",
1491*4882a593Smuzhiyun .id_table = sstfb_id_tbl,
1492*4882a593Smuzhiyun .probe = sstfb_probe,
1493*4882a593Smuzhiyun .remove = sstfb_remove,
1494*4882a593Smuzhiyun };
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun
sstfb_init(void)1497*4882a593Smuzhiyun static int sstfb_init(void)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun char *option = NULL;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun if (fb_get_options("sstfb", &option))
1502*4882a593Smuzhiyun return -ENODEV;
1503*4882a593Smuzhiyun sstfb_setup(option);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun return pci_register_driver(&sstfb_driver);
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
sstfb_exit(void)1508*4882a593Smuzhiyun static void sstfb_exit(void)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun pci_unregister_driver(&sstfb_driver);
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun module_init(sstfb_init);
1515*4882a593Smuzhiyun module_exit(sstfb_exit);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun MODULE_AUTHOR("(c) 2000,2002 Ghozlane Toumi <gtoumi@laposte.net>");
1518*4882a593Smuzhiyun MODULE_DESCRIPTION("FBDev driver for 3dfx Voodoo Graphics and Voodoo2 based video boards");
1519*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun module_param(mem, int, 0);
1522*4882a593Smuzhiyun MODULE_PARM_DESC(mem, "Size of frame buffer memory in MB (1, 2, 4 MB, default=autodetect)");
1523*4882a593Smuzhiyun module_param(vgapass, bool, 0);
1524*4882a593Smuzhiyun MODULE_PARM_DESC(vgapass, "Enable VGA PassThrough mode (0 or 1) (default=0)");
1525*4882a593Smuzhiyun module_param(clipping, bool, 0);
1526*4882a593Smuzhiyun MODULE_PARM_DESC(clipping, "Enable clipping (slower, safer) (0 or 1) (default=1)");
1527*4882a593Smuzhiyun module_param(gfxclk, int, 0);
1528*4882a593Smuzhiyun MODULE_PARM_DESC(gfxclk, "Force graphic chip frequency in MHz. DANGEROUS. (default=auto)");
1529*4882a593Smuzhiyun module_param(slowpci, bool, 0);
1530*4882a593Smuzhiyun MODULE_PARM_DESC(slowpci, "Uses slow PCI settings (0 or 1) (default=0)");
1531*4882a593Smuzhiyun module_param(mode_option, charp, 0);
1532*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Initial video mode (default=" DEFAULT_VIDEO_MODE ")");
1533*4882a593Smuzhiyun
1534