1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * smscufx.c -- Framebuffer driver for SMSC UFX USB controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2011 Steve Glendinning <steve.glendinning@shawell.net>
6*4882a593Smuzhiyun * Copyright (C) 2009 Roberto De Ioris <roberto@unbit.it>
7*4882a593Smuzhiyun * Copyright (C) 2009 Jaya Kumar <jayakumar.lkml@gmail.com>
8*4882a593Smuzhiyun * Copyright (C) 2009 Bernie Thompson <bernie@plugable.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Based on udlfb, with work from Florian Echtler, Henrik Bjerregaard Pedersen,
11*4882a593Smuzhiyun * and others.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Works well with Bernie Thompson's X DAMAGE patch to xf86-video-fbdev
14*4882a593Smuzhiyun * available from http://git.plugable.com
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Layout is based on skeletonfb by James Simmons and Geert Uytterhoeven,
17*4882a593Smuzhiyun * usb-skeleton by GregKH.
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/kernel.h>
24*4882a593Smuzhiyun #include <linux/init.h>
25*4882a593Smuzhiyun #include <linux/usb.h>
26*4882a593Smuzhiyun #include <linux/uaccess.h>
27*4882a593Smuzhiyun #include <linux/mm.h>
28*4882a593Smuzhiyun #include <linux/fb.h>
29*4882a593Smuzhiyun #include <linux/vmalloc.h>
30*4882a593Smuzhiyun #include <linux/slab.h>
31*4882a593Smuzhiyun #include <linux/delay.h>
32*4882a593Smuzhiyun #include "edid.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define check_warn(status, fmt, args...) \
35*4882a593Smuzhiyun ({ if (status < 0) pr_warn(fmt, ##args); })
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define check_warn_return(status, fmt, args...) \
38*4882a593Smuzhiyun ({ if (status < 0) { pr_warn(fmt, ##args); return status; } })
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define check_warn_goto_error(status, fmt, args...) \
41*4882a593Smuzhiyun ({ if (status < 0) { pr_warn(fmt, ##args); goto error; } })
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define all_bits_set(x, bits) (((x) & (bits)) == (bits))
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define USB_VENDOR_REQUEST_WRITE_REGISTER 0xA0
46*4882a593Smuzhiyun #define USB_VENDOR_REQUEST_READ_REGISTER 0xA1
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun * TODO: Propose standard fb.h ioctl for reporting damage,
50*4882a593Smuzhiyun * using _IOWR() and one of the existing area structs from fb.h
51*4882a593Smuzhiyun * Consider these ioctls deprecated, but they're still used by the
52*4882a593Smuzhiyun * DisplayLink X server as yet - need both to be modified in tandem
53*4882a593Smuzhiyun * when new ioctl(s) are ready.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun #define UFX_IOCTL_RETURN_EDID (0xAD)
56*4882a593Smuzhiyun #define UFX_IOCTL_REPORT_DAMAGE (0xAA)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* -BULK_SIZE as per usb-skeleton. Can we get full page and avoid overhead? */
59*4882a593Smuzhiyun #define BULK_SIZE (512)
60*4882a593Smuzhiyun #define MAX_TRANSFER (PAGE_SIZE*16 - BULK_SIZE)
61*4882a593Smuzhiyun #define WRITES_IN_FLIGHT (4)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define GET_URB_TIMEOUT (HZ)
64*4882a593Smuzhiyun #define FREE_URB_TIMEOUT (HZ*2)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define BPP 2
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define UFX_DEFIO_WRITE_DELAY 5 /* fb_deferred_io.delay in jiffies */
69*4882a593Smuzhiyun #define UFX_DEFIO_WRITE_DISABLE (HZ*60) /* "disable" with long delay */
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct dloarea {
72*4882a593Smuzhiyun int x, y;
73*4882a593Smuzhiyun int w, h;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct urb_node {
77*4882a593Smuzhiyun struct list_head entry;
78*4882a593Smuzhiyun struct ufx_data *dev;
79*4882a593Smuzhiyun struct delayed_work release_urb_work;
80*4882a593Smuzhiyun struct urb *urb;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct urb_list {
84*4882a593Smuzhiyun struct list_head list;
85*4882a593Smuzhiyun spinlock_t lock;
86*4882a593Smuzhiyun struct semaphore limit_sem;
87*4882a593Smuzhiyun int available;
88*4882a593Smuzhiyun int count;
89*4882a593Smuzhiyun size_t size;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun struct ufx_data {
93*4882a593Smuzhiyun struct usb_device *udev;
94*4882a593Smuzhiyun struct device *gdev; /* &udev->dev */
95*4882a593Smuzhiyun struct fb_info *info;
96*4882a593Smuzhiyun struct urb_list urbs;
97*4882a593Smuzhiyun struct kref kref;
98*4882a593Smuzhiyun int fb_count;
99*4882a593Smuzhiyun bool virtualized; /* true when physical usb device not present */
100*4882a593Smuzhiyun atomic_t usb_active; /* 0 = update virtual buffer, but no usb traffic */
101*4882a593Smuzhiyun atomic_t lost_pixels; /* 1 = a render op failed. Need screen refresh */
102*4882a593Smuzhiyun u8 *edid; /* null until we read edid from hw or get from sysfs */
103*4882a593Smuzhiyun size_t edid_size;
104*4882a593Smuzhiyun u32 pseudo_palette[256];
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static struct fb_fix_screeninfo ufx_fix = {
108*4882a593Smuzhiyun .id = "smscufx",
109*4882a593Smuzhiyun .type = FB_TYPE_PACKED_PIXELS,
110*4882a593Smuzhiyun .visual = FB_VISUAL_TRUECOLOR,
111*4882a593Smuzhiyun .xpanstep = 0,
112*4882a593Smuzhiyun .ypanstep = 0,
113*4882a593Smuzhiyun .ywrapstep = 0,
114*4882a593Smuzhiyun .accel = FB_ACCEL_NONE,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static const u32 smscufx_info_flags = FBINFO_DEFAULT | FBINFO_READS_FAST |
118*4882a593Smuzhiyun FBINFO_VIRTFB | FBINFO_HWACCEL_IMAGEBLIT | FBINFO_HWACCEL_FILLRECT |
119*4882a593Smuzhiyun FBINFO_HWACCEL_COPYAREA | FBINFO_MISC_ALWAYS_SETPAR;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static const struct usb_device_id id_table[] = {
122*4882a593Smuzhiyun {USB_DEVICE(0x0424, 0x9d00),},
123*4882a593Smuzhiyun {USB_DEVICE(0x0424, 0x9d01),},
124*4882a593Smuzhiyun {},
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun MODULE_DEVICE_TABLE(usb, id_table);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* module options */
129*4882a593Smuzhiyun static bool console; /* Optionally allow fbcon to consume first framebuffer */
130*4882a593Smuzhiyun static bool fb_defio = true; /* Optionally enable fb_defio mmap support */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* ufx keeps a list of urbs for efficient bulk transfers */
133*4882a593Smuzhiyun static void ufx_urb_completion(struct urb *urb);
134*4882a593Smuzhiyun static struct urb *ufx_get_urb(struct ufx_data *dev);
135*4882a593Smuzhiyun static int ufx_submit_urb(struct ufx_data *dev, struct urb * urb, size_t len);
136*4882a593Smuzhiyun static int ufx_alloc_urb_list(struct ufx_data *dev, int count, size_t size);
137*4882a593Smuzhiyun static void ufx_free_urb_list(struct ufx_data *dev);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static DEFINE_MUTEX(disconnect_mutex);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* reads a control register */
ufx_reg_read(struct ufx_data * dev,u32 index,u32 * data)142*4882a593Smuzhiyun static int ufx_reg_read(struct ufx_data *dev, u32 index, u32 *data)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun u32 *buf = kmalloc(4, GFP_KERNEL);
145*4882a593Smuzhiyun int ret;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun BUG_ON(!dev);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (!buf)
150*4882a593Smuzhiyun return -ENOMEM;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
153*4882a593Smuzhiyun USB_VENDOR_REQUEST_READ_REGISTER,
154*4882a593Smuzhiyun USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
155*4882a593Smuzhiyun 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun le32_to_cpus(buf);
158*4882a593Smuzhiyun *data = *buf;
159*4882a593Smuzhiyun kfree(buf);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (unlikely(ret < 0))
162*4882a593Smuzhiyun pr_warn("Failed to read register index 0x%08x\n", index);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return ret;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* writes a control register */
ufx_reg_write(struct ufx_data * dev,u32 index,u32 data)168*4882a593Smuzhiyun static int ufx_reg_write(struct ufx_data *dev, u32 index, u32 data)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun u32 *buf = kmalloc(4, GFP_KERNEL);
171*4882a593Smuzhiyun int ret;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun BUG_ON(!dev);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (!buf)
176*4882a593Smuzhiyun return -ENOMEM;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun *buf = data;
179*4882a593Smuzhiyun cpu_to_le32s(buf);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
182*4882a593Smuzhiyun USB_VENDOR_REQUEST_WRITE_REGISTER,
183*4882a593Smuzhiyun USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
184*4882a593Smuzhiyun 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun kfree(buf);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (unlikely(ret < 0))
189*4882a593Smuzhiyun pr_warn("Failed to write register index 0x%08x with value "
190*4882a593Smuzhiyun "0x%08x\n", index, data);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return ret;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
ufx_reg_clear_and_set_bits(struct ufx_data * dev,u32 index,u32 bits_to_clear,u32 bits_to_set)195*4882a593Smuzhiyun static int ufx_reg_clear_and_set_bits(struct ufx_data *dev, u32 index,
196*4882a593Smuzhiyun u32 bits_to_clear, u32 bits_to_set)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun u32 data;
199*4882a593Smuzhiyun int status = ufx_reg_read(dev, index, &data);
200*4882a593Smuzhiyun check_warn_return(status, "ufx_reg_clear_and_set_bits error reading "
201*4882a593Smuzhiyun "0x%x", index);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun data &= (~bits_to_clear);
204*4882a593Smuzhiyun data |= bits_to_set;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun status = ufx_reg_write(dev, index, data);
207*4882a593Smuzhiyun check_warn_return(status, "ufx_reg_clear_and_set_bits error writing "
208*4882a593Smuzhiyun "0x%x", index);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
ufx_reg_set_bits(struct ufx_data * dev,u32 index,u32 bits)213*4882a593Smuzhiyun static int ufx_reg_set_bits(struct ufx_data *dev, u32 index, u32 bits)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun return ufx_reg_clear_and_set_bits(dev, index, 0, bits);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
ufx_reg_clear_bits(struct ufx_data * dev,u32 index,u32 bits)218*4882a593Smuzhiyun static int ufx_reg_clear_bits(struct ufx_data *dev, u32 index, u32 bits)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun return ufx_reg_clear_and_set_bits(dev, index, bits, 0);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
ufx_lite_reset(struct ufx_data * dev)223*4882a593Smuzhiyun static int ufx_lite_reset(struct ufx_data *dev)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun int status;
226*4882a593Smuzhiyun u32 value;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x3008, 0x00000001);
229*4882a593Smuzhiyun check_warn_return(status, "ufx_lite_reset error writing 0x3008");
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x3008, &value);
232*4882a593Smuzhiyun check_warn_return(status, "ufx_lite_reset error reading 0x3008");
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return (value == 0) ? 0 : -EIO;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* If display is unblanked, then blank it */
ufx_blank(struct ufx_data * dev,bool wait)238*4882a593Smuzhiyun static int ufx_blank(struct ufx_data *dev, bool wait)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun u32 dc_ctrl, dc_sts;
241*4882a593Smuzhiyun int i;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun int status = ufx_reg_read(dev, 0x2004, &dc_sts);
244*4882a593Smuzhiyun check_warn_return(status, "ufx_blank error reading 0x2004");
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x2000, &dc_ctrl);
247*4882a593Smuzhiyun check_warn_return(status, "ufx_blank error reading 0x2000");
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* return success if display is already blanked */
250*4882a593Smuzhiyun if ((dc_sts & 0x00000100) || (dc_ctrl & 0x00000100))
251*4882a593Smuzhiyun return 0;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* request the DC to blank the display */
254*4882a593Smuzhiyun dc_ctrl |= 0x00000100;
255*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2000, dc_ctrl);
256*4882a593Smuzhiyun check_warn_return(status, "ufx_blank error writing 0x2000");
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* return success immediately if we don't have to wait */
259*4882a593Smuzhiyun if (!wait)
260*4882a593Smuzhiyun return 0;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun for (i = 0; i < 250; i++) {
263*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x2004, &dc_sts);
264*4882a593Smuzhiyun check_warn_return(status, "ufx_blank error reading 0x2004");
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (dc_sts & 0x00000100)
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* timed out waiting for display to blank */
271*4882a593Smuzhiyun return -EIO;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* If display is blanked, then unblank it */
ufx_unblank(struct ufx_data * dev,bool wait)275*4882a593Smuzhiyun static int ufx_unblank(struct ufx_data *dev, bool wait)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun u32 dc_ctrl, dc_sts;
278*4882a593Smuzhiyun int i;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun int status = ufx_reg_read(dev, 0x2004, &dc_sts);
281*4882a593Smuzhiyun check_warn_return(status, "ufx_unblank error reading 0x2004");
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x2000, &dc_ctrl);
284*4882a593Smuzhiyun check_warn_return(status, "ufx_unblank error reading 0x2000");
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* return success if display is already unblanked */
287*4882a593Smuzhiyun if (((dc_sts & 0x00000100) == 0) || ((dc_ctrl & 0x00000100) == 0))
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* request the DC to unblank the display */
291*4882a593Smuzhiyun dc_ctrl &= ~0x00000100;
292*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2000, dc_ctrl);
293*4882a593Smuzhiyun check_warn_return(status, "ufx_unblank error writing 0x2000");
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* return success immediately if we don't have to wait */
296*4882a593Smuzhiyun if (!wait)
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun for (i = 0; i < 250; i++) {
300*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x2004, &dc_sts);
301*4882a593Smuzhiyun check_warn_return(status, "ufx_unblank error reading 0x2004");
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if ((dc_sts & 0x00000100) == 0)
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* timed out waiting for display to unblank */
308*4882a593Smuzhiyun return -EIO;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* If display is enabled, then disable it */
ufx_disable(struct ufx_data * dev,bool wait)312*4882a593Smuzhiyun static int ufx_disable(struct ufx_data *dev, bool wait)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun u32 dc_ctrl, dc_sts;
315*4882a593Smuzhiyun int i;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun int status = ufx_reg_read(dev, 0x2004, &dc_sts);
318*4882a593Smuzhiyun check_warn_return(status, "ufx_disable error reading 0x2004");
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x2000, &dc_ctrl);
321*4882a593Smuzhiyun check_warn_return(status, "ufx_disable error reading 0x2000");
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* return success if display is already disabled */
324*4882a593Smuzhiyun if (((dc_sts & 0x00000001) == 0) || ((dc_ctrl & 0x00000001) == 0))
325*4882a593Smuzhiyun return 0;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* request the DC to disable the display */
328*4882a593Smuzhiyun dc_ctrl &= ~(0x00000001);
329*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2000, dc_ctrl);
330*4882a593Smuzhiyun check_warn_return(status, "ufx_disable error writing 0x2000");
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* return success immediately if we don't have to wait */
333*4882a593Smuzhiyun if (!wait)
334*4882a593Smuzhiyun return 0;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun for (i = 0; i < 250; i++) {
337*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x2004, &dc_sts);
338*4882a593Smuzhiyun check_warn_return(status, "ufx_disable error reading 0x2004");
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if ((dc_sts & 0x00000001) == 0)
341*4882a593Smuzhiyun return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* timed out waiting for display to disable */
345*4882a593Smuzhiyun return -EIO;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* If display is disabled, then enable it */
ufx_enable(struct ufx_data * dev,bool wait)349*4882a593Smuzhiyun static int ufx_enable(struct ufx_data *dev, bool wait)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun u32 dc_ctrl, dc_sts;
352*4882a593Smuzhiyun int i;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun int status = ufx_reg_read(dev, 0x2004, &dc_sts);
355*4882a593Smuzhiyun check_warn_return(status, "ufx_enable error reading 0x2004");
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x2000, &dc_ctrl);
358*4882a593Smuzhiyun check_warn_return(status, "ufx_enable error reading 0x2000");
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* return success if display is already enabled */
361*4882a593Smuzhiyun if ((dc_sts & 0x00000001) || (dc_ctrl & 0x00000001))
362*4882a593Smuzhiyun return 0;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* request the DC to enable the display */
365*4882a593Smuzhiyun dc_ctrl |= 0x00000001;
366*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2000, dc_ctrl);
367*4882a593Smuzhiyun check_warn_return(status, "ufx_enable error writing 0x2000");
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* return success immediately if we don't have to wait */
370*4882a593Smuzhiyun if (!wait)
371*4882a593Smuzhiyun return 0;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun for (i = 0; i < 250; i++) {
374*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x2004, &dc_sts);
375*4882a593Smuzhiyun check_warn_return(status, "ufx_enable error reading 0x2004");
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (dc_sts & 0x00000001)
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* timed out waiting for display to enable */
382*4882a593Smuzhiyun return -EIO;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
ufx_config_sys_clk(struct ufx_data * dev)385*4882a593Smuzhiyun static int ufx_config_sys_clk(struct ufx_data *dev)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun int status = ufx_reg_write(dev, 0x700C, 0x8000000F);
388*4882a593Smuzhiyun check_warn_return(status, "error writing 0x700C");
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x7014, 0x0010024F);
391*4882a593Smuzhiyun check_warn_return(status, "error writing 0x7014");
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x7010, 0x00000000);
394*4882a593Smuzhiyun check_warn_return(status, "error writing 0x7010");
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun status = ufx_reg_clear_bits(dev, 0x700C, 0x0000000A);
397*4882a593Smuzhiyun check_warn_return(status, "error clearing PLL1 bypass in 0x700C");
398*4882a593Smuzhiyun msleep(1);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun status = ufx_reg_clear_bits(dev, 0x700C, 0x80000000);
401*4882a593Smuzhiyun check_warn_return(status, "error clearing output gate in 0x700C");
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun return 0;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
ufx_config_ddr2(struct ufx_data * dev)406*4882a593Smuzhiyun static int ufx_config_ddr2(struct ufx_data *dev)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun int status, i = 0;
409*4882a593Smuzhiyun u32 tmp;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0004, 0x001F0F77);
412*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0004");
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0008, 0xFFF00000);
415*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0008");
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x000C, 0x0FFF2222);
418*4882a593Smuzhiyun check_warn_return(status, "error writing 0x000C");
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0010, 0x00030814);
421*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0010");
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0014, 0x00500019);
424*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0014");
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0018, 0x020D0F15);
427*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0018");
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x001C, 0x02532305);
430*4882a593Smuzhiyun check_warn_return(status, "error writing 0x001C");
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0020, 0x0B030905);
433*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0020");
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0024, 0x00000827);
436*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0024");
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0028, 0x00000000);
439*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0028");
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x002C, 0x00000042);
442*4882a593Smuzhiyun check_warn_return(status, "error writing 0x002C");
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0030, 0x09520000);
445*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0030");
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0034, 0x02223314);
448*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0034");
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0038, 0x00430043);
451*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0038");
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x003C, 0xF00F000F);
454*4882a593Smuzhiyun check_warn_return(status, "error writing 0x003C");
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0040, 0xF380F00F);
457*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0040");
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0044, 0xF00F0496);
460*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0044");
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0048, 0x03080406);
463*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0048");
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x004C, 0x00001000);
466*4882a593Smuzhiyun check_warn_return(status, "error writing 0x004C");
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x005C, 0x00000007);
469*4882a593Smuzhiyun check_warn_return(status, "error writing 0x005C");
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0100, 0x54F00012);
472*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0100");
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0104, 0x00004012);
475*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0104");
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0118, 0x40404040);
478*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0118");
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x0000, 0x00000001);
481*4882a593Smuzhiyun check_warn_return(status, "error writing 0x0000");
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun while (i++ < 500) {
484*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x0000, &tmp);
485*4882a593Smuzhiyun check_warn_return(status, "error reading 0x0000");
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (all_bits_set(tmp, 0xC0000000))
488*4882a593Smuzhiyun return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun pr_err("DDR2 initialisation timed out, reg 0x0000=0x%08x", tmp);
492*4882a593Smuzhiyun return -ETIMEDOUT;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun struct pll_values {
496*4882a593Smuzhiyun u32 div_r0;
497*4882a593Smuzhiyun u32 div_f0;
498*4882a593Smuzhiyun u32 div_q0;
499*4882a593Smuzhiyun u32 range0;
500*4882a593Smuzhiyun u32 div_r1;
501*4882a593Smuzhiyun u32 div_f1;
502*4882a593Smuzhiyun u32 div_q1;
503*4882a593Smuzhiyun u32 range1;
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
ufx_calc_range(u32 ref_freq)506*4882a593Smuzhiyun static u32 ufx_calc_range(u32 ref_freq)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun if (ref_freq >= 88000000)
509*4882a593Smuzhiyun return 7;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun if (ref_freq >= 54000000)
512*4882a593Smuzhiyun return 6;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (ref_freq >= 34000000)
515*4882a593Smuzhiyun return 5;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (ref_freq >= 21000000)
518*4882a593Smuzhiyun return 4;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if (ref_freq >= 13000000)
521*4882a593Smuzhiyun return 3;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (ref_freq >= 8000000)
524*4882a593Smuzhiyun return 2;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return 1;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* calculates PLL divider settings for a desired target frequency */
ufx_calc_pll_values(const u32 clk_pixel_pll,struct pll_values * asic_pll)530*4882a593Smuzhiyun static void ufx_calc_pll_values(const u32 clk_pixel_pll, struct pll_values *asic_pll)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun const u32 ref_clk = 25000000;
533*4882a593Smuzhiyun u32 div_r0, div_f0, div_q0, div_r1, div_f1, div_q1;
534*4882a593Smuzhiyun u32 min_error = clk_pixel_pll;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun for (div_r0 = 1; div_r0 <= 32; div_r0++) {
537*4882a593Smuzhiyun u32 ref_freq0 = ref_clk / div_r0;
538*4882a593Smuzhiyun if (ref_freq0 < 5000000)
539*4882a593Smuzhiyun break;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (ref_freq0 > 200000000)
542*4882a593Smuzhiyun continue;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun for (div_f0 = 1; div_f0 <= 256; div_f0++) {
545*4882a593Smuzhiyun u32 vco_freq0 = ref_freq0 * div_f0;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (vco_freq0 < 350000000)
548*4882a593Smuzhiyun continue;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (vco_freq0 > 700000000)
551*4882a593Smuzhiyun break;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun for (div_q0 = 0; div_q0 < 7; div_q0++) {
554*4882a593Smuzhiyun u32 pllout_freq0 = vco_freq0 / (1 << div_q0);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (pllout_freq0 < 5000000)
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (pllout_freq0 > 200000000)
560*4882a593Smuzhiyun continue;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun for (div_r1 = 1; div_r1 <= 32; div_r1++) {
563*4882a593Smuzhiyun u32 ref_freq1 = pllout_freq0 / div_r1;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun if (ref_freq1 < 5000000)
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun for (div_f1 = 1; div_f1 <= 256; div_f1++) {
569*4882a593Smuzhiyun u32 vco_freq1 = ref_freq1 * div_f1;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (vco_freq1 < 350000000)
572*4882a593Smuzhiyun continue;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (vco_freq1 > 700000000)
575*4882a593Smuzhiyun break;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun for (div_q1 = 0; div_q1 < 7; div_q1++) {
578*4882a593Smuzhiyun u32 pllout_freq1 = vco_freq1 / (1 << div_q1);
579*4882a593Smuzhiyun int error = abs(pllout_freq1 - clk_pixel_pll);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (pllout_freq1 < 5000000)
582*4882a593Smuzhiyun break;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (pllout_freq1 > 700000000)
585*4882a593Smuzhiyun continue;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if (error < min_error) {
588*4882a593Smuzhiyun min_error = error;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* final returned value is equal to calculated value - 1
591*4882a593Smuzhiyun * because a value of 0 = divide by 1 */
592*4882a593Smuzhiyun asic_pll->div_r0 = div_r0 - 1;
593*4882a593Smuzhiyun asic_pll->div_f0 = div_f0 - 1;
594*4882a593Smuzhiyun asic_pll->div_q0 = div_q0;
595*4882a593Smuzhiyun asic_pll->div_r1 = div_r1 - 1;
596*4882a593Smuzhiyun asic_pll->div_f1 = div_f1 - 1;
597*4882a593Smuzhiyun asic_pll->div_q1 = div_q1;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun asic_pll->range0 = ufx_calc_range(ref_freq0);
600*4882a593Smuzhiyun asic_pll->range1 = ufx_calc_range(ref_freq1);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (min_error == 0)
603*4882a593Smuzhiyun return;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* sets analog bit PLL configuration values */
ufx_config_pix_clk(struct ufx_data * dev,u32 pixclock)614*4882a593Smuzhiyun static int ufx_config_pix_clk(struct ufx_data *dev, u32 pixclock)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun struct pll_values asic_pll = {0};
617*4882a593Smuzhiyun u32 value, clk_pixel, clk_pixel_pll;
618*4882a593Smuzhiyun int status;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* convert pixclock (in ps) to frequency (in Hz) */
621*4882a593Smuzhiyun clk_pixel = PICOS2KHZ(pixclock) * 1000;
622*4882a593Smuzhiyun pr_debug("pixclock %d ps = clk_pixel %d Hz", pixclock, clk_pixel);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /* clk_pixel = 1/2 clk_pixel_pll */
625*4882a593Smuzhiyun clk_pixel_pll = clk_pixel * 2;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun ufx_calc_pll_values(clk_pixel_pll, &asic_pll);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* Keep BYPASS and RESET signals asserted until configured */
630*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x7000, 0x8000000F);
631*4882a593Smuzhiyun check_warn_return(status, "error writing 0x7000");
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun value = (asic_pll.div_f1 | (asic_pll.div_r1 << 8) |
634*4882a593Smuzhiyun (asic_pll.div_q1 << 16) | (asic_pll.range1 << 20));
635*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x7008, value);
636*4882a593Smuzhiyun check_warn_return(status, "error writing 0x7008");
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun value = (asic_pll.div_f0 | (asic_pll.div_r0 << 8) |
639*4882a593Smuzhiyun (asic_pll.div_q0 << 16) | (asic_pll.range0 << 20));
640*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x7004, value);
641*4882a593Smuzhiyun check_warn_return(status, "error writing 0x7004");
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun status = ufx_reg_clear_bits(dev, 0x7000, 0x00000005);
644*4882a593Smuzhiyun check_warn_return(status,
645*4882a593Smuzhiyun "error clearing PLL0 bypass bits in 0x7000");
646*4882a593Smuzhiyun msleep(1);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun status = ufx_reg_clear_bits(dev, 0x7000, 0x0000000A);
649*4882a593Smuzhiyun check_warn_return(status,
650*4882a593Smuzhiyun "error clearing PLL1 bypass bits in 0x7000");
651*4882a593Smuzhiyun msleep(1);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun status = ufx_reg_clear_bits(dev, 0x7000, 0x80000000);
654*4882a593Smuzhiyun check_warn_return(status, "error clearing gate bits in 0x7000");
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun return 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
ufx_set_vid_mode(struct ufx_data * dev,struct fb_var_screeninfo * var)659*4882a593Smuzhiyun static int ufx_set_vid_mode(struct ufx_data *dev, struct fb_var_screeninfo *var)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun u32 temp;
662*4882a593Smuzhiyun u16 h_total, h_active, h_blank_start, h_blank_end, h_sync_start, h_sync_end;
663*4882a593Smuzhiyun u16 v_total, v_active, v_blank_start, v_blank_end, v_sync_start, v_sync_end;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun int status = ufx_reg_write(dev, 0x8028, 0);
666*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error disabling RGB pad");
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x8024, 0);
669*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error disabling VDAC");
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* shut everything down before changing timing */
672*4882a593Smuzhiyun status = ufx_blank(dev, true);
673*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error blanking display");
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun status = ufx_disable(dev, true);
676*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error disabling display");
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun status = ufx_config_pix_clk(dev, var->pixclock);
679*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error configuring pixclock");
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2000, 0x00000104);
682*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2000");
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* set horizontal timings */
685*4882a593Smuzhiyun h_total = var->xres + var->right_margin + var->hsync_len + var->left_margin;
686*4882a593Smuzhiyun h_active = var->xres;
687*4882a593Smuzhiyun h_blank_start = var->xres + var->right_margin;
688*4882a593Smuzhiyun h_blank_end = var->xres + var->right_margin + var->hsync_len;
689*4882a593Smuzhiyun h_sync_start = var->xres + var->right_margin;
690*4882a593Smuzhiyun h_sync_end = var->xres + var->right_margin + var->hsync_len;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun temp = ((h_total - 1) << 16) | (h_active - 1);
693*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2008, temp);
694*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2008");
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun temp = ((h_blank_start - 1) << 16) | (h_blank_end - 1);
697*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x200C, temp);
698*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x200C");
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun temp = ((h_sync_start - 1) << 16) | (h_sync_end - 1);
701*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2010, temp);
702*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2010");
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun /* set vertical timings */
705*4882a593Smuzhiyun v_total = var->upper_margin + var->yres + var->lower_margin + var->vsync_len;
706*4882a593Smuzhiyun v_active = var->yres;
707*4882a593Smuzhiyun v_blank_start = var->yres + var->lower_margin;
708*4882a593Smuzhiyun v_blank_end = var->yres + var->lower_margin + var->vsync_len;
709*4882a593Smuzhiyun v_sync_start = var->yres + var->lower_margin;
710*4882a593Smuzhiyun v_sync_end = var->yres + var->lower_margin + var->vsync_len;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun temp = ((v_total - 1) << 16) | (v_active - 1);
713*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2014, temp);
714*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2014");
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun temp = ((v_blank_start - 1) << 16) | (v_blank_end - 1);
717*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2018, temp);
718*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2018");
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun temp = ((v_sync_start - 1) << 16) | (v_sync_end - 1);
721*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x201C, temp);
722*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x201C");
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2020, 0x00000000);
725*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2020");
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2024, 0x00000000);
728*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2024");
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* Set the frame length register (#pix * 2 bytes/pixel) */
731*4882a593Smuzhiyun temp = var->xres * var->yres * 2;
732*4882a593Smuzhiyun temp = (temp + 7) & (~0x7);
733*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2028, temp);
734*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2028");
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* enable desired output interface & disable others */
737*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2040, 0);
738*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2040");
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2044, 0);
741*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2044");
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2048, 0);
744*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2048");
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* set the sync polarities & enable bit */
747*4882a593Smuzhiyun temp = 0x00000001;
748*4882a593Smuzhiyun if (var->sync & FB_SYNC_HOR_HIGH_ACT)
749*4882a593Smuzhiyun temp |= 0x00000010;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (var->sync & FB_SYNC_VERT_HIGH_ACT)
752*4882a593Smuzhiyun temp |= 0x00000008;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x2040, temp);
755*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error writing 0x2040");
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* start everything back up */
758*4882a593Smuzhiyun status = ufx_enable(dev, true);
759*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error enabling display");
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* Unblank the display */
762*4882a593Smuzhiyun status = ufx_unblank(dev, true);
763*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error unblanking display");
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* enable RGB pad */
766*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x8028, 0x00000003);
767*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error enabling RGB pad");
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* enable VDAC */
770*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x8024, 0x00000007);
771*4882a593Smuzhiyun check_warn_return(status, "ufx_set_vid_mode error enabling VDAC");
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun return 0;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
ufx_ops_mmap(struct fb_info * info,struct vm_area_struct * vma)776*4882a593Smuzhiyun static int ufx_ops_mmap(struct fb_info *info, struct vm_area_struct *vma)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun unsigned long start = vma->vm_start;
779*4882a593Smuzhiyun unsigned long size = vma->vm_end - vma->vm_start;
780*4882a593Smuzhiyun unsigned long offset = vma->vm_pgoff << PAGE_SHIFT;
781*4882a593Smuzhiyun unsigned long page, pos;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (vma->vm_pgoff > (~0UL >> PAGE_SHIFT))
784*4882a593Smuzhiyun return -EINVAL;
785*4882a593Smuzhiyun if (size > info->fix.smem_len)
786*4882a593Smuzhiyun return -EINVAL;
787*4882a593Smuzhiyun if (offset > info->fix.smem_len - size)
788*4882a593Smuzhiyun return -EINVAL;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun pos = (unsigned long)info->fix.smem_start + offset;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun pr_debug("mmap() framebuffer addr:%lu size:%lu\n",
793*4882a593Smuzhiyun pos, size);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun while (size > 0) {
796*4882a593Smuzhiyun page = vmalloc_to_pfn((void *)pos);
797*4882a593Smuzhiyun if (remap_pfn_range(vma, start, page, PAGE_SIZE, PAGE_SHARED))
798*4882a593Smuzhiyun return -EAGAIN;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun start += PAGE_SIZE;
801*4882a593Smuzhiyun pos += PAGE_SIZE;
802*4882a593Smuzhiyun if (size > PAGE_SIZE)
803*4882a593Smuzhiyun size -= PAGE_SIZE;
804*4882a593Smuzhiyun else
805*4882a593Smuzhiyun size = 0;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun return 0;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
ufx_raw_rect(struct ufx_data * dev,u16 * cmd,int x,int y,int width,int height)811*4882a593Smuzhiyun static void ufx_raw_rect(struct ufx_data *dev, u16 *cmd, int x, int y,
812*4882a593Smuzhiyun int width, int height)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun size_t packed_line_len = ALIGN((width * 2), 4);
815*4882a593Smuzhiyun size_t packed_rect_len = packed_line_len * height;
816*4882a593Smuzhiyun int line;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun BUG_ON(!dev);
819*4882a593Smuzhiyun BUG_ON(!dev->info);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* command word */
822*4882a593Smuzhiyun *((u32 *)&cmd[0]) = cpu_to_le32(0x01);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /* length word */
825*4882a593Smuzhiyun *((u32 *)&cmd[2]) = cpu_to_le32(packed_rect_len + 16);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun cmd[4] = cpu_to_le16(x);
828*4882a593Smuzhiyun cmd[5] = cpu_to_le16(y);
829*4882a593Smuzhiyun cmd[6] = cpu_to_le16(width);
830*4882a593Smuzhiyun cmd[7] = cpu_to_le16(height);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun /* frame base address */
833*4882a593Smuzhiyun *((u32 *)&cmd[8]) = cpu_to_le32(0);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* color mode and horizontal resolution */
836*4882a593Smuzhiyun cmd[10] = cpu_to_le16(0x4000 | dev->info->var.xres);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* vertical resolution */
839*4882a593Smuzhiyun cmd[11] = cpu_to_le16(dev->info->var.yres);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* packed data */
842*4882a593Smuzhiyun for (line = 0; line < height; line++) {
843*4882a593Smuzhiyun const int line_offset = dev->info->fix.line_length * (y + line);
844*4882a593Smuzhiyun const int byte_offset = line_offset + (x * BPP);
845*4882a593Smuzhiyun memcpy(&cmd[(24 + (packed_line_len * line)) / 2],
846*4882a593Smuzhiyun (char *)dev->info->fix.smem_start + byte_offset, width * BPP);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
ufx_handle_damage(struct ufx_data * dev,int x,int y,int width,int height)850*4882a593Smuzhiyun static int ufx_handle_damage(struct ufx_data *dev, int x, int y,
851*4882a593Smuzhiyun int width, int height)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun size_t packed_line_len = ALIGN((width * 2), 4);
854*4882a593Smuzhiyun int len, status, urb_lines, start_line = 0;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun if ((width <= 0) || (height <= 0) ||
857*4882a593Smuzhiyun (x + width > dev->info->var.xres) ||
858*4882a593Smuzhiyun (y + height > dev->info->var.yres))
859*4882a593Smuzhiyun return -EINVAL;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun if (!atomic_read(&dev->usb_active))
862*4882a593Smuzhiyun return 0;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun while (start_line < height) {
865*4882a593Smuzhiyun struct urb *urb = ufx_get_urb(dev);
866*4882a593Smuzhiyun if (!urb) {
867*4882a593Smuzhiyun pr_warn("ufx_handle_damage unable to get urb");
868*4882a593Smuzhiyun return 0;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun /* assume we have enough space to transfer at least one line */
872*4882a593Smuzhiyun BUG_ON(urb->transfer_buffer_length < (24 + (width * 2)));
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* calculate the maximum number of lines we could fit in */
875*4882a593Smuzhiyun urb_lines = (urb->transfer_buffer_length - 24) / packed_line_len;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* but we might not need this many */
878*4882a593Smuzhiyun urb_lines = min(urb_lines, (height - start_line));
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun memset(urb->transfer_buffer, 0, urb->transfer_buffer_length);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun ufx_raw_rect(dev, urb->transfer_buffer, x, (y + start_line), width, urb_lines);
883*4882a593Smuzhiyun len = 24 + (packed_line_len * urb_lines);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun status = ufx_submit_urb(dev, urb, len);
886*4882a593Smuzhiyun check_warn_return(status, "Error submitting URB");
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun start_line += urb_lines;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* Path triggered by usermode clients who write to filesystem
895*4882a593Smuzhiyun * e.g. cat filename > /dev/fb1
896*4882a593Smuzhiyun * Not used by X Windows or text-mode console. But useful for testing.
897*4882a593Smuzhiyun * Slow because of extra copy and we must assume all pixels dirty. */
ufx_ops_write(struct fb_info * info,const char __user * buf,size_t count,loff_t * ppos)898*4882a593Smuzhiyun static ssize_t ufx_ops_write(struct fb_info *info, const char __user *buf,
899*4882a593Smuzhiyun size_t count, loff_t *ppos)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun ssize_t result;
902*4882a593Smuzhiyun struct ufx_data *dev = info->par;
903*4882a593Smuzhiyun u32 offset = (u32) *ppos;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun result = fb_sys_write(info, buf, count, ppos);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun if (result > 0) {
908*4882a593Smuzhiyun int start = max((int)(offset / info->fix.line_length), 0);
909*4882a593Smuzhiyun int lines = min((u32)((result / info->fix.line_length) + 1),
910*4882a593Smuzhiyun (u32)info->var.yres);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun ufx_handle_damage(dev, 0, start, info->var.xres, lines);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun return result;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
ufx_ops_copyarea(struct fb_info * info,const struct fb_copyarea * area)918*4882a593Smuzhiyun static void ufx_ops_copyarea(struct fb_info *info,
919*4882a593Smuzhiyun const struct fb_copyarea *area)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun struct ufx_data *dev = info->par;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun sys_copyarea(info, area);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun ufx_handle_damage(dev, area->dx, area->dy,
927*4882a593Smuzhiyun area->width, area->height);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
ufx_ops_imageblit(struct fb_info * info,const struct fb_image * image)930*4882a593Smuzhiyun static void ufx_ops_imageblit(struct fb_info *info,
931*4882a593Smuzhiyun const struct fb_image *image)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun struct ufx_data *dev = info->par;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun sys_imageblit(info, image);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun ufx_handle_damage(dev, image->dx, image->dy,
938*4882a593Smuzhiyun image->width, image->height);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
ufx_ops_fillrect(struct fb_info * info,const struct fb_fillrect * rect)941*4882a593Smuzhiyun static void ufx_ops_fillrect(struct fb_info *info,
942*4882a593Smuzhiyun const struct fb_fillrect *rect)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun struct ufx_data *dev = info->par;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun sys_fillrect(info, rect);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun ufx_handle_damage(dev, rect->dx, rect->dy, rect->width,
949*4882a593Smuzhiyun rect->height);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /* NOTE: fb_defio.c is holding info->fbdefio.mutex
953*4882a593Smuzhiyun * Touching ANY framebuffer memory that triggers a page fault
954*4882a593Smuzhiyun * in fb_defio will cause a deadlock, when it also tries to
955*4882a593Smuzhiyun * grab the same mutex. */
ufx_dpy_deferred_io(struct fb_info * info,struct list_head * pagelist)956*4882a593Smuzhiyun static void ufx_dpy_deferred_io(struct fb_info *info,
957*4882a593Smuzhiyun struct list_head *pagelist)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun struct page *cur;
960*4882a593Smuzhiyun struct fb_deferred_io *fbdefio = info->fbdefio;
961*4882a593Smuzhiyun struct ufx_data *dev = info->par;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun if (!fb_defio)
964*4882a593Smuzhiyun return;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun if (!atomic_read(&dev->usb_active))
967*4882a593Smuzhiyun return;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /* walk the written page list and render each to device */
970*4882a593Smuzhiyun list_for_each_entry(cur, &fbdefio->pagelist, lru) {
971*4882a593Smuzhiyun /* create a rectangle of full screen width that encloses the
972*4882a593Smuzhiyun * entire dirty framebuffer page */
973*4882a593Smuzhiyun const int x = 0;
974*4882a593Smuzhiyun const int width = dev->info->var.xres;
975*4882a593Smuzhiyun const int y = (cur->index << PAGE_SHIFT) / (width * 2);
976*4882a593Smuzhiyun int height = (PAGE_SIZE / (width * 2)) + 1;
977*4882a593Smuzhiyun height = min(height, (int)(dev->info->var.yres - y));
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun BUG_ON(y >= dev->info->var.yres);
980*4882a593Smuzhiyun BUG_ON((y + height) > dev->info->var.yres);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun ufx_handle_damage(dev, x, y, width, height);
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
ufx_ops_ioctl(struct fb_info * info,unsigned int cmd,unsigned long arg)986*4882a593Smuzhiyun static int ufx_ops_ioctl(struct fb_info *info, unsigned int cmd,
987*4882a593Smuzhiyun unsigned long arg)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun struct ufx_data *dev = info->par;
990*4882a593Smuzhiyun struct dloarea *area = NULL;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (!atomic_read(&dev->usb_active))
993*4882a593Smuzhiyun return 0;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* TODO: Update X server to get this from sysfs instead */
996*4882a593Smuzhiyun if (cmd == UFX_IOCTL_RETURN_EDID) {
997*4882a593Smuzhiyun u8 __user *edid = (u8 __user *)arg;
998*4882a593Smuzhiyun if (copy_to_user(edid, dev->edid, dev->edid_size))
999*4882a593Smuzhiyun return -EFAULT;
1000*4882a593Smuzhiyun return 0;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /* TODO: Help propose a standard fb.h ioctl to report mmap damage */
1004*4882a593Smuzhiyun if (cmd == UFX_IOCTL_REPORT_DAMAGE) {
1005*4882a593Smuzhiyun /* If we have a damage-aware client, turn fb_defio "off"
1006*4882a593Smuzhiyun * To avoid perf imact of unnecessary page fault handling.
1007*4882a593Smuzhiyun * Done by resetting the delay for this fb_info to a very
1008*4882a593Smuzhiyun * long period. Pages will become writable and stay that way.
1009*4882a593Smuzhiyun * Reset to normal value when all clients have closed this fb.
1010*4882a593Smuzhiyun */
1011*4882a593Smuzhiyun if (info->fbdefio)
1012*4882a593Smuzhiyun info->fbdefio->delay = UFX_DEFIO_WRITE_DISABLE;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun area = (struct dloarea *)arg;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun if (area->x < 0)
1017*4882a593Smuzhiyun area->x = 0;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun if (area->x > info->var.xres)
1020*4882a593Smuzhiyun area->x = info->var.xres;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun if (area->y < 0)
1023*4882a593Smuzhiyun area->y = 0;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (area->y > info->var.yres)
1026*4882a593Smuzhiyun area->y = info->var.yres;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun ufx_handle_damage(dev, area->x, area->y, area->w, area->h);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun return 0;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun /* taken from vesafb */
1035*4882a593Smuzhiyun static int
ufx_ops_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)1036*4882a593Smuzhiyun ufx_ops_setcolreg(unsigned regno, unsigned red, unsigned green,
1037*4882a593Smuzhiyun unsigned blue, unsigned transp, struct fb_info *info)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun int err = 0;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun if (regno >= info->cmap.len)
1042*4882a593Smuzhiyun return 1;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun if (regno < 16) {
1045*4882a593Smuzhiyun if (info->var.red.offset == 10) {
1046*4882a593Smuzhiyun /* 1:5:5:5 */
1047*4882a593Smuzhiyun ((u32 *) (info->pseudo_palette))[regno] =
1048*4882a593Smuzhiyun ((red & 0xf800) >> 1) |
1049*4882a593Smuzhiyun ((green & 0xf800) >> 6) | ((blue & 0xf800) >> 11);
1050*4882a593Smuzhiyun } else {
1051*4882a593Smuzhiyun /* 0:5:6:5 */
1052*4882a593Smuzhiyun ((u32 *) (info->pseudo_palette))[regno] =
1053*4882a593Smuzhiyun ((red & 0xf800)) |
1054*4882a593Smuzhiyun ((green & 0xfc00) >> 5) | ((blue & 0xf800) >> 11);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun return err;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /* It's common for several clients to have framebuffer open simultaneously.
1062*4882a593Smuzhiyun * e.g. both fbcon and X. Makes things interesting.
1063*4882a593Smuzhiyun * Assumes caller is holding info->lock (for open and release at least) */
ufx_ops_open(struct fb_info * info,int user)1064*4882a593Smuzhiyun static int ufx_ops_open(struct fb_info *info, int user)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun struct ufx_data *dev = info->par;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /* fbcon aggressively connects to first framebuffer it finds,
1069*4882a593Smuzhiyun * preventing other clients (X) from working properly. Usually
1070*4882a593Smuzhiyun * not what the user wants. Fail by default with option to enable. */
1071*4882a593Smuzhiyun if (user == 0 && !console)
1072*4882a593Smuzhiyun return -EBUSY;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun mutex_lock(&disconnect_mutex);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /* If the USB device is gone, we don't accept new opens */
1077*4882a593Smuzhiyun if (dev->virtualized) {
1078*4882a593Smuzhiyun mutex_unlock(&disconnect_mutex);
1079*4882a593Smuzhiyun return -ENODEV;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun dev->fb_count++;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun kref_get(&dev->kref);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun if (fb_defio && (info->fbdefio == NULL)) {
1087*4882a593Smuzhiyun /* enable defio at last moment if not disabled by client */
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun struct fb_deferred_io *fbdefio;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun fbdefio = kzalloc(sizeof(*fbdefio), GFP_KERNEL);
1092*4882a593Smuzhiyun if (fbdefio) {
1093*4882a593Smuzhiyun fbdefio->delay = UFX_DEFIO_WRITE_DELAY;
1094*4882a593Smuzhiyun fbdefio->deferred_io = ufx_dpy_deferred_io;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun info->fbdefio = fbdefio;
1098*4882a593Smuzhiyun fb_deferred_io_init(info);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun pr_debug("open /dev/fb%d user=%d fb_info=%p count=%d",
1102*4882a593Smuzhiyun info->node, user, info, dev->fb_count);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun mutex_unlock(&disconnect_mutex);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun return 0;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun /*
1110*4882a593Smuzhiyun * Called when all client interfaces to start transactions have been disabled,
1111*4882a593Smuzhiyun * and all references to our device instance (ufx_data) are released.
1112*4882a593Smuzhiyun * Every transaction must have a reference, so we know are fully spun down
1113*4882a593Smuzhiyun */
ufx_free(struct kref * kref)1114*4882a593Smuzhiyun static void ufx_free(struct kref *kref)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun struct ufx_data *dev = container_of(kref, struct ufx_data, kref);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun kfree(dev);
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
ufx_ops_destory(struct fb_info * info)1121*4882a593Smuzhiyun static void ufx_ops_destory(struct fb_info *info)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun struct ufx_data *dev = info->par;
1124*4882a593Smuzhiyun int node = info->node;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* Assume info structure is freed after this point */
1127*4882a593Smuzhiyun framebuffer_release(info);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun pr_debug("fb_info for /dev/fb%d has been freed", node);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* release reference taken by kref_init in probe() */
1132*4882a593Smuzhiyun kref_put(&dev->kref, ufx_free);
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun
ufx_release_urb_work(struct work_struct * work)1136*4882a593Smuzhiyun static void ufx_release_urb_work(struct work_struct *work)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun struct urb_node *unode = container_of(work, struct urb_node,
1139*4882a593Smuzhiyun release_urb_work.work);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun up(&unode->dev->urbs.limit_sem);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
ufx_free_framebuffer(struct ufx_data * dev)1144*4882a593Smuzhiyun static void ufx_free_framebuffer(struct ufx_data *dev)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun struct fb_info *info = dev->info;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun if (info->cmap.len != 0)
1149*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1150*4882a593Smuzhiyun if (info->monspecs.modedb)
1151*4882a593Smuzhiyun fb_destroy_modedb(info->monspecs.modedb);
1152*4882a593Smuzhiyun vfree(info->screen_base);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun fb_destroy_modelist(&info->modelist);
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun dev->info = NULL;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* ref taken in probe() as part of registering framebfufer */
1159*4882a593Smuzhiyun kref_put(&dev->kref, ufx_free);
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /*
1163*4882a593Smuzhiyun * Assumes caller is holding info->lock mutex (for open and release at least)
1164*4882a593Smuzhiyun */
ufx_ops_release(struct fb_info * info,int user)1165*4882a593Smuzhiyun static int ufx_ops_release(struct fb_info *info, int user)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun struct ufx_data *dev = info->par;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun mutex_lock(&disconnect_mutex);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun dev->fb_count--;
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun /* We can't free fb_info here - fbmem will touch it when we return */
1174*4882a593Smuzhiyun if (dev->virtualized && (dev->fb_count == 0))
1175*4882a593Smuzhiyun ufx_free_framebuffer(dev);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun if ((dev->fb_count == 0) && (info->fbdefio)) {
1178*4882a593Smuzhiyun fb_deferred_io_cleanup(info);
1179*4882a593Smuzhiyun kfree(info->fbdefio);
1180*4882a593Smuzhiyun info->fbdefio = NULL;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun pr_debug("released /dev/fb%d user=%d count=%d",
1184*4882a593Smuzhiyun info->node, user, dev->fb_count);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun kref_put(&dev->kref, ufx_free);
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun mutex_unlock(&disconnect_mutex);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun return 0;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /* Check whether a video mode is supported by the chip
1194*4882a593Smuzhiyun * We start from monitor's modes, so don't need to filter that here */
ufx_is_valid_mode(struct fb_videomode * mode,struct fb_info * info)1195*4882a593Smuzhiyun static int ufx_is_valid_mode(struct fb_videomode *mode,
1196*4882a593Smuzhiyun struct fb_info *info)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun if ((mode->xres * mode->yres) > (2048 * 1152)) {
1199*4882a593Smuzhiyun pr_debug("%dx%d too many pixels",
1200*4882a593Smuzhiyun mode->xres, mode->yres);
1201*4882a593Smuzhiyun return 0;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun if (mode->pixclock < 5000) {
1205*4882a593Smuzhiyun pr_debug("%dx%d %dps pixel clock too fast",
1206*4882a593Smuzhiyun mode->xres, mode->yres, mode->pixclock);
1207*4882a593Smuzhiyun return 0;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun pr_debug("%dx%d (pixclk %dps %dMHz) valid mode", mode->xres, mode->yres,
1211*4882a593Smuzhiyun mode->pixclock, (1000000 / mode->pixclock));
1212*4882a593Smuzhiyun return 1;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
ufx_var_color_format(struct fb_var_screeninfo * var)1215*4882a593Smuzhiyun static void ufx_var_color_format(struct fb_var_screeninfo *var)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun const struct fb_bitfield red = { 11, 5, 0 };
1218*4882a593Smuzhiyun const struct fb_bitfield green = { 5, 6, 0 };
1219*4882a593Smuzhiyun const struct fb_bitfield blue = { 0, 5, 0 };
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun var->bits_per_pixel = 16;
1222*4882a593Smuzhiyun var->red = red;
1223*4882a593Smuzhiyun var->green = green;
1224*4882a593Smuzhiyun var->blue = blue;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
ufx_ops_check_var(struct fb_var_screeninfo * var,struct fb_info * info)1227*4882a593Smuzhiyun static int ufx_ops_check_var(struct fb_var_screeninfo *var,
1228*4882a593Smuzhiyun struct fb_info *info)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun struct fb_videomode mode;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /* TODO: support dynamically changing framebuffer size */
1233*4882a593Smuzhiyun if ((var->xres * var->yres * 2) > info->fix.smem_len)
1234*4882a593Smuzhiyun return -EINVAL;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun /* set device-specific elements of var unrelated to mode */
1237*4882a593Smuzhiyun ufx_var_color_format(var);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun fb_var_to_videomode(&mode, var);
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun if (!ufx_is_valid_mode(&mode, info))
1242*4882a593Smuzhiyun return -EINVAL;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun return 0;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
ufx_ops_set_par(struct fb_info * info)1247*4882a593Smuzhiyun static int ufx_ops_set_par(struct fb_info *info)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun struct ufx_data *dev = info->par;
1250*4882a593Smuzhiyun int result;
1251*4882a593Smuzhiyun u16 *pix_framebuffer;
1252*4882a593Smuzhiyun int i;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun pr_debug("set_par mode %dx%d", info->var.xres, info->var.yres);
1255*4882a593Smuzhiyun result = ufx_set_vid_mode(dev, &info->var);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun if ((result == 0) && (dev->fb_count == 0)) {
1258*4882a593Smuzhiyun /* paint greenscreen */
1259*4882a593Smuzhiyun pix_framebuffer = (u16 *) info->screen_base;
1260*4882a593Smuzhiyun for (i = 0; i < info->fix.smem_len / 2; i++)
1261*4882a593Smuzhiyun pix_framebuffer[i] = 0x37e6;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun ufx_handle_damage(dev, 0, 0, info->var.xres, info->var.yres);
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun /* re-enable defio if previously disabled by damage tracking */
1267*4882a593Smuzhiyun if (info->fbdefio)
1268*4882a593Smuzhiyun info->fbdefio->delay = UFX_DEFIO_WRITE_DELAY;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun return result;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun /* In order to come back from full DPMS off, we need to set the mode again */
ufx_ops_blank(int blank_mode,struct fb_info * info)1274*4882a593Smuzhiyun static int ufx_ops_blank(int blank_mode, struct fb_info *info)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun struct ufx_data *dev = info->par;
1277*4882a593Smuzhiyun ufx_set_vid_mode(dev, &info->var);
1278*4882a593Smuzhiyun return 0;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun static const struct fb_ops ufx_ops = {
1282*4882a593Smuzhiyun .owner = THIS_MODULE,
1283*4882a593Smuzhiyun .fb_read = fb_sys_read,
1284*4882a593Smuzhiyun .fb_write = ufx_ops_write,
1285*4882a593Smuzhiyun .fb_setcolreg = ufx_ops_setcolreg,
1286*4882a593Smuzhiyun .fb_fillrect = ufx_ops_fillrect,
1287*4882a593Smuzhiyun .fb_copyarea = ufx_ops_copyarea,
1288*4882a593Smuzhiyun .fb_imageblit = ufx_ops_imageblit,
1289*4882a593Smuzhiyun .fb_mmap = ufx_ops_mmap,
1290*4882a593Smuzhiyun .fb_ioctl = ufx_ops_ioctl,
1291*4882a593Smuzhiyun .fb_open = ufx_ops_open,
1292*4882a593Smuzhiyun .fb_release = ufx_ops_release,
1293*4882a593Smuzhiyun .fb_blank = ufx_ops_blank,
1294*4882a593Smuzhiyun .fb_check_var = ufx_ops_check_var,
1295*4882a593Smuzhiyun .fb_set_par = ufx_ops_set_par,
1296*4882a593Smuzhiyun .fb_destroy = ufx_ops_destory,
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /* Assumes &info->lock held by caller
1300*4882a593Smuzhiyun * Assumes no active clients have framebuffer open */
ufx_realloc_framebuffer(struct ufx_data * dev,struct fb_info * info)1301*4882a593Smuzhiyun static int ufx_realloc_framebuffer(struct ufx_data *dev, struct fb_info *info)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun int old_len = info->fix.smem_len;
1304*4882a593Smuzhiyun int new_len;
1305*4882a593Smuzhiyun unsigned char *old_fb = info->screen_base;
1306*4882a593Smuzhiyun unsigned char *new_fb;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun pr_debug("Reallocating framebuffer. Addresses will change!");
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun new_len = info->fix.line_length * info->var.yres;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun if (PAGE_ALIGN(new_len) > old_len) {
1313*4882a593Smuzhiyun /*
1314*4882a593Smuzhiyun * Alloc system memory for virtual framebuffer
1315*4882a593Smuzhiyun */
1316*4882a593Smuzhiyun new_fb = vmalloc(new_len);
1317*4882a593Smuzhiyun if (!new_fb)
1318*4882a593Smuzhiyun return -ENOMEM;
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun if (info->screen_base) {
1321*4882a593Smuzhiyun memcpy(new_fb, old_fb, old_len);
1322*4882a593Smuzhiyun vfree(info->screen_base);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun info->screen_base = new_fb;
1326*4882a593Smuzhiyun info->fix.smem_len = PAGE_ALIGN(new_len);
1327*4882a593Smuzhiyun info->fix.smem_start = (unsigned long) new_fb;
1328*4882a593Smuzhiyun info->flags = smscufx_info_flags;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun return 0;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun /* sets up I2C Controller for 100 Kbps, std. speed, 7-bit addr, master,
1334*4882a593Smuzhiyun * restart enabled, but no start byte, enable controller */
ufx_i2c_init(struct ufx_data * dev)1335*4882a593Smuzhiyun static int ufx_i2c_init(struct ufx_data *dev)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun u32 tmp;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun /* disable the controller before it can be reprogrammed */
1340*4882a593Smuzhiyun int status = ufx_reg_write(dev, 0x106C, 0x00);
1341*4882a593Smuzhiyun check_warn_return(status, "failed to disable I2C");
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun /* Setup the clock count registers
1344*4882a593Smuzhiyun * (12+1) = 13 clks @ 2.5 MHz = 5.2 uS */
1345*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x1018, 12);
1346*4882a593Smuzhiyun check_warn_return(status, "error writing 0x1018");
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun /* (6+8) = 14 clks @ 2.5 MHz = 5.6 uS */
1349*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x1014, 6);
1350*4882a593Smuzhiyun check_warn_return(status, "error writing 0x1014");
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x1000, &tmp);
1353*4882a593Smuzhiyun check_warn_return(status, "error reading 0x1000");
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun /* set speed to std mode */
1356*4882a593Smuzhiyun tmp &= ~(0x06);
1357*4882a593Smuzhiyun tmp |= 0x02;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun /* 7-bit (not 10-bit) addressing */
1360*4882a593Smuzhiyun tmp &= ~(0x10);
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /* enable restart conditions and master mode */
1363*4882a593Smuzhiyun tmp |= 0x21;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x1000, tmp);
1366*4882a593Smuzhiyun check_warn_return(status, "error writing 0x1000");
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun /* Set normal tx using target address 0 */
1369*4882a593Smuzhiyun status = ufx_reg_clear_and_set_bits(dev, 0x1004, 0xC00, 0x000);
1370*4882a593Smuzhiyun check_warn_return(status, "error setting TX mode bits in 0x1004");
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /* Enable the controller */
1373*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x106C, 0x01);
1374*4882a593Smuzhiyun check_warn_return(status, "failed to enable I2C");
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun return 0;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun /* sets the I2C port mux and target address */
ufx_i2c_configure(struct ufx_data * dev)1380*4882a593Smuzhiyun static int ufx_i2c_configure(struct ufx_data *dev)
1381*4882a593Smuzhiyun {
1382*4882a593Smuzhiyun int status = ufx_reg_write(dev, 0x106C, 0x00);
1383*4882a593Smuzhiyun check_warn_return(status, "failed to disable I2C");
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x3010, 0x00000000);
1386*4882a593Smuzhiyun check_warn_return(status, "failed to write 0x3010");
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /* A0h is std for any EDID, right shifted by one */
1389*4882a593Smuzhiyun status = ufx_reg_clear_and_set_bits(dev, 0x1004, 0x3FF, (0xA0 >> 1));
1390*4882a593Smuzhiyun check_warn_return(status, "failed to set TAR bits in 0x1004");
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x106C, 0x01);
1393*4882a593Smuzhiyun check_warn_return(status, "failed to enable I2C");
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun return 0;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun /* wait for BUSY to clear, with a timeout of 50ms with 10ms sleeps. if no
1399*4882a593Smuzhiyun * monitor is connected, there is no error except for timeout */
ufx_i2c_wait_busy(struct ufx_data * dev)1400*4882a593Smuzhiyun static int ufx_i2c_wait_busy(struct ufx_data *dev)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun u32 tmp;
1403*4882a593Smuzhiyun int i, status;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun for (i = 0; i < 15; i++) {
1406*4882a593Smuzhiyun status = ufx_reg_read(dev, 0x1100, &tmp);
1407*4882a593Smuzhiyun check_warn_return(status, "0x1100 read failed");
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun /* if BUSY is clear, check for error */
1410*4882a593Smuzhiyun if ((tmp & 0x80000000) == 0) {
1411*4882a593Smuzhiyun if (tmp & 0x20000000) {
1412*4882a593Smuzhiyun pr_warn("I2C read failed, 0x1100=0x%08x", tmp);
1413*4882a593Smuzhiyun return -EIO;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun return 0;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* perform the first 10 retries without delay */
1420*4882a593Smuzhiyun if (i >= 10)
1421*4882a593Smuzhiyun msleep(10);
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun pr_warn("I2C access timed out, resetting I2C hardware");
1425*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x1100, 0x40000000);
1426*4882a593Smuzhiyun check_warn_return(status, "0x1100 write failed");
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun return -ETIMEDOUT;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun /* reads a 128-byte EDID block from the currently selected port and TAR */
ufx_read_edid(struct ufx_data * dev,u8 * edid,int edid_len)1432*4882a593Smuzhiyun static int ufx_read_edid(struct ufx_data *dev, u8 *edid, int edid_len)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun int i, j, status;
1435*4882a593Smuzhiyun u32 *edid_u32 = (u32 *)edid;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun BUG_ON(edid_len != EDID_LENGTH);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun status = ufx_i2c_configure(dev);
1440*4882a593Smuzhiyun if (status < 0) {
1441*4882a593Smuzhiyun pr_err("ufx_i2c_configure failed");
1442*4882a593Smuzhiyun return status;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun memset(edid, 0xff, EDID_LENGTH);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun /* Read the 128-byte EDID as 2 bursts of 64 bytes */
1448*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1449*4882a593Smuzhiyun u32 temp = 0x28070000 | (63 << 20) | (((u32)(i * 64)) << 8);
1450*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x1100, temp);
1451*4882a593Smuzhiyun check_warn_return(status, "Failed to write 0x1100");
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun temp |= 0x80000000;
1454*4882a593Smuzhiyun status = ufx_reg_write(dev, 0x1100, temp);
1455*4882a593Smuzhiyun check_warn_return(status, "Failed to write 0x1100");
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun status = ufx_i2c_wait_busy(dev);
1458*4882a593Smuzhiyun check_warn_return(status, "Timeout waiting for I2C BUSY to clear");
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun for (j = 0; j < 16; j++) {
1461*4882a593Smuzhiyun u32 data_reg_addr = 0x1110 + (j * 4);
1462*4882a593Smuzhiyun status = ufx_reg_read(dev, data_reg_addr, edid_u32++);
1463*4882a593Smuzhiyun check_warn_return(status, "Error reading i2c data");
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun /* all FF's in the first 16 bytes indicates nothing is connected */
1468*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
1469*4882a593Smuzhiyun if (edid[i] != 0xFF) {
1470*4882a593Smuzhiyun pr_debug("edid data read successfully");
1471*4882a593Smuzhiyun return EDID_LENGTH;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun pr_warn("edid data contains all 0xff");
1476*4882a593Smuzhiyun return -ETIMEDOUT;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun /* 1) use sw default
1480*4882a593Smuzhiyun * 2) Parse into various fb_info structs
1481*4882a593Smuzhiyun * 3) Allocate virtual framebuffer memory to back highest res mode
1482*4882a593Smuzhiyun *
1483*4882a593Smuzhiyun * Parses EDID into three places used by various parts of fbdev:
1484*4882a593Smuzhiyun * fb_var_screeninfo contains the timing of the monitor's preferred mode
1485*4882a593Smuzhiyun * fb_info.monspecs is full parsed EDID info, including monspecs.modedb
1486*4882a593Smuzhiyun * fb_info.modelist is a linked list of all monitor & VESA modes which work
1487*4882a593Smuzhiyun *
1488*4882a593Smuzhiyun * If EDID is not readable/valid, then modelist is all VESA modes,
1489*4882a593Smuzhiyun * monspecs is NULL, and fb_var_screeninfo is set to safe VESA mode
1490*4882a593Smuzhiyun * Returns 0 if successful */
ufx_setup_modes(struct ufx_data * dev,struct fb_info * info,char * default_edid,size_t default_edid_size)1491*4882a593Smuzhiyun static int ufx_setup_modes(struct ufx_data *dev, struct fb_info *info,
1492*4882a593Smuzhiyun char *default_edid, size_t default_edid_size)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun const struct fb_videomode *default_vmode = NULL;
1495*4882a593Smuzhiyun u8 *edid;
1496*4882a593Smuzhiyun int i, result = 0, tries = 3;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun if (info->dev) /* only use mutex if info has been registered */
1499*4882a593Smuzhiyun mutex_lock(&info->lock);
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun edid = kmalloc(EDID_LENGTH, GFP_KERNEL);
1502*4882a593Smuzhiyun if (!edid) {
1503*4882a593Smuzhiyun result = -ENOMEM;
1504*4882a593Smuzhiyun goto error;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun fb_destroy_modelist(&info->modelist);
1508*4882a593Smuzhiyun memset(&info->monspecs, 0, sizeof(info->monspecs));
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun /* Try to (re)read EDID from hardware first
1511*4882a593Smuzhiyun * EDID data may return, but not parse as valid
1512*4882a593Smuzhiyun * Try again a few times, in case of e.g. analog cable noise */
1513*4882a593Smuzhiyun while (tries--) {
1514*4882a593Smuzhiyun i = ufx_read_edid(dev, edid, EDID_LENGTH);
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (i >= EDID_LENGTH)
1517*4882a593Smuzhiyun fb_edid_to_monspecs(edid, &info->monspecs);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun if (info->monspecs.modedb_len > 0) {
1520*4882a593Smuzhiyun dev->edid = edid;
1521*4882a593Smuzhiyun dev->edid_size = i;
1522*4882a593Smuzhiyun break;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun /* If that fails, use a previously returned EDID if available */
1527*4882a593Smuzhiyun if (info->monspecs.modedb_len == 0) {
1528*4882a593Smuzhiyun pr_err("Unable to get valid EDID from device/display\n");
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun if (dev->edid) {
1531*4882a593Smuzhiyun fb_edid_to_monspecs(dev->edid, &info->monspecs);
1532*4882a593Smuzhiyun if (info->monspecs.modedb_len > 0)
1533*4882a593Smuzhiyun pr_err("Using previously queried EDID\n");
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun /* If that fails, use the default EDID we were handed */
1538*4882a593Smuzhiyun if (info->monspecs.modedb_len == 0) {
1539*4882a593Smuzhiyun if (default_edid_size >= EDID_LENGTH) {
1540*4882a593Smuzhiyun fb_edid_to_monspecs(default_edid, &info->monspecs);
1541*4882a593Smuzhiyun if (info->monspecs.modedb_len > 0) {
1542*4882a593Smuzhiyun memcpy(edid, default_edid, default_edid_size);
1543*4882a593Smuzhiyun dev->edid = edid;
1544*4882a593Smuzhiyun dev->edid_size = default_edid_size;
1545*4882a593Smuzhiyun pr_err("Using default/backup EDID\n");
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /* If we've got modes, let's pick a best default mode */
1551*4882a593Smuzhiyun if (info->monspecs.modedb_len > 0) {
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun for (i = 0; i < info->monspecs.modedb_len; i++) {
1554*4882a593Smuzhiyun if (ufx_is_valid_mode(&info->monspecs.modedb[i], info))
1555*4882a593Smuzhiyun fb_add_videomode(&info->monspecs.modedb[i],
1556*4882a593Smuzhiyun &info->modelist);
1557*4882a593Smuzhiyun else /* if we've removed top/best mode */
1558*4882a593Smuzhiyun info->monspecs.misc &= ~FB_MISC_1ST_DETAIL;
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun default_vmode = fb_find_best_display(&info->monspecs,
1562*4882a593Smuzhiyun &info->modelist);
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun /* If everything else has failed, fall back to safe default mode */
1566*4882a593Smuzhiyun if (default_vmode == NULL) {
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun struct fb_videomode fb_vmode = {0};
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun /* Add the standard VESA modes to our modelist
1571*4882a593Smuzhiyun * Since we don't have EDID, there may be modes that
1572*4882a593Smuzhiyun * overspec monitor and/or are incorrect aspect ratio, etc.
1573*4882a593Smuzhiyun * But at least the user has a chance to choose
1574*4882a593Smuzhiyun */
1575*4882a593Smuzhiyun for (i = 0; i < VESA_MODEDB_SIZE; i++) {
1576*4882a593Smuzhiyun if (ufx_is_valid_mode((struct fb_videomode *)
1577*4882a593Smuzhiyun &vesa_modes[i], info))
1578*4882a593Smuzhiyun fb_add_videomode(&vesa_modes[i],
1579*4882a593Smuzhiyun &info->modelist);
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun /* default to resolution safe for projectors
1583*4882a593Smuzhiyun * (since they are most common case without EDID)
1584*4882a593Smuzhiyun */
1585*4882a593Smuzhiyun fb_vmode.xres = 800;
1586*4882a593Smuzhiyun fb_vmode.yres = 600;
1587*4882a593Smuzhiyun fb_vmode.refresh = 60;
1588*4882a593Smuzhiyun default_vmode = fb_find_nearest_mode(&fb_vmode,
1589*4882a593Smuzhiyun &info->modelist);
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun /* If we have good mode and no active clients */
1593*4882a593Smuzhiyun if ((default_vmode != NULL) && (dev->fb_count == 0)) {
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun fb_videomode_to_var(&info->var, default_vmode);
1596*4882a593Smuzhiyun ufx_var_color_format(&info->var);
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun /* with mode size info, we can now alloc our framebuffer */
1599*4882a593Smuzhiyun memcpy(&info->fix, &ufx_fix, sizeof(ufx_fix));
1600*4882a593Smuzhiyun info->fix.line_length = info->var.xres *
1601*4882a593Smuzhiyun (info->var.bits_per_pixel / 8);
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun result = ufx_realloc_framebuffer(dev, info);
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun } else
1606*4882a593Smuzhiyun result = -EINVAL;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun error:
1609*4882a593Smuzhiyun if (edid && (dev->edid != edid))
1610*4882a593Smuzhiyun kfree(edid);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun if (info->dev)
1613*4882a593Smuzhiyun mutex_unlock(&info->lock);
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun return result;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
ufx_usb_probe(struct usb_interface * interface,const struct usb_device_id * id)1618*4882a593Smuzhiyun static int ufx_usb_probe(struct usb_interface *interface,
1619*4882a593Smuzhiyun const struct usb_device_id *id)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun struct usb_device *usbdev;
1622*4882a593Smuzhiyun struct ufx_data *dev;
1623*4882a593Smuzhiyun struct fb_info *info;
1624*4882a593Smuzhiyun int retval;
1625*4882a593Smuzhiyun u32 id_rev, fpga_rev;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun /* usb initialization */
1628*4882a593Smuzhiyun usbdev = interface_to_usbdev(interface);
1629*4882a593Smuzhiyun BUG_ON(!usbdev);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1632*4882a593Smuzhiyun if (dev == NULL) {
1633*4882a593Smuzhiyun dev_err(&usbdev->dev, "ufx_usb_probe: failed alloc of dev struct\n");
1634*4882a593Smuzhiyun return -ENOMEM;
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun /* we need to wait for both usb and fbdev to spin down on disconnect */
1638*4882a593Smuzhiyun kref_init(&dev->kref); /* matching kref_put in usb .disconnect fn */
1639*4882a593Smuzhiyun kref_get(&dev->kref); /* matching kref_put in free_framebuffer_work */
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun dev->udev = usbdev;
1642*4882a593Smuzhiyun dev->gdev = &usbdev->dev; /* our generic struct device * */
1643*4882a593Smuzhiyun usb_set_intfdata(interface, dev);
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun dev_dbg(dev->gdev, "%s %s - serial #%s\n",
1646*4882a593Smuzhiyun usbdev->manufacturer, usbdev->product, usbdev->serial);
1647*4882a593Smuzhiyun dev_dbg(dev->gdev, "vid_%04x&pid_%04x&rev_%04x driver's ufx_data struct at %p\n",
1648*4882a593Smuzhiyun le16_to_cpu(usbdev->descriptor.idVendor),
1649*4882a593Smuzhiyun le16_to_cpu(usbdev->descriptor.idProduct),
1650*4882a593Smuzhiyun le16_to_cpu(usbdev->descriptor.bcdDevice), dev);
1651*4882a593Smuzhiyun dev_dbg(dev->gdev, "console enable=%d\n", console);
1652*4882a593Smuzhiyun dev_dbg(dev->gdev, "fb_defio enable=%d\n", fb_defio);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun if (!ufx_alloc_urb_list(dev, WRITES_IN_FLIGHT, MAX_TRANSFER)) {
1655*4882a593Smuzhiyun dev_err(dev->gdev, "ufx_alloc_urb_list failed\n");
1656*4882a593Smuzhiyun goto e_nomem;
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun /* We don't register a new USB class. Our client interface is fbdev */
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun /* allocates framebuffer driver structure, not framebuffer memory */
1662*4882a593Smuzhiyun info = framebuffer_alloc(0, &usbdev->dev);
1663*4882a593Smuzhiyun if (!info)
1664*4882a593Smuzhiyun goto e_nomem;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun dev->info = info;
1667*4882a593Smuzhiyun info->par = dev;
1668*4882a593Smuzhiyun info->pseudo_palette = dev->pseudo_palette;
1669*4882a593Smuzhiyun info->fbops = &ufx_ops;
1670*4882a593Smuzhiyun INIT_LIST_HEAD(&info->modelist);
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun retval = fb_alloc_cmap(&info->cmap, 256, 0);
1673*4882a593Smuzhiyun if (retval < 0) {
1674*4882a593Smuzhiyun dev_err(dev->gdev, "fb_alloc_cmap failed %x\n", retval);
1675*4882a593Smuzhiyun goto destroy_modedb;
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun retval = ufx_reg_read(dev, 0x3000, &id_rev);
1679*4882a593Smuzhiyun check_warn_goto_error(retval, "error %d reading 0x3000 register from device", retval);
1680*4882a593Smuzhiyun dev_dbg(dev->gdev, "ID_REV register value 0x%08x", id_rev);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun retval = ufx_reg_read(dev, 0x3004, &fpga_rev);
1683*4882a593Smuzhiyun check_warn_goto_error(retval, "error %d reading 0x3004 register from device", retval);
1684*4882a593Smuzhiyun dev_dbg(dev->gdev, "FPGA_REV register value 0x%08x", fpga_rev);
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun dev_dbg(dev->gdev, "resetting device");
1687*4882a593Smuzhiyun retval = ufx_lite_reset(dev);
1688*4882a593Smuzhiyun check_warn_goto_error(retval, "error %d resetting device", retval);
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun dev_dbg(dev->gdev, "configuring system clock");
1691*4882a593Smuzhiyun retval = ufx_config_sys_clk(dev);
1692*4882a593Smuzhiyun check_warn_goto_error(retval, "error %d configuring system clock", retval);
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun dev_dbg(dev->gdev, "configuring DDR2 controller");
1695*4882a593Smuzhiyun retval = ufx_config_ddr2(dev);
1696*4882a593Smuzhiyun check_warn_goto_error(retval, "error %d initialising DDR2 controller", retval);
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun dev_dbg(dev->gdev, "configuring I2C controller");
1699*4882a593Smuzhiyun retval = ufx_i2c_init(dev);
1700*4882a593Smuzhiyun check_warn_goto_error(retval, "error %d initialising I2C controller", retval);
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun dev_dbg(dev->gdev, "selecting display mode");
1703*4882a593Smuzhiyun retval = ufx_setup_modes(dev, info, NULL, 0);
1704*4882a593Smuzhiyun check_warn_goto_error(retval, "unable to find common mode for display and adapter");
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun retval = ufx_reg_set_bits(dev, 0x4000, 0x00000001);
1707*4882a593Smuzhiyun check_warn_goto_error(retval, "error %d enabling graphics engine", retval);
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun /* ready to begin using device */
1710*4882a593Smuzhiyun atomic_set(&dev->usb_active, 1);
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun dev_dbg(dev->gdev, "checking var");
1713*4882a593Smuzhiyun retval = ufx_ops_check_var(&info->var, info);
1714*4882a593Smuzhiyun check_warn_goto_error(retval, "error %d ufx_ops_check_var", retval);
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun dev_dbg(dev->gdev, "setting par");
1717*4882a593Smuzhiyun retval = ufx_ops_set_par(info);
1718*4882a593Smuzhiyun check_warn_goto_error(retval, "error %d ufx_ops_set_par", retval);
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun dev_dbg(dev->gdev, "registering framebuffer");
1721*4882a593Smuzhiyun retval = register_framebuffer(info);
1722*4882a593Smuzhiyun check_warn_goto_error(retval, "error %d register_framebuffer", retval);
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun dev_info(dev->gdev, "SMSC UDX USB device /dev/fb%d attached. %dx%d resolution."
1725*4882a593Smuzhiyun " Using %dK framebuffer memory\n", info->node,
1726*4882a593Smuzhiyun info->var.xres, info->var.yres, info->fix.smem_len >> 10);
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun return 0;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun error:
1731*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1732*4882a593Smuzhiyun destroy_modedb:
1733*4882a593Smuzhiyun fb_destroy_modedb(info->monspecs.modedb);
1734*4882a593Smuzhiyun vfree(info->screen_base);
1735*4882a593Smuzhiyun fb_destroy_modelist(&info->modelist);
1736*4882a593Smuzhiyun framebuffer_release(info);
1737*4882a593Smuzhiyun put_ref:
1738*4882a593Smuzhiyun kref_put(&dev->kref, ufx_free); /* ref for framebuffer */
1739*4882a593Smuzhiyun kref_put(&dev->kref, ufx_free); /* last ref from kref_init */
1740*4882a593Smuzhiyun return retval;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun e_nomem:
1743*4882a593Smuzhiyun retval = -ENOMEM;
1744*4882a593Smuzhiyun goto put_ref;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
ufx_usb_disconnect(struct usb_interface * interface)1747*4882a593Smuzhiyun static void ufx_usb_disconnect(struct usb_interface *interface)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun struct ufx_data *dev;
1750*4882a593Smuzhiyun struct fb_info *info;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun mutex_lock(&disconnect_mutex);
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun dev = usb_get_intfdata(interface);
1755*4882a593Smuzhiyun info = dev->info;
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun pr_debug("USB disconnect starting\n");
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun /* we virtualize until all fb clients release. Then we free */
1760*4882a593Smuzhiyun dev->virtualized = true;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun /* When non-active we'll update virtual framebuffer, but no new urbs */
1763*4882a593Smuzhiyun atomic_set(&dev->usb_active, 0);
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun usb_set_intfdata(interface, NULL);
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun /* if clients still have us open, will be freed on last close */
1768*4882a593Smuzhiyun if (dev->fb_count == 0)
1769*4882a593Smuzhiyun ufx_free_framebuffer(dev);
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun /* this function will wait for all in-flight urbs to complete */
1772*4882a593Smuzhiyun if (dev->urbs.count > 0)
1773*4882a593Smuzhiyun ufx_free_urb_list(dev);
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun pr_debug("freeing ufx_data %p", dev);
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun unregister_framebuffer(info);
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun mutex_unlock(&disconnect_mutex);
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun static struct usb_driver ufx_driver = {
1783*4882a593Smuzhiyun .name = "smscufx",
1784*4882a593Smuzhiyun .probe = ufx_usb_probe,
1785*4882a593Smuzhiyun .disconnect = ufx_usb_disconnect,
1786*4882a593Smuzhiyun .id_table = id_table,
1787*4882a593Smuzhiyun };
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun module_usb_driver(ufx_driver);
1790*4882a593Smuzhiyun
ufx_urb_completion(struct urb * urb)1791*4882a593Smuzhiyun static void ufx_urb_completion(struct urb *urb)
1792*4882a593Smuzhiyun {
1793*4882a593Smuzhiyun struct urb_node *unode = urb->context;
1794*4882a593Smuzhiyun struct ufx_data *dev = unode->dev;
1795*4882a593Smuzhiyun unsigned long flags;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun /* sync/async unlink faults aren't errors */
1798*4882a593Smuzhiyun if (urb->status) {
1799*4882a593Smuzhiyun if (!(urb->status == -ENOENT ||
1800*4882a593Smuzhiyun urb->status == -ECONNRESET ||
1801*4882a593Smuzhiyun urb->status == -ESHUTDOWN)) {
1802*4882a593Smuzhiyun pr_err("%s - nonzero write bulk status received: %d\n",
1803*4882a593Smuzhiyun __func__, urb->status);
1804*4882a593Smuzhiyun atomic_set(&dev->lost_pixels, 1);
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun urb->transfer_buffer_length = dev->urbs.size; /* reset to actual */
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun spin_lock_irqsave(&dev->urbs.lock, flags);
1811*4882a593Smuzhiyun list_add_tail(&unode->entry, &dev->urbs.list);
1812*4882a593Smuzhiyun dev->urbs.available++;
1813*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->urbs.lock, flags);
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun /* When using fb_defio, we deadlock if up() is called
1816*4882a593Smuzhiyun * while another is waiting. So queue to another process */
1817*4882a593Smuzhiyun if (fb_defio)
1818*4882a593Smuzhiyun schedule_delayed_work(&unode->release_urb_work, 0);
1819*4882a593Smuzhiyun else
1820*4882a593Smuzhiyun up(&dev->urbs.limit_sem);
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
ufx_free_urb_list(struct ufx_data * dev)1823*4882a593Smuzhiyun static void ufx_free_urb_list(struct ufx_data *dev)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun int count = dev->urbs.count;
1826*4882a593Smuzhiyun struct list_head *node;
1827*4882a593Smuzhiyun struct urb_node *unode;
1828*4882a593Smuzhiyun struct urb *urb;
1829*4882a593Smuzhiyun int ret;
1830*4882a593Smuzhiyun unsigned long flags;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun pr_debug("Waiting for completes and freeing all render urbs\n");
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun /* keep waiting and freeing, until we've got 'em all */
1835*4882a593Smuzhiyun while (count--) {
1836*4882a593Smuzhiyun /* Getting interrupted means a leak, but ok at shutdown*/
1837*4882a593Smuzhiyun ret = down_interruptible(&dev->urbs.limit_sem);
1838*4882a593Smuzhiyun if (ret)
1839*4882a593Smuzhiyun break;
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun spin_lock_irqsave(&dev->urbs.lock, flags);
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun node = dev->urbs.list.next; /* have reserved one with sem */
1844*4882a593Smuzhiyun list_del_init(node);
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->urbs.lock, flags);
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun unode = list_entry(node, struct urb_node, entry);
1849*4882a593Smuzhiyun urb = unode->urb;
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun /* Free each separately allocated piece */
1852*4882a593Smuzhiyun usb_free_coherent(urb->dev, dev->urbs.size,
1853*4882a593Smuzhiyun urb->transfer_buffer, urb->transfer_dma);
1854*4882a593Smuzhiyun usb_free_urb(urb);
1855*4882a593Smuzhiyun kfree(node);
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun
ufx_alloc_urb_list(struct ufx_data * dev,int count,size_t size)1859*4882a593Smuzhiyun static int ufx_alloc_urb_list(struct ufx_data *dev, int count, size_t size)
1860*4882a593Smuzhiyun {
1861*4882a593Smuzhiyun int i = 0;
1862*4882a593Smuzhiyun struct urb *urb;
1863*4882a593Smuzhiyun struct urb_node *unode;
1864*4882a593Smuzhiyun char *buf;
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun spin_lock_init(&dev->urbs.lock);
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun dev->urbs.size = size;
1869*4882a593Smuzhiyun INIT_LIST_HEAD(&dev->urbs.list);
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun while (i < count) {
1872*4882a593Smuzhiyun unode = kzalloc(sizeof(*unode), GFP_KERNEL);
1873*4882a593Smuzhiyun if (!unode)
1874*4882a593Smuzhiyun break;
1875*4882a593Smuzhiyun unode->dev = dev;
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun INIT_DELAYED_WORK(&unode->release_urb_work,
1878*4882a593Smuzhiyun ufx_release_urb_work);
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun urb = usb_alloc_urb(0, GFP_KERNEL);
1881*4882a593Smuzhiyun if (!urb) {
1882*4882a593Smuzhiyun kfree(unode);
1883*4882a593Smuzhiyun break;
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun unode->urb = urb;
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun buf = usb_alloc_coherent(dev->udev, size, GFP_KERNEL,
1888*4882a593Smuzhiyun &urb->transfer_dma);
1889*4882a593Smuzhiyun if (!buf) {
1890*4882a593Smuzhiyun kfree(unode);
1891*4882a593Smuzhiyun usb_free_urb(urb);
1892*4882a593Smuzhiyun break;
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun /* urb->transfer_buffer_length set to actual before submit */
1896*4882a593Smuzhiyun usb_fill_bulk_urb(urb, dev->udev, usb_sndbulkpipe(dev->udev, 1),
1897*4882a593Smuzhiyun buf, size, ufx_urb_completion, unode);
1898*4882a593Smuzhiyun urb->transfer_flags |= URB_NO_TRANSFER_DMA_MAP;
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun list_add_tail(&unode->entry, &dev->urbs.list);
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun i++;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun sema_init(&dev->urbs.limit_sem, i);
1906*4882a593Smuzhiyun dev->urbs.count = i;
1907*4882a593Smuzhiyun dev->urbs.available = i;
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun pr_debug("allocated %d %d byte urbs\n", i, (int) size);
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun return i;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun
ufx_get_urb(struct ufx_data * dev)1914*4882a593Smuzhiyun static struct urb *ufx_get_urb(struct ufx_data *dev)
1915*4882a593Smuzhiyun {
1916*4882a593Smuzhiyun int ret = 0;
1917*4882a593Smuzhiyun struct list_head *entry;
1918*4882a593Smuzhiyun struct urb_node *unode;
1919*4882a593Smuzhiyun struct urb *urb = NULL;
1920*4882a593Smuzhiyun unsigned long flags;
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun /* Wait for an in-flight buffer to complete and get re-queued */
1923*4882a593Smuzhiyun ret = down_timeout(&dev->urbs.limit_sem, GET_URB_TIMEOUT);
1924*4882a593Smuzhiyun if (ret) {
1925*4882a593Smuzhiyun atomic_set(&dev->lost_pixels, 1);
1926*4882a593Smuzhiyun pr_warn("wait for urb interrupted: %x available: %d\n",
1927*4882a593Smuzhiyun ret, dev->urbs.available);
1928*4882a593Smuzhiyun goto error;
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun spin_lock_irqsave(&dev->urbs.lock, flags);
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun BUG_ON(list_empty(&dev->urbs.list)); /* reserved one with limit_sem */
1934*4882a593Smuzhiyun entry = dev->urbs.list.next;
1935*4882a593Smuzhiyun list_del_init(entry);
1936*4882a593Smuzhiyun dev->urbs.available--;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->urbs.lock, flags);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun unode = list_entry(entry, struct urb_node, entry);
1941*4882a593Smuzhiyun urb = unode->urb;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun error:
1944*4882a593Smuzhiyun return urb;
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun
ufx_submit_urb(struct ufx_data * dev,struct urb * urb,size_t len)1947*4882a593Smuzhiyun static int ufx_submit_urb(struct ufx_data *dev, struct urb *urb, size_t len)
1948*4882a593Smuzhiyun {
1949*4882a593Smuzhiyun int ret;
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun BUG_ON(len > dev->urbs.size);
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun urb->transfer_buffer_length = len; /* set to actual payload len */
1954*4882a593Smuzhiyun ret = usb_submit_urb(urb, GFP_KERNEL);
1955*4882a593Smuzhiyun if (ret) {
1956*4882a593Smuzhiyun ufx_urb_completion(urb); /* because no one else will */
1957*4882a593Smuzhiyun atomic_set(&dev->lost_pixels, 1);
1958*4882a593Smuzhiyun pr_err("usb_submit_urb error %x\n", ret);
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun return ret;
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun module_param(console, bool, S_IWUSR | S_IRUSR | S_IWGRP | S_IRGRP);
1964*4882a593Smuzhiyun MODULE_PARM_DESC(console, "Allow fbcon to be used on this display");
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun module_param(fb_defio, bool, S_IWUSR | S_IRUSR | S_IWGRP | S_IRGRP);
1967*4882a593Smuzhiyun MODULE_PARM_DESC(fb_defio, "Enable fb_defio mmap support");
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
1970*4882a593Smuzhiyun MODULE_DESCRIPTION("SMSC UFX kernel framebuffer driver");
1971*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1972