xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/sm501fb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* linux/drivers/video/sm501fb.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2006 Simtec Electronics
5*4882a593Smuzhiyun  *	Vincent Sanders <vince@simtec.co.uk>
6*4882a593Smuzhiyun  *	Ben Dooks <ben@simtec.co.uk>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Framebuffer driver for the Silicon Motion SM501
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/string.h>
15*4882a593Smuzhiyun #include <linux/mm.h>
16*4882a593Smuzhiyun #include <linux/tty.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/fb.h>
20*4882a593Smuzhiyun #include <linux/init.h>
21*4882a593Smuzhiyun #include <linux/vmalloc.h>
22*4882a593Smuzhiyun #include <linux/dma-mapping.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/workqueue.h>
25*4882a593Smuzhiyun #include <linux/wait.h>
26*4882a593Smuzhiyun #include <linux/platform_device.h>
27*4882a593Smuzhiyun #include <linux/clk.h>
28*4882a593Smuzhiyun #include <linux/console.h>
29*4882a593Smuzhiyun #include <linux/io.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <linux/uaccess.h>
32*4882a593Smuzhiyun #include <asm/div64.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #ifdef CONFIG_PM
35*4882a593Smuzhiyun #include <linux/pm.h>
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <linux/sm501.h>
39*4882a593Smuzhiyun #include <linux/sm501-regs.h>
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #include "edid.h"
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static char *fb_mode = "640x480-16@60";
44*4882a593Smuzhiyun static unsigned long default_bpp = 16;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const struct fb_videomode sm501_default_mode = {
47*4882a593Smuzhiyun 	.refresh	= 60,
48*4882a593Smuzhiyun 	.xres		= 640,
49*4882a593Smuzhiyun 	.yres		= 480,
50*4882a593Smuzhiyun 	.pixclock	= 20833,
51*4882a593Smuzhiyun 	.left_margin	= 142,
52*4882a593Smuzhiyun 	.right_margin	= 13,
53*4882a593Smuzhiyun 	.upper_margin	= 21,
54*4882a593Smuzhiyun 	.lower_margin	= 1,
55*4882a593Smuzhiyun 	.hsync_len	= 69,
56*4882a593Smuzhiyun 	.vsync_len	= 3,
57*4882a593Smuzhiyun 	.sync		= FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
58*4882a593Smuzhiyun 	.vmode		= FB_VMODE_NONINTERLACED
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define NR_PALETTE	256
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun enum sm501_controller {
64*4882a593Smuzhiyun 	HEAD_CRT	= 0,
65*4882a593Smuzhiyun 	HEAD_PANEL	= 1,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* SM501 memory address.
69*4882a593Smuzhiyun  *
70*4882a593Smuzhiyun  * This structure is used to track memory usage within the SM501 framebuffer
71*4882a593Smuzhiyun  * allocation. The sm_addr field is stored as an offset as it is often used
72*4882a593Smuzhiyun  * against both the physical and mapped addresses.
73*4882a593Smuzhiyun  */
74*4882a593Smuzhiyun struct sm501_mem {
75*4882a593Smuzhiyun 	unsigned long	 size;
76*4882a593Smuzhiyun 	unsigned long	 sm_addr;	/* offset from base of sm501 fb. */
77*4882a593Smuzhiyun 	void __iomem	*k_addr;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* private data that is shared between all frambuffers* */
81*4882a593Smuzhiyun struct sm501fb_info {
82*4882a593Smuzhiyun 	struct device		*dev;
83*4882a593Smuzhiyun 	struct fb_info		*fb[2];		/* fb info for both heads */
84*4882a593Smuzhiyun 	struct resource		*fbmem_res;	/* framebuffer resource */
85*4882a593Smuzhiyun 	struct resource		*regs_res;	/* registers resource */
86*4882a593Smuzhiyun 	struct resource		*regs2d_res;	/* 2d registers resource */
87*4882a593Smuzhiyun 	struct sm501_platdata_fb *pdata;	/* our platform data */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	unsigned long		 pm_crt_ctrl;	/* pm: crt ctrl save */
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	int			 irq;
92*4882a593Smuzhiyun 	int			 swap_endian;	/* set to swap rgb=>bgr */
93*4882a593Smuzhiyun 	void __iomem		*regs;		/* remapped registers */
94*4882a593Smuzhiyun 	void __iomem		*regs2d;	/* 2d remapped registers */
95*4882a593Smuzhiyun 	void __iomem		*fbmem;		/* remapped framebuffer */
96*4882a593Smuzhiyun 	size_t			 fbmem_len;	/* length of remapped region */
97*4882a593Smuzhiyun 	u8 *edid_data;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* per-framebuffer private data */
101*4882a593Smuzhiyun struct sm501fb_par {
102*4882a593Smuzhiyun 	u32			 pseudo_palette[16];
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	enum sm501_controller	 head;
105*4882a593Smuzhiyun 	struct sm501_mem	 cursor;
106*4882a593Smuzhiyun 	struct sm501_mem	 screen;
107*4882a593Smuzhiyun 	struct fb_ops		 ops;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	void			*store_fb;
110*4882a593Smuzhiyun 	void			*store_cursor;
111*4882a593Smuzhiyun 	void __iomem		*cursor_regs;
112*4882a593Smuzhiyun 	struct sm501fb_info	*info;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* Helper functions */
116*4882a593Smuzhiyun 
h_total(struct fb_var_screeninfo * var)117*4882a593Smuzhiyun static inline int h_total(struct fb_var_screeninfo *var)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	return var->xres + var->left_margin +
120*4882a593Smuzhiyun 		var->right_margin + var->hsync_len;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
v_total(struct fb_var_screeninfo * var)123*4882a593Smuzhiyun static inline int v_total(struct fb_var_screeninfo *var)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	return var->yres + var->upper_margin +
126*4882a593Smuzhiyun 		var->lower_margin + var->vsync_len;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* sm501fb_sync_regs()
130*4882a593Smuzhiyun  *
131*4882a593Smuzhiyun  * This call is mainly for PCI bus systems where we need to
132*4882a593Smuzhiyun  * ensure that any writes to the bus are completed before the
133*4882a593Smuzhiyun  * next phase, or after completing a function.
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun 
sm501fb_sync_regs(struct sm501fb_info * info)136*4882a593Smuzhiyun static inline void sm501fb_sync_regs(struct sm501fb_info *info)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	smc501_readl(info->regs);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* sm501_alloc_mem
142*4882a593Smuzhiyun  *
143*4882a593Smuzhiyun  * This is an attempt to lay out memory for the two framebuffers and
144*4882a593Smuzhiyun  * everything else
145*4882a593Smuzhiyun  *
146*4882a593Smuzhiyun  * |fbmem_res->start					       fbmem_res->end|
147*4882a593Smuzhiyun  * |									     |
148*4882a593Smuzhiyun  * |fb[0].fix.smem_start    |	      |fb[1].fix.smem_start    |     2K	     |
149*4882a593Smuzhiyun  * |-> fb[0].fix.smem_len <-| spare   |-> fb[1].fix.smem_len <-|-> cursors <-|
150*4882a593Smuzhiyun  *
151*4882a593Smuzhiyun  * The "spare" space is for the 2d engine data
152*4882a593Smuzhiyun  * the fixed is space for the cursors (2x1Kbyte)
153*4882a593Smuzhiyun  *
154*4882a593Smuzhiyun  * we need to allocate memory for the 2D acceleration engine
155*4882a593Smuzhiyun  * command list and the data for the engine to deal with.
156*4882a593Smuzhiyun  *
157*4882a593Smuzhiyun  * - all allocations must be 128bit aligned
158*4882a593Smuzhiyun  * - cursors are 64x64x2 bits (1Kbyte)
159*4882a593Smuzhiyun  *
160*4882a593Smuzhiyun  */
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define SM501_MEMF_CURSOR		(1)
163*4882a593Smuzhiyun #define SM501_MEMF_PANEL		(2)
164*4882a593Smuzhiyun #define SM501_MEMF_CRT			(4)
165*4882a593Smuzhiyun #define SM501_MEMF_ACCEL		(8)
166*4882a593Smuzhiyun 
sm501_alloc_mem(struct sm501fb_info * inf,struct sm501_mem * mem,unsigned int why,size_t size,u32 smem_len)167*4882a593Smuzhiyun static int sm501_alloc_mem(struct sm501fb_info *inf, struct sm501_mem *mem,
168*4882a593Smuzhiyun 			   unsigned int why, size_t size, u32 smem_len)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	struct sm501fb_par *par;
171*4882a593Smuzhiyun 	struct fb_info *fbi;
172*4882a593Smuzhiyun 	unsigned int ptr;
173*4882a593Smuzhiyun 	unsigned int end;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	switch (why) {
176*4882a593Smuzhiyun 	case SM501_MEMF_CURSOR:
177*4882a593Smuzhiyun 		ptr = inf->fbmem_len - size;
178*4882a593Smuzhiyun 		inf->fbmem_len = ptr;	/* adjust available memory. */
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	case SM501_MEMF_PANEL:
182*4882a593Smuzhiyun 		if (size > inf->fbmem_len)
183*4882a593Smuzhiyun 			return -ENOMEM;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 		ptr = inf->fbmem_len - size;
186*4882a593Smuzhiyun 		fbi = inf->fb[HEAD_CRT];
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 		/* round down, some programs such as directfb do not draw
189*4882a593Smuzhiyun 		 * 0,0 correctly unless the start is aligned to a page start.
190*4882a593Smuzhiyun 		 */
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 		if (ptr > 0)
193*4882a593Smuzhiyun 			ptr &= ~(PAGE_SIZE - 1);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		if (fbi && ptr < smem_len)
196*4882a593Smuzhiyun 			return -ENOMEM;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		break;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	case SM501_MEMF_CRT:
201*4882a593Smuzhiyun 		ptr = 0;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		/* check to see if we have panel memory allocated
204*4882a593Smuzhiyun 		 * which would put an limit on available memory. */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		fbi = inf->fb[HEAD_PANEL];
207*4882a593Smuzhiyun 		if (fbi) {
208*4882a593Smuzhiyun 			par = fbi->par;
209*4882a593Smuzhiyun 			end = par->screen.k_addr ? par->screen.sm_addr : inf->fbmem_len;
210*4882a593Smuzhiyun 		} else
211*4882a593Smuzhiyun 			end = inf->fbmem_len;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 		if ((ptr + size) > end)
214*4882a593Smuzhiyun 			return -ENOMEM;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		break;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	case SM501_MEMF_ACCEL:
219*4882a593Smuzhiyun 		fbi = inf->fb[HEAD_CRT];
220*4882a593Smuzhiyun 		ptr = fbi ? smem_len : 0;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		fbi = inf->fb[HEAD_PANEL];
223*4882a593Smuzhiyun 		if (fbi) {
224*4882a593Smuzhiyun 			par = fbi->par;
225*4882a593Smuzhiyun 			end = par->screen.sm_addr;
226*4882a593Smuzhiyun 		} else
227*4882a593Smuzhiyun 			end = inf->fbmem_len;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		if ((ptr + size) > end)
230*4882a593Smuzhiyun 			return -ENOMEM;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 		break;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	default:
235*4882a593Smuzhiyun 		return -EINVAL;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	mem->size    = size;
239*4882a593Smuzhiyun 	mem->sm_addr = ptr;
240*4882a593Smuzhiyun 	mem->k_addr  = inf->fbmem + ptr;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	dev_dbg(inf->dev, "%s: result %08lx, %p - %u, %zd\n",
243*4882a593Smuzhiyun 		__func__, mem->sm_addr, mem->k_addr, why, size);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* sm501fb_ps_to_hz
249*4882a593Smuzhiyun  *
250*4882a593Smuzhiyun  * Converts a period in picoseconds to Hz.
251*4882a593Smuzhiyun  *
252*4882a593Smuzhiyun  * Note, we try to keep this in Hz to minimise rounding with
253*4882a593Smuzhiyun  * the limited PLL settings on the SM501.
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun 
sm501fb_ps_to_hz(unsigned long psvalue)256*4882a593Smuzhiyun static unsigned long sm501fb_ps_to_hz(unsigned long psvalue)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	unsigned long long numerator=1000000000000ULL;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* 10^12 / picosecond period gives frequency in Hz */
261*4882a593Smuzhiyun 	do_div(numerator, psvalue);
262*4882a593Smuzhiyun 	return (unsigned long)numerator;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /* sm501fb_hz_to_ps is identical to the opposite transform */
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define sm501fb_hz_to_ps(x) sm501fb_ps_to_hz(x)
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /* sm501fb_setup_gamma
270*4882a593Smuzhiyun  *
271*4882a593Smuzhiyun  * Programs a linear 1.0 gamma ramp in case the gamma
272*4882a593Smuzhiyun  * correction is enabled without programming anything else.
273*4882a593Smuzhiyun */
274*4882a593Smuzhiyun 
sm501fb_setup_gamma(struct sm501fb_info * fbi,unsigned long palette)275*4882a593Smuzhiyun static void sm501fb_setup_gamma(struct sm501fb_info *fbi,
276*4882a593Smuzhiyun 				unsigned long palette)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	unsigned long value = 0;
279*4882a593Smuzhiyun 	int offset;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* set gamma values */
282*4882a593Smuzhiyun 	for (offset = 0; offset < 256 * 4; offset += 4) {
283*4882a593Smuzhiyun 		smc501_writel(value, fbi->regs + palette + offset);
284*4882a593Smuzhiyun 		value += 0x010101; 	/* Advance RGB by 1,1,1.*/
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /* sm501fb_check_var
289*4882a593Smuzhiyun  *
290*4882a593Smuzhiyun  * check common variables for both panel and crt
291*4882a593Smuzhiyun */
292*4882a593Smuzhiyun 
sm501fb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)293*4882a593Smuzhiyun static int sm501fb_check_var(struct fb_var_screeninfo *var,
294*4882a593Smuzhiyun 			     struct fb_info *info)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
297*4882a593Smuzhiyun 	struct sm501fb_info *sm  = par->info;
298*4882a593Smuzhiyun 	unsigned long tmp;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* check we can fit these values into the registers */
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (var->hsync_len > 255 || var->vsync_len > 63)
303*4882a593Smuzhiyun 		return -EINVAL;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* hdisplay end and hsync start */
306*4882a593Smuzhiyun 	if ((var->xres + var->right_margin) > 4096)
307*4882a593Smuzhiyun 		return -EINVAL;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/* vdisplay end and vsync start */
310*4882a593Smuzhiyun 	if ((var->yres + var->lower_margin) > 2048)
311*4882a593Smuzhiyun 		return -EINVAL;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* hard limits of device */
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (h_total(var) > 4096 || v_total(var) > 2048)
316*4882a593Smuzhiyun 		return -EINVAL;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/* check our line length is going to be 128 bit aligned */
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	tmp = (var->xres * var->bits_per_pixel) / 8;
321*4882a593Smuzhiyun 	if ((tmp & 15) != 0)
322*4882a593Smuzhiyun 		return -EINVAL;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* check the virtual size */
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (var->xres_virtual > 4096 || var->yres_virtual > 2048)
327*4882a593Smuzhiyun 		return -EINVAL;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/* can cope with 8,16 or 32bpp */
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (var->bits_per_pixel <= 8)
332*4882a593Smuzhiyun 		var->bits_per_pixel = 8;
333*4882a593Smuzhiyun 	else if (var->bits_per_pixel <= 16)
334*4882a593Smuzhiyun 		var->bits_per_pixel = 16;
335*4882a593Smuzhiyun 	else if (var->bits_per_pixel == 24)
336*4882a593Smuzhiyun 		var->bits_per_pixel = 32;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* set r/g/b positions and validate bpp */
339*4882a593Smuzhiyun 	switch(var->bits_per_pixel) {
340*4882a593Smuzhiyun 	case 8:
341*4882a593Smuzhiyun 		var->red.length		= var->bits_per_pixel;
342*4882a593Smuzhiyun 		var->red.offset		= 0;
343*4882a593Smuzhiyun 		var->green.length	= var->bits_per_pixel;
344*4882a593Smuzhiyun 		var->green.offset	= 0;
345*4882a593Smuzhiyun 		var->blue.length	= var->bits_per_pixel;
346*4882a593Smuzhiyun 		var->blue.offset	= 0;
347*4882a593Smuzhiyun 		var->transp.length	= 0;
348*4882a593Smuzhiyun 		var->transp.offset	= 0;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 		break;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	case 16:
353*4882a593Smuzhiyun 		if (sm->pdata->flags & SM501_FBPD_SWAP_FB_ENDIAN) {
354*4882a593Smuzhiyun 			var->blue.offset	= 11;
355*4882a593Smuzhiyun 			var->green.offset	= 5;
356*4882a593Smuzhiyun 			var->red.offset		= 0;
357*4882a593Smuzhiyun 		} else {
358*4882a593Smuzhiyun 			var->red.offset		= 11;
359*4882a593Smuzhiyun 			var->green.offset	= 5;
360*4882a593Smuzhiyun 			var->blue.offset	= 0;
361*4882a593Smuzhiyun 		}
362*4882a593Smuzhiyun 		var->transp.offset	= 0;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		var->red.length		= 5;
365*4882a593Smuzhiyun 		var->green.length	= 6;
366*4882a593Smuzhiyun 		var->blue.length	= 5;
367*4882a593Smuzhiyun 		var->transp.length	= 0;
368*4882a593Smuzhiyun 		break;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	case 32:
371*4882a593Smuzhiyun 		if (sm->pdata->flags & SM501_FBPD_SWAP_FB_ENDIAN) {
372*4882a593Smuzhiyun 			var->transp.offset	= 0;
373*4882a593Smuzhiyun 			var->red.offset		= 8;
374*4882a593Smuzhiyun 			var->green.offset	= 16;
375*4882a593Smuzhiyun 			var->blue.offset	= 24;
376*4882a593Smuzhiyun 		} else {
377*4882a593Smuzhiyun 			var->transp.offset	= 24;
378*4882a593Smuzhiyun 			var->red.offset		= 16;
379*4882a593Smuzhiyun 			var->green.offset	= 8;
380*4882a593Smuzhiyun 			var->blue.offset	= 0;
381*4882a593Smuzhiyun 		}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 		var->red.length		= 8;
384*4882a593Smuzhiyun 		var->green.length	= 8;
385*4882a593Smuzhiyun 		var->blue.length	= 8;
386*4882a593Smuzhiyun 		var->transp.length	= 0;
387*4882a593Smuzhiyun 		break;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	default:
390*4882a593Smuzhiyun 		return -EINVAL;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /*
397*4882a593Smuzhiyun  * sm501fb_check_var_crt():
398*4882a593Smuzhiyun  *
399*4882a593Smuzhiyun  * check the parameters for the CRT head, and either bring them
400*4882a593Smuzhiyun  * back into range, or return -EINVAL.
401*4882a593Smuzhiyun */
402*4882a593Smuzhiyun 
sm501fb_check_var_crt(struct fb_var_screeninfo * var,struct fb_info * info)403*4882a593Smuzhiyun static int sm501fb_check_var_crt(struct fb_var_screeninfo *var,
404*4882a593Smuzhiyun 				 struct fb_info *info)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	return sm501fb_check_var(var, info);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /* sm501fb_check_var_pnl():
410*4882a593Smuzhiyun  *
411*4882a593Smuzhiyun  * check the parameters for the CRT head, and either bring them
412*4882a593Smuzhiyun  * back into range, or return -EINVAL.
413*4882a593Smuzhiyun */
414*4882a593Smuzhiyun 
sm501fb_check_var_pnl(struct fb_var_screeninfo * var,struct fb_info * info)415*4882a593Smuzhiyun static int sm501fb_check_var_pnl(struct fb_var_screeninfo *var,
416*4882a593Smuzhiyun 				 struct fb_info *info)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	return sm501fb_check_var(var, info);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun /* sm501fb_set_par_common
422*4882a593Smuzhiyun  *
423*4882a593Smuzhiyun  * set common registers for framebuffers
424*4882a593Smuzhiyun */
425*4882a593Smuzhiyun 
sm501fb_set_par_common(struct fb_info * info,struct fb_var_screeninfo * var)426*4882a593Smuzhiyun static int sm501fb_set_par_common(struct fb_info *info,
427*4882a593Smuzhiyun 				  struct fb_var_screeninfo *var)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
430*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
431*4882a593Smuzhiyun 	unsigned long pixclock;      /* pixelclock in Hz */
432*4882a593Smuzhiyun 	unsigned long sm501pixclock; /* pixelclock the 501 can achieve in Hz */
433*4882a593Smuzhiyun 	unsigned int mem_type;
434*4882a593Smuzhiyun 	unsigned int clock_type;
435*4882a593Smuzhiyun 	unsigned int head_addr;
436*4882a593Smuzhiyun 	unsigned int smem_len;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "%s: %dx%d, bpp = %d, virtual %dx%d\n",
439*4882a593Smuzhiyun 		__func__, var->xres, var->yres, var->bits_per_pixel,
440*4882a593Smuzhiyun 		var->xres_virtual, var->yres_virtual);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	switch (par->head) {
443*4882a593Smuzhiyun 	case HEAD_CRT:
444*4882a593Smuzhiyun 		mem_type = SM501_MEMF_CRT;
445*4882a593Smuzhiyun 		clock_type = SM501_CLOCK_V2XCLK;
446*4882a593Smuzhiyun 		head_addr = SM501_DC_CRT_FB_ADDR;
447*4882a593Smuzhiyun 		break;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	case HEAD_PANEL:
450*4882a593Smuzhiyun 		mem_type = SM501_MEMF_PANEL;
451*4882a593Smuzhiyun 		clock_type = SM501_CLOCK_P2XCLK;
452*4882a593Smuzhiyun 		head_addr = SM501_DC_PANEL_FB_ADDR;
453*4882a593Smuzhiyun 		break;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	default:
456*4882a593Smuzhiyun 		mem_type = 0;		/* stop compiler warnings */
457*4882a593Smuzhiyun 		head_addr = 0;
458*4882a593Smuzhiyun 		clock_type = 0;
459*4882a593Smuzhiyun 	}
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
462*4882a593Smuzhiyun 	case 8:
463*4882a593Smuzhiyun 		info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
464*4882a593Smuzhiyun 		break;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	case 16:
467*4882a593Smuzhiyun 		info->fix.visual = FB_VISUAL_TRUECOLOR;
468*4882a593Smuzhiyun 		break;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	case 32:
471*4882a593Smuzhiyun 		info->fix.visual = FB_VISUAL_TRUECOLOR;
472*4882a593Smuzhiyun 		break;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* allocate fb memory within 501 */
476*4882a593Smuzhiyun 	info->fix.line_length = (var->xres_virtual * var->bits_per_pixel)/8;
477*4882a593Smuzhiyun 	smem_len = info->fix.line_length * var->yres_virtual;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "%s: line length = %u\n", __func__,
480*4882a593Smuzhiyun 		info->fix.line_length);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	if (sm501_alloc_mem(fbi, &par->screen, mem_type, smem_len, smem_len)) {
483*4882a593Smuzhiyun 		dev_err(fbi->dev, "no memory available\n");
484*4882a593Smuzhiyun 		return -ENOMEM;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	mutex_lock(&info->mm_lock);
488*4882a593Smuzhiyun 	info->fix.smem_start = fbi->fbmem_res->start + par->screen.sm_addr;
489*4882a593Smuzhiyun 	info->fix.smem_len   = smem_len;
490*4882a593Smuzhiyun 	mutex_unlock(&info->mm_lock);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	info->screen_base = fbi->fbmem + par->screen.sm_addr;
493*4882a593Smuzhiyun 	info->screen_size = info->fix.smem_len;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	/* set start of framebuffer to the screen */
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	smc501_writel(par->screen.sm_addr | SM501_ADDR_FLIP,
498*4882a593Smuzhiyun 			fbi->regs + head_addr);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* program CRT clock  */
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	pixclock = sm501fb_ps_to_hz(var->pixclock);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	sm501pixclock = sm501_set_clock(fbi->dev->parent, clock_type,
505*4882a593Smuzhiyun 					pixclock);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* update fb layer with actual clock used */
508*4882a593Smuzhiyun 	var->pixclock = sm501fb_hz_to_ps(sm501pixclock);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "%s: pixclock(ps) = %u, pixclock(Hz)  = %lu, "
511*4882a593Smuzhiyun 	       "sm501pixclock = %lu,  error = %ld%%\n",
512*4882a593Smuzhiyun 	       __func__, var->pixclock, pixclock, sm501pixclock,
513*4882a593Smuzhiyun 	       ((pixclock - sm501pixclock)*100)/pixclock);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	return 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun /* sm501fb_set_par_geometry
519*4882a593Smuzhiyun  *
520*4882a593Smuzhiyun  * set the geometry registers for specified framebuffer.
521*4882a593Smuzhiyun */
522*4882a593Smuzhiyun 
sm501fb_set_par_geometry(struct fb_info * info,struct fb_var_screeninfo * var)523*4882a593Smuzhiyun static void sm501fb_set_par_geometry(struct fb_info *info,
524*4882a593Smuzhiyun 				     struct fb_var_screeninfo *var)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
527*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
528*4882a593Smuzhiyun 	void __iomem *base = fbi->regs;
529*4882a593Smuzhiyun 	unsigned long reg;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	if (par->head == HEAD_CRT)
532*4882a593Smuzhiyun 		base += SM501_DC_CRT_H_TOT;
533*4882a593Smuzhiyun 	else
534*4882a593Smuzhiyun 		base += SM501_DC_PANEL_H_TOT;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* set framebuffer width and display width */
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	reg = info->fix.line_length;
539*4882a593Smuzhiyun 	reg |= ((var->xres * var->bits_per_pixel)/8) << 16;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	smc501_writel(reg, fbi->regs + (par->head == HEAD_CRT ?
542*4882a593Smuzhiyun 		    SM501_DC_CRT_FB_OFFSET :  SM501_DC_PANEL_FB_OFFSET));
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	/* program horizontal total */
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	reg  = (h_total(var) - 1) << 16;
547*4882a593Smuzhiyun 	reg |= (var->xres - 1);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	smc501_writel(reg, base + SM501_OFF_DC_H_TOT);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/* program horizontal sync */
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	reg  = var->hsync_len << 16;
554*4882a593Smuzhiyun 	reg |= var->xres + var->right_margin - 1;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	smc501_writel(reg, base + SM501_OFF_DC_H_SYNC);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* program vertical total */
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	reg  = (v_total(var) - 1) << 16;
561*4882a593Smuzhiyun 	reg |= (var->yres - 1);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	smc501_writel(reg, base + SM501_OFF_DC_V_TOT);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* program vertical sync */
566*4882a593Smuzhiyun 	reg  = var->vsync_len << 16;
567*4882a593Smuzhiyun 	reg |= var->yres + var->lower_margin - 1;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	smc501_writel(reg, base + SM501_OFF_DC_V_SYNC);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun /* sm501fb_pan_crt
573*4882a593Smuzhiyun  *
574*4882a593Smuzhiyun  * pan the CRT display output within an virtual framebuffer
575*4882a593Smuzhiyun */
576*4882a593Smuzhiyun 
sm501fb_pan_crt(struct fb_var_screeninfo * var,struct fb_info * info)577*4882a593Smuzhiyun static int sm501fb_pan_crt(struct fb_var_screeninfo *var,
578*4882a593Smuzhiyun 			   struct fb_info *info)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
581*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
582*4882a593Smuzhiyun 	unsigned int bytes_pixel = info->var.bits_per_pixel / 8;
583*4882a593Smuzhiyun 	unsigned long reg;
584*4882a593Smuzhiyun 	unsigned long xoffs;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	xoffs = var->xoffset * bytes_pixel;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	reg = smc501_readl(fbi->regs + SM501_DC_CRT_CONTROL);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	reg &= ~SM501_DC_CRT_CONTROL_PIXEL_MASK;
591*4882a593Smuzhiyun 	reg |= ((xoffs & 15) / bytes_pixel) << 4;
592*4882a593Smuzhiyun 	smc501_writel(reg, fbi->regs + SM501_DC_CRT_CONTROL);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	reg = (par->screen.sm_addr + xoffs +
595*4882a593Smuzhiyun 	       var->yoffset * info->fix.line_length);
596*4882a593Smuzhiyun 	smc501_writel(reg | SM501_ADDR_FLIP, fbi->regs + SM501_DC_CRT_FB_ADDR);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	sm501fb_sync_regs(fbi);
599*4882a593Smuzhiyun 	return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun /* sm501fb_pan_pnl
603*4882a593Smuzhiyun  *
604*4882a593Smuzhiyun  * pan the panel display output within an virtual framebuffer
605*4882a593Smuzhiyun */
606*4882a593Smuzhiyun 
sm501fb_pan_pnl(struct fb_var_screeninfo * var,struct fb_info * info)607*4882a593Smuzhiyun static int sm501fb_pan_pnl(struct fb_var_screeninfo *var,
608*4882a593Smuzhiyun 			   struct fb_info *info)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
611*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
612*4882a593Smuzhiyun 	unsigned long reg;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	reg = var->xoffset | (info->var.xres_virtual << 16);
615*4882a593Smuzhiyun 	smc501_writel(reg, fbi->regs + SM501_DC_PANEL_FB_WIDTH);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	reg = var->yoffset | (info->var.yres_virtual << 16);
618*4882a593Smuzhiyun 	smc501_writel(reg, fbi->regs + SM501_DC_PANEL_FB_HEIGHT);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	sm501fb_sync_regs(fbi);
621*4882a593Smuzhiyun 	return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /* sm501fb_set_par_crt
625*4882a593Smuzhiyun  *
626*4882a593Smuzhiyun  * Set the CRT video mode from the fb_info structure
627*4882a593Smuzhiyun */
628*4882a593Smuzhiyun 
sm501fb_set_par_crt(struct fb_info * info)629*4882a593Smuzhiyun static int sm501fb_set_par_crt(struct fb_info *info)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
632*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
633*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &info->var;
634*4882a593Smuzhiyun 	unsigned long control;       /* control register */
635*4882a593Smuzhiyun 	int ret;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* activate new configuration */
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "%s(%p)\n", __func__, info);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* enable CRT DAC - note 0 is on!*/
642*4882a593Smuzhiyun 	sm501_misc_control(fbi->dev->parent, 0, SM501_MISC_DAC_POWER);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	control = smc501_readl(fbi->regs + SM501_DC_CRT_CONTROL);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	control &= (SM501_DC_CRT_CONTROL_PIXEL_MASK |
647*4882a593Smuzhiyun 		    SM501_DC_CRT_CONTROL_GAMMA |
648*4882a593Smuzhiyun 		    SM501_DC_CRT_CONTROL_BLANK |
649*4882a593Smuzhiyun 		    SM501_DC_CRT_CONTROL_SEL |
650*4882a593Smuzhiyun 		    SM501_DC_CRT_CONTROL_CP |
651*4882a593Smuzhiyun 		    SM501_DC_CRT_CONTROL_TVP);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	/* set the sync polarities before we check data source  */
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if ((var->sync & FB_SYNC_HOR_HIGH_ACT) == 0)
656*4882a593Smuzhiyun 		control |= SM501_DC_CRT_CONTROL_HSP;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	if ((var->sync & FB_SYNC_VERT_HIGH_ACT) == 0)
659*4882a593Smuzhiyun 		control |= SM501_DC_CRT_CONTROL_VSP;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if ((control & SM501_DC_CRT_CONTROL_SEL) == 0) {
662*4882a593Smuzhiyun 		/* the head is displaying panel data... */
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 		sm501_alloc_mem(fbi, &par->screen, SM501_MEMF_CRT, 0,
665*4882a593Smuzhiyun 				info->fix.smem_len);
666*4882a593Smuzhiyun 		goto out_update;
667*4882a593Smuzhiyun 	}
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	ret = sm501fb_set_par_common(info, var);
670*4882a593Smuzhiyun 	if (ret) {
671*4882a593Smuzhiyun 		dev_err(fbi->dev, "failed to set common parameters\n");
672*4882a593Smuzhiyun 		return ret;
673*4882a593Smuzhiyun 	}
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	sm501fb_pan_crt(var, info);
676*4882a593Smuzhiyun 	sm501fb_set_par_geometry(info, var);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	control |= SM501_FIFO_3;	/* fill if >3 free slots */
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	switch(var->bits_per_pixel) {
681*4882a593Smuzhiyun 	case 8:
682*4882a593Smuzhiyun 		control |= SM501_DC_CRT_CONTROL_8BPP;
683*4882a593Smuzhiyun 		break;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	case 16:
686*4882a593Smuzhiyun 		control |= SM501_DC_CRT_CONTROL_16BPP;
687*4882a593Smuzhiyun 		sm501fb_setup_gamma(fbi, SM501_DC_CRT_PALETTE);
688*4882a593Smuzhiyun 		break;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	case 32:
691*4882a593Smuzhiyun 		control |= SM501_DC_CRT_CONTROL_32BPP;
692*4882a593Smuzhiyun 		sm501fb_setup_gamma(fbi, SM501_DC_CRT_PALETTE);
693*4882a593Smuzhiyun 		break;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	default:
696*4882a593Smuzhiyun 		BUG();
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	control |= SM501_DC_CRT_CONTROL_SEL;	/* CRT displays CRT data */
700*4882a593Smuzhiyun 	control |= SM501_DC_CRT_CONTROL_TE;	/* enable CRT timing */
701*4882a593Smuzhiyun 	control |= SM501_DC_CRT_CONTROL_ENABLE;	/* enable CRT plane */
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun  out_update:
704*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "new control is %08lx\n", control);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	smc501_writel(control, fbi->regs + SM501_DC_CRT_CONTROL);
707*4882a593Smuzhiyun 	sm501fb_sync_regs(fbi);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
sm501fb_panel_power(struct sm501fb_info * fbi,int to)712*4882a593Smuzhiyun static void sm501fb_panel_power(struct sm501fb_info *fbi, int to)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	unsigned long control;
715*4882a593Smuzhiyun 	void __iomem *ctrl_reg = fbi->regs + SM501_DC_PANEL_CONTROL;
716*4882a593Smuzhiyun 	struct sm501_platdata_fbsub *pd = fbi->pdata->fb_pnl;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	control = smc501_readl(ctrl_reg);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	if (to && (control & SM501_DC_PANEL_CONTROL_VDD) == 0) {
721*4882a593Smuzhiyun 		/* enable panel power */
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		control |= SM501_DC_PANEL_CONTROL_VDD;	/* FPVDDEN */
724*4882a593Smuzhiyun 		smc501_writel(control, ctrl_reg);
725*4882a593Smuzhiyun 		sm501fb_sync_regs(fbi);
726*4882a593Smuzhiyun 		mdelay(10);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 		control |= SM501_DC_PANEL_CONTROL_DATA;	/* DATA */
729*4882a593Smuzhiyun 		smc501_writel(control, ctrl_reg);
730*4882a593Smuzhiyun 		sm501fb_sync_regs(fbi);
731*4882a593Smuzhiyun 		mdelay(10);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 		/* VBIASEN */
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		if (!(pd->flags & SM501FB_FLAG_PANEL_NO_VBIASEN)) {
736*4882a593Smuzhiyun 			if (pd->flags & SM501FB_FLAG_PANEL_INV_VBIASEN)
737*4882a593Smuzhiyun 				control &= ~SM501_DC_PANEL_CONTROL_BIAS;
738*4882a593Smuzhiyun 			else
739*4882a593Smuzhiyun 				control |= SM501_DC_PANEL_CONTROL_BIAS;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 			smc501_writel(control, ctrl_reg);
742*4882a593Smuzhiyun 			sm501fb_sync_regs(fbi);
743*4882a593Smuzhiyun 			mdelay(10);
744*4882a593Smuzhiyun 		}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 		if (!(pd->flags & SM501FB_FLAG_PANEL_NO_FPEN)) {
747*4882a593Smuzhiyun 			if (pd->flags & SM501FB_FLAG_PANEL_INV_FPEN)
748*4882a593Smuzhiyun 				control &= ~SM501_DC_PANEL_CONTROL_FPEN;
749*4882a593Smuzhiyun 			else
750*4882a593Smuzhiyun 				control |= SM501_DC_PANEL_CONTROL_FPEN;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 			smc501_writel(control, ctrl_reg);
753*4882a593Smuzhiyun 			sm501fb_sync_regs(fbi);
754*4882a593Smuzhiyun 			mdelay(10);
755*4882a593Smuzhiyun 		}
756*4882a593Smuzhiyun 	} else if (!to && (control & SM501_DC_PANEL_CONTROL_VDD) != 0) {
757*4882a593Smuzhiyun 		/* disable panel power */
758*4882a593Smuzhiyun 		if (!(pd->flags & SM501FB_FLAG_PANEL_NO_FPEN)) {
759*4882a593Smuzhiyun 			if (pd->flags & SM501FB_FLAG_PANEL_INV_FPEN)
760*4882a593Smuzhiyun 				control |= SM501_DC_PANEL_CONTROL_FPEN;
761*4882a593Smuzhiyun 			else
762*4882a593Smuzhiyun 				control &= ~SM501_DC_PANEL_CONTROL_FPEN;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 			smc501_writel(control, ctrl_reg);
765*4882a593Smuzhiyun 			sm501fb_sync_regs(fbi);
766*4882a593Smuzhiyun 			mdelay(10);
767*4882a593Smuzhiyun 		}
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 		if (!(pd->flags & SM501FB_FLAG_PANEL_NO_VBIASEN)) {
770*4882a593Smuzhiyun 			if (pd->flags & SM501FB_FLAG_PANEL_INV_VBIASEN)
771*4882a593Smuzhiyun 				control |= SM501_DC_PANEL_CONTROL_BIAS;
772*4882a593Smuzhiyun 			else
773*4882a593Smuzhiyun 				control &= ~SM501_DC_PANEL_CONTROL_BIAS;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 			smc501_writel(control, ctrl_reg);
776*4882a593Smuzhiyun 			sm501fb_sync_regs(fbi);
777*4882a593Smuzhiyun 			mdelay(10);
778*4882a593Smuzhiyun 		}
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 		control &= ~SM501_DC_PANEL_CONTROL_DATA;
781*4882a593Smuzhiyun 		smc501_writel(control, ctrl_reg);
782*4882a593Smuzhiyun 		sm501fb_sync_regs(fbi);
783*4882a593Smuzhiyun 		mdelay(10);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		control &= ~SM501_DC_PANEL_CONTROL_VDD;
786*4882a593Smuzhiyun 		smc501_writel(control, ctrl_reg);
787*4882a593Smuzhiyun 		sm501fb_sync_regs(fbi);
788*4882a593Smuzhiyun 		mdelay(10);
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	sm501fb_sync_regs(fbi);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun /* sm501fb_set_par_pnl
795*4882a593Smuzhiyun  *
796*4882a593Smuzhiyun  * Set the panel video mode from the fb_info structure
797*4882a593Smuzhiyun */
798*4882a593Smuzhiyun 
sm501fb_set_par_pnl(struct fb_info * info)799*4882a593Smuzhiyun static int sm501fb_set_par_pnl(struct fb_info *info)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
802*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
803*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &info->var;
804*4882a593Smuzhiyun 	unsigned long control;
805*4882a593Smuzhiyun 	unsigned long reg;
806*4882a593Smuzhiyun 	int ret;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "%s(%p)\n", __func__, info);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	/* activate this new configuration */
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	ret = sm501fb_set_par_common(info, var);
813*4882a593Smuzhiyun 	if (ret)
814*4882a593Smuzhiyun 		return ret;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	sm501fb_pan_pnl(var, info);
817*4882a593Smuzhiyun 	sm501fb_set_par_geometry(info, var);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	/* update control register */
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	control = smc501_readl(fbi->regs + SM501_DC_PANEL_CONTROL);
822*4882a593Smuzhiyun 	control &= (SM501_DC_PANEL_CONTROL_GAMMA |
823*4882a593Smuzhiyun 		    SM501_DC_PANEL_CONTROL_VDD  |
824*4882a593Smuzhiyun 		    SM501_DC_PANEL_CONTROL_DATA |
825*4882a593Smuzhiyun 		    SM501_DC_PANEL_CONTROL_BIAS |
826*4882a593Smuzhiyun 		    SM501_DC_PANEL_CONTROL_FPEN |
827*4882a593Smuzhiyun 		    SM501_DC_PANEL_CONTROL_CP |
828*4882a593Smuzhiyun 		    SM501_DC_PANEL_CONTROL_CK |
829*4882a593Smuzhiyun 		    SM501_DC_PANEL_CONTROL_HP |
830*4882a593Smuzhiyun 		    SM501_DC_PANEL_CONTROL_VP |
831*4882a593Smuzhiyun 		    SM501_DC_PANEL_CONTROL_HPD |
832*4882a593Smuzhiyun 		    SM501_DC_PANEL_CONTROL_VPD);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	control |= SM501_FIFO_3;	/* fill if >3 free slots */
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	switch(var->bits_per_pixel) {
837*4882a593Smuzhiyun 	case 8:
838*4882a593Smuzhiyun 		control |= SM501_DC_PANEL_CONTROL_8BPP;
839*4882a593Smuzhiyun 		break;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	case 16:
842*4882a593Smuzhiyun 		control |= SM501_DC_PANEL_CONTROL_16BPP;
843*4882a593Smuzhiyun 		sm501fb_setup_gamma(fbi, SM501_DC_PANEL_PALETTE);
844*4882a593Smuzhiyun 		break;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	case 32:
847*4882a593Smuzhiyun 		control |= SM501_DC_PANEL_CONTROL_32BPP;
848*4882a593Smuzhiyun 		sm501fb_setup_gamma(fbi, SM501_DC_PANEL_PALETTE);
849*4882a593Smuzhiyun 		break;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	default:
852*4882a593Smuzhiyun 		BUG();
853*4882a593Smuzhiyun 	}
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	smc501_writel(0x0, fbi->regs + SM501_DC_PANEL_PANNING_CONTROL);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* panel plane top left and bottom right location */
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	smc501_writel(0x00, fbi->regs + SM501_DC_PANEL_TL_LOC);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	reg  = var->xres - 1;
862*4882a593Smuzhiyun 	reg |= (var->yres - 1) << 16;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	smc501_writel(reg, fbi->regs + SM501_DC_PANEL_BR_LOC);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	/* program panel control register */
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	control |= SM501_DC_PANEL_CONTROL_TE;	/* enable PANEL timing */
869*4882a593Smuzhiyun 	control |= SM501_DC_PANEL_CONTROL_EN;	/* enable PANEL gfx plane */
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	if ((var->sync & FB_SYNC_HOR_HIGH_ACT) == 0)
872*4882a593Smuzhiyun 		control |= SM501_DC_PANEL_CONTROL_HSP;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	if ((var->sync & FB_SYNC_VERT_HIGH_ACT) == 0)
875*4882a593Smuzhiyun 		control |= SM501_DC_PANEL_CONTROL_VSP;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	smc501_writel(control, fbi->regs + SM501_DC_PANEL_CONTROL);
878*4882a593Smuzhiyun 	sm501fb_sync_regs(fbi);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* ensure the panel interface is not tristated at this point */
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	sm501_modify_reg(fbi->dev->parent, SM501_SYSTEM_CONTROL,
883*4882a593Smuzhiyun 			 0, SM501_SYSCTRL_PANEL_TRISTATE);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	/* power the panel up */
886*4882a593Smuzhiyun 	sm501fb_panel_power(fbi, 1);
887*4882a593Smuzhiyun 	return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun /* chan_to_field
892*4882a593Smuzhiyun  *
893*4882a593Smuzhiyun  * convert a colour value into a field position
894*4882a593Smuzhiyun  *
895*4882a593Smuzhiyun  * from pxafb.c
896*4882a593Smuzhiyun */
897*4882a593Smuzhiyun 
chan_to_field(unsigned int chan,struct fb_bitfield * bf)898*4882a593Smuzhiyun static inline unsigned int chan_to_field(unsigned int chan,
899*4882a593Smuzhiyun 					 struct fb_bitfield *bf)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun 	chan &= 0xffff;
902*4882a593Smuzhiyun 	chan >>= 16 - bf->length;
903*4882a593Smuzhiyun 	return chan << bf->offset;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun /* sm501fb_setcolreg
907*4882a593Smuzhiyun  *
908*4882a593Smuzhiyun  * set the colour mapping for modes that support palettised data
909*4882a593Smuzhiyun */
910*4882a593Smuzhiyun 
sm501fb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)911*4882a593Smuzhiyun static int sm501fb_setcolreg(unsigned regno,
912*4882a593Smuzhiyun 			     unsigned red, unsigned green, unsigned blue,
913*4882a593Smuzhiyun 			     unsigned transp, struct fb_info *info)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
916*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
917*4882a593Smuzhiyun 	void __iomem *base = fbi->regs;
918*4882a593Smuzhiyun 	unsigned int val;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	if (par->head == HEAD_CRT)
921*4882a593Smuzhiyun 		base += SM501_DC_CRT_PALETTE;
922*4882a593Smuzhiyun 	else
923*4882a593Smuzhiyun 		base += SM501_DC_PANEL_PALETTE;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	switch (info->fix.visual) {
926*4882a593Smuzhiyun 	case FB_VISUAL_TRUECOLOR:
927*4882a593Smuzhiyun 		/* true-colour, use pseuo-palette */
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 		if (regno < 16) {
930*4882a593Smuzhiyun 			u32 *pal = par->pseudo_palette;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 			val  = chan_to_field(red,   &info->var.red);
933*4882a593Smuzhiyun 			val |= chan_to_field(green, &info->var.green);
934*4882a593Smuzhiyun 			val |= chan_to_field(blue,  &info->var.blue);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 			pal[regno] = val;
937*4882a593Smuzhiyun 		}
938*4882a593Smuzhiyun 		break;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	case FB_VISUAL_PSEUDOCOLOR:
941*4882a593Smuzhiyun 		if (regno < 256) {
942*4882a593Smuzhiyun 			val = (red >> 8) << 16;
943*4882a593Smuzhiyun 			val |= (green >> 8) << 8;
944*4882a593Smuzhiyun 			val |= blue >> 8;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 			smc501_writel(val, base + (regno * 4));
947*4882a593Smuzhiyun 		}
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 		break;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	default:
952*4882a593Smuzhiyun 		return 1;   /* unknown type */
953*4882a593Smuzhiyun 	}
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	return 0;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun /* sm501fb_blank_pnl
959*4882a593Smuzhiyun  *
960*4882a593Smuzhiyun  * Blank or un-blank the panel interface
961*4882a593Smuzhiyun */
962*4882a593Smuzhiyun 
sm501fb_blank_pnl(int blank_mode,struct fb_info * info)963*4882a593Smuzhiyun static int sm501fb_blank_pnl(int blank_mode, struct fb_info *info)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
966*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "%s(mode=%d, %p)\n", __func__, blank_mode, info);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	switch (blank_mode) {
971*4882a593Smuzhiyun 	case FB_BLANK_POWERDOWN:
972*4882a593Smuzhiyun 		sm501fb_panel_power(fbi, 0);
973*4882a593Smuzhiyun 		break;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	case FB_BLANK_UNBLANK:
976*4882a593Smuzhiyun 		sm501fb_panel_power(fbi, 1);
977*4882a593Smuzhiyun 		break;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	case FB_BLANK_NORMAL:
980*4882a593Smuzhiyun 	case FB_BLANK_VSYNC_SUSPEND:
981*4882a593Smuzhiyun 	case FB_BLANK_HSYNC_SUSPEND:
982*4882a593Smuzhiyun 	default:
983*4882a593Smuzhiyun 		return 1;
984*4882a593Smuzhiyun 	}
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	return 0;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun /* sm501fb_blank_crt
990*4882a593Smuzhiyun  *
991*4882a593Smuzhiyun  * Blank or un-blank the crt interface
992*4882a593Smuzhiyun */
993*4882a593Smuzhiyun 
sm501fb_blank_crt(int blank_mode,struct fb_info * info)994*4882a593Smuzhiyun static int sm501fb_blank_crt(int blank_mode, struct fb_info *info)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
997*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
998*4882a593Smuzhiyun 	unsigned long ctrl;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "%s(mode=%d, %p)\n", __func__, blank_mode, info);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	ctrl = smc501_readl(fbi->regs + SM501_DC_CRT_CONTROL);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	switch (blank_mode) {
1005*4882a593Smuzhiyun 	case FB_BLANK_POWERDOWN:
1006*4882a593Smuzhiyun 		ctrl &= ~SM501_DC_CRT_CONTROL_ENABLE;
1007*4882a593Smuzhiyun 		sm501_misc_control(fbi->dev->parent, SM501_MISC_DAC_POWER, 0);
1008*4882a593Smuzhiyun 		fallthrough;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	case FB_BLANK_NORMAL:
1011*4882a593Smuzhiyun 		ctrl |= SM501_DC_CRT_CONTROL_BLANK;
1012*4882a593Smuzhiyun 		break;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	case FB_BLANK_UNBLANK:
1015*4882a593Smuzhiyun 		ctrl &= ~SM501_DC_CRT_CONTROL_BLANK;
1016*4882a593Smuzhiyun 		ctrl |=  SM501_DC_CRT_CONTROL_ENABLE;
1017*4882a593Smuzhiyun 		sm501_misc_control(fbi->dev->parent, 0, SM501_MISC_DAC_POWER);
1018*4882a593Smuzhiyun 		break;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	case FB_BLANK_VSYNC_SUSPEND:
1021*4882a593Smuzhiyun 	case FB_BLANK_HSYNC_SUSPEND:
1022*4882a593Smuzhiyun 	default:
1023*4882a593Smuzhiyun 		return 1;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	}
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	smc501_writel(ctrl, fbi->regs + SM501_DC_CRT_CONTROL);
1028*4882a593Smuzhiyun 	sm501fb_sync_regs(fbi);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	return 0;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun /* sm501fb_cursor
1034*4882a593Smuzhiyun  *
1035*4882a593Smuzhiyun  * set or change the hardware cursor parameters
1036*4882a593Smuzhiyun */
1037*4882a593Smuzhiyun 
sm501fb_cursor(struct fb_info * info,struct fb_cursor * cursor)1038*4882a593Smuzhiyun static int sm501fb_cursor(struct fb_info *info, struct fb_cursor *cursor)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
1041*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
1042*4882a593Smuzhiyun 	void __iomem *base = fbi->regs;
1043*4882a593Smuzhiyun 	unsigned long hwc_addr;
1044*4882a593Smuzhiyun 	unsigned long fg, bg;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	dev_dbg(fbi->dev, "%s(%p,%p)\n", __func__, info, cursor);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	if (par->head == HEAD_CRT)
1049*4882a593Smuzhiyun 		base += SM501_DC_CRT_HWC_BASE;
1050*4882a593Smuzhiyun 	else
1051*4882a593Smuzhiyun 		base += SM501_DC_PANEL_HWC_BASE;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	/* check not being asked to exceed capabilities */
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	if (cursor->image.width > 64)
1056*4882a593Smuzhiyun 		return -EINVAL;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	if (cursor->image.height > 64)
1059*4882a593Smuzhiyun 		return -EINVAL;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	if (cursor->image.depth > 1)
1062*4882a593Smuzhiyun 		return -EINVAL;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	hwc_addr = smc501_readl(base + SM501_OFF_HWC_ADDR);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	if (cursor->enable)
1067*4882a593Smuzhiyun 		smc501_writel(hwc_addr | SM501_HWC_EN,
1068*4882a593Smuzhiyun 				base + SM501_OFF_HWC_ADDR);
1069*4882a593Smuzhiyun 	else
1070*4882a593Smuzhiyun 		smc501_writel(hwc_addr & ~SM501_HWC_EN,
1071*4882a593Smuzhiyun 				base + SM501_OFF_HWC_ADDR);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	/* set data */
1074*4882a593Smuzhiyun 	if (cursor->set & FB_CUR_SETPOS) {
1075*4882a593Smuzhiyun 		unsigned int x = cursor->image.dx;
1076*4882a593Smuzhiyun 		unsigned int y = cursor->image.dy;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 		if (x >= 2048 || y >= 2048 )
1079*4882a593Smuzhiyun 			return -EINVAL;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 		dev_dbg(fbi->dev, "set position %d,%d\n", x, y);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 		//y += cursor->image.height;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 		smc501_writel(x | (y << 16), base + SM501_OFF_HWC_LOC);
1086*4882a593Smuzhiyun 	}
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	if (cursor->set & FB_CUR_SETCMAP) {
1089*4882a593Smuzhiyun 		unsigned int bg_col = cursor->image.bg_color;
1090*4882a593Smuzhiyun 		unsigned int fg_col = cursor->image.fg_color;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 		dev_dbg(fbi->dev, "%s: update cmap (%08x,%08x)\n",
1093*4882a593Smuzhiyun 			__func__, bg_col, fg_col);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 		bg = ((info->cmap.red[bg_col] & 0xF8) << 8) |
1096*4882a593Smuzhiyun 			((info->cmap.green[bg_col] & 0xFC) << 3) |
1097*4882a593Smuzhiyun 			((info->cmap.blue[bg_col] & 0xF8) >> 3);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 		fg = ((info->cmap.red[fg_col] & 0xF8) << 8) |
1100*4882a593Smuzhiyun 			((info->cmap.green[fg_col] & 0xFC) << 3) |
1101*4882a593Smuzhiyun 			((info->cmap.blue[fg_col] & 0xF8) >> 3);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 		dev_dbg(fbi->dev, "fgcol %08lx, bgcol %08lx\n", fg, bg);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 		smc501_writel(bg, base + SM501_OFF_HWC_COLOR_1_2);
1106*4882a593Smuzhiyun 		smc501_writel(fg, base + SM501_OFF_HWC_COLOR_3);
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (cursor->set & FB_CUR_SETSIZE ||
1110*4882a593Smuzhiyun 	    cursor->set & (FB_CUR_SETIMAGE | FB_CUR_SETSHAPE)) {
1111*4882a593Smuzhiyun 		/* SM501 cursor is a two bpp 64x64 bitmap this routine
1112*4882a593Smuzhiyun 		 * clears it to transparent then combines the cursor
1113*4882a593Smuzhiyun 		 * shape plane with the colour plane to set the
1114*4882a593Smuzhiyun 		 * cursor */
1115*4882a593Smuzhiyun 		int x, y;
1116*4882a593Smuzhiyun 		const unsigned char *pcol = cursor->image.data;
1117*4882a593Smuzhiyun 		const unsigned char *pmsk = cursor->mask;
1118*4882a593Smuzhiyun 		void __iomem   *dst = par->cursor.k_addr;
1119*4882a593Smuzhiyun 		unsigned char  dcol = 0;
1120*4882a593Smuzhiyun 		unsigned char  dmsk = 0;
1121*4882a593Smuzhiyun 		unsigned int   op;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 		dev_dbg(fbi->dev, "%s: setting shape (%d,%d)\n",
1124*4882a593Smuzhiyun 			__func__, cursor->image.width, cursor->image.height);
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 		for (op = 0; op < (64*64*2)/8; op+=4)
1127*4882a593Smuzhiyun 			smc501_writel(0x0, dst + op);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 		for (y = 0; y < cursor->image.height; y++) {
1130*4882a593Smuzhiyun 			for (x = 0; x < cursor->image.width; x++) {
1131*4882a593Smuzhiyun 				if ((x % 8) == 0) {
1132*4882a593Smuzhiyun 					dcol = *pcol++;
1133*4882a593Smuzhiyun 					dmsk = *pmsk++;
1134*4882a593Smuzhiyun 				} else {
1135*4882a593Smuzhiyun 					dcol >>= 1;
1136*4882a593Smuzhiyun 					dmsk >>= 1;
1137*4882a593Smuzhiyun 				}
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 				if (dmsk & 1) {
1140*4882a593Smuzhiyun 					op = (dcol & 1) ? 1 : 3;
1141*4882a593Smuzhiyun 					op <<= ((x % 4) * 2);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 					op |= readb(dst + (x / 4));
1144*4882a593Smuzhiyun 					writeb(op, dst + (x / 4));
1145*4882a593Smuzhiyun 				}
1146*4882a593Smuzhiyun 			}
1147*4882a593Smuzhiyun 			dst += (64*2)/8;
1148*4882a593Smuzhiyun 		}
1149*4882a593Smuzhiyun 	}
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	sm501fb_sync_regs(fbi);	/* ensure cursor data flushed */
1152*4882a593Smuzhiyun 	return 0;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun /* sm501fb_crtsrc_show
1156*4882a593Smuzhiyun  *
1157*4882a593Smuzhiyun  * device attribute code to show where the crt output is sourced from
1158*4882a593Smuzhiyun */
1159*4882a593Smuzhiyun 
sm501fb_crtsrc_show(struct device * dev,struct device_attribute * attr,char * buf)1160*4882a593Smuzhiyun static ssize_t sm501fb_crtsrc_show(struct device *dev,
1161*4882a593Smuzhiyun 			       struct device_attribute *attr, char *buf)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun 	struct sm501fb_info *info = dev_get_drvdata(dev);
1164*4882a593Smuzhiyun 	unsigned long ctrl;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	ctrl = smc501_readl(info->regs + SM501_DC_CRT_CONTROL);
1167*4882a593Smuzhiyun 	ctrl &= SM501_DC_CRT_CONTROL_SEL;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%s\n", ctrl ? "crt" : "panel");
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun /* sm501fb_crtsrc_show
1173*4882a593Smuzhiyun  *
1174*4882a593Smuzhiyun  * device attribute code to set where the crt output is sourced from
1175*4882a593Smuzhiyun */
1176*4882a593Smuzhiyun 
sm501fb_crtsrc_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t len)1177*4882a593Smuzhiyun static ssize_t sm501fb_crtsrc_store(struct device *dev,
1178*4882a593Smuzhiyun 				struct device_attribute *attr,
1179*4882a593Smuzhiyun 				const char *buf, size_t len)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	struct sm501fb_info *info = dev_get_drvdata(dev);
1182*4882a593Smuzhiyun 	enum sm501_controller head;
1183*4882a593Smuzhiyun 	unsigned long ctrl;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	if (len < 1)
1186*4882a593Smuzhiyun 		return -EINVAL;
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	if (strncasecmp(buf, "crt", 3) == 0)
1189*4882a593Smuzhiyun 		head = HEAD_CRT;
1190*4882a593Smuzhiyun 	else if (strncasecmp(buf, "panel", 5) == 0)
1191*4882a593Smuzhiyun 		head = HEAD_PANEL;
1192*4882a593Smuzhiyun 	else
1193*4882a593Smuzhiyun 		return -EINVAL;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	dev_info(dev, "setting crt source to head %d\n", head);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	ctrl = smc501_readl(info->regs + SM501_DC_CRT_CONTROL);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	if (head == HEAD_CRT) {
1200*4882a593Smuzhiyun 		ctrl |= SM501_DC_CRT_CONTROL_SEL;
1201*4882a593Smuzhiyun 		ctrl |= SM501_DC_CRT_CONTROL_ENABLE;
1202*4882a593Smuzhiyun 		ctrl |= SM501_DC_CRT_CONTROL_TE;
1203*4882a593Smuzhiyun 	} else {
1204*4882a593Smuzhiyun 		ctrl &= ~SM501_DC_CRT_CONTROL_SEL;
1205*4882a593Smuzhiyun 		ctrl &= ~SM501_DC_CRT_CONTROL_ENABLE;
1206*4882a593Smuzhiyun 		ctrl &= ~SM501_DC_CRT_CONTROL_TE;
1207*4882a593Smuzhiyun 	}
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	smc501_writel(ctrl, info->regs + SM501_DC_CRT_CONTROL);
1210*4882a593Smuzhiyun 	sm501fb_sync_regs(info);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	return len;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun /* Prepare the device_attr for registration with sysfs later */
1216*4882a593Smuzhiyun static DEVICE_ATTR(crt_src, 0664, sm501fb_crtsrc_show, sm501fb_crtsrc_store);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun /* sm501fb_show_regs
1219*4882a593Smuzhiyun  *
1220*4882a593Smuzhiyun  * show the primary sm501 registers
1221*4882a593Smuzhiyun */
sm501fb_show_regs(struct sm501fb_info * info,char * ptr,unsigned int start,unsigned int len)1222*4882a593Smuzhiyun static int sm501fb_show_regs(struct sm501fb_info *info, char *ptr,
1223*4882a593Smuzhiyun 			     unsigned int start, unsigned int len)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun 	void __iomem *mem = info->regs;
1226*4882a593Smuzhiyun 	char *buf = ptr;
1227*4882a593Smuzhiyun 	unsigned int reg;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	for (reg = start; reg < (len + start); reg += 4)
1230*4882a593Smuzhiyun 		ptr += sprintf(ptr, "%08x = %08x\n", reg,
1231*4882a593Smuzhiyun 				smc501_readl(mem + reg));
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	return ptr - buf;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun /* sm501fb_debug_show_crt
1237*4882a593Smuzhiyun  *
1238*4882a593Smuzhiyun  * show the crt control and cursor registers
1239*4882a593Smuzhiyun */
1240*4882a593Smuzhiyun 
sm501fb_debug_show_crt(struct device * dev,struct device_attribute * attr,char * buf)1241*4882a593Smuzhiyun static ssize_t sm501fb_debug_show_crt(struct device *dev,
1242*4882a593Smuzhiyun 				  struct device_attribute *attr, char *buf)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun 	struct sm501fb_info *info = dev_get_drvdata(dev);
1245*4882a593Smuzhiyun 	char *ptr = buf;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	ptr += sm501fb_show_regs(info, ptr, SM501_DC_CRT_CONTROL, 0x40);
1248*4882a593Smuzhiyun 	ptr += sm501fb_show_regs(info, ptr, SM501_DC_CRT_HWC_BASE, 0x10);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	return ptr - buf;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun static DEVICE_ATTR(fbregs_crt, 0444, sm501fb_debug_show_crt, NULL);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun /* sm501fb_debug_show_pnl
1256*4882a593Smuzhiyun  *
1257*4882a593Smuzhiyun  * show the panel control and cursor registers
1258*4882a593Smuzhiyun */
1259*4882a593Smuzhiyun 
sm501fb_debug_show_pnl(struct device * dev,struct device_attribute * attr,char * buf)1260*4882a593Smuzhiyun static ssize_t sm501fb_debug_show_pnl(struct device *dev,
1261*4882a593Smuzhiyun 				  struct device_attribute *attr, char *buf)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun 	struct sm501fb_info *info = dev_get_drvdata(dev);
1264*4882a593Smuzhiyun 	char *ptr = buf;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	ptr += sm501fb_show_regs(info, ptr, 0x0, 0x40);
1267*4882a593Smuzhiyun 	ptr += sm501fb_show_regs(info, ptr, SM501_DC_PANEL_HWC_BASE, 0x10);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	return ptr - buf;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun static DEVICE_ATTR(fbregs_pnl, 0444, sm501fb_debug_show_pnl, NULL);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun static struct attribute *sm501fb_attrs[] = {
1275*4882a593Smuzhiyun 	&dev_attr_crt_src.attr,
1276*4882a593Smuzhiyun 	&dev_attr_fbregs_pnl.attr,
1277*4882a593Smuzhiyun 	&dev_attr_fbregs_crt.attr,
1278*4882a593Smuzhiyun 	NULL,
1279*4882a593Smuzhiyun };
1280*4882a593Smuzhiyun ATTRIBUTE_GROUPS(sm501fb);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun /* acceleration operations */
sm501fb_sync(struct fb_info * info)1283*4882a593Smuzhiyun static int sm501fb_sync(struct fb_info *info)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun 	int count = 1000000;
1286*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
1287*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	/* wait for the 2d engine to be ready */
1290*4882a593Smuzhiyun 	while ((count > 0) &&
1291*4882a593Smuzhiyun 	       (smc501_readl(fbi->regs + SM501_SYSTEM_CONTROL) &
1292*4882a593Smuzhiyun 		SM501_SYSCTRL_2D_ENGINE_STATUS) != 0)
1293*4882a593Smuzhiyun 		count--;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	if (count <= 0) {
1296*4882a593Smuzhiyun 		dev_err(info->dev, "Timeout waiting for 2d engine sync\n");
1297*4882a593Smuzhiyun 		return 1;
1298*4882a593Smuzhiyun 	}
1299*4882a593Smuzhiyun 	return 0;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun 
sm501fb_copyarea(struct fb_info * info,const struct fb_copyarea * area)1302*4882a593Smuzhiyun static void sm501fb_copyarea(struct fb_info *info, const struct fb_copyarea *area)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
1305*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
1306*4882a593Smuzhiyun 	int width = area->width;
1307*4882a593Smuzhiyun 	int height = area->height;
1308*4882a593Smuzhiyun 	int sx = area->sx;
1309*4882a593Smuzhiyun 	int sy = area->sy;
1310*4882a593Smuzhiyun 	int dx = area->dx;
1311*4882a593Smuzhiyun 	int dy = area->dy;
1312*4882a593Smuzhiyun 	unsigned long rtl = 0;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	/* source clip */
1315*4882a593Smuzhiyun 	if ((sx >= info->var.xres_virtual) ||
1316*4882a593Smuzhiyun 	    (sy >= info->var.yres_virtual))
1317*4882a593Smuzhiyun 		/* source Area not within virtual screen, skipping */
1318*4882a593Smuzhiyun 		return;
1319*4882a593Smuzhiyun 	if ((sx + width) >= info->var.xres_virtual)
1320*4882a593Smuzhiyun 		width = info->var.xres_virtual - sx - 1;
1321*4882a593Smuzhiyun 	if ((sy + height) >= info->var.yres_virtual)
1322*4882a593Smuzhiyun 		height = info->var.yres_virtual - sy - 1;
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	/* dest clip */
1325*4882a593Smuzhiyun 	if ((dx >= info->var.xres_virtual) ||
1326*4882a593Smuzhiyun 	    (dy >= info->var.yres_virtual))
1327*4882a593Smuzhiyun 		/* Destination Area not within virtual screen, skipping */
1328*4882a593Smuzhiyun 		return;
1329*4882a593Smuzhiyun 	if ((dx + width) >= info->var.xres_virtual)
1330*4882a593Smuzhiyun 		width = info->var.xres_virtual - dx - 1;
1331*4882a593Smuzhiyun 	if ((dy + height) >= info->var.yres_virtual)
1332*4882a593Smuzhiyun 		height = info->var.yres_virtual - dy - 1;
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	if ((sx < dx) || (sy < dy)) {
1335*4882a593Smuzhiyun 		rtl = 1 << 27;
1336*4882a593Smuzhiyun 		sx += width - 1;
1337*4882a593Smuzhiyun 		dx += width - 1;
1338*4882a593Smuzhiyun 		sy += height - 1;
1339*4882a593Smuzhiyun 		dy += height - 1;
1340*4882a593Smuzhiyun 	}
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	if (sm501fb_sync(info))
1343*4882a593Smuzhiyun 		return;
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	/* set the base addresses */
1346*4882a593Smuzhiyun 	smc501_writel(par->screen.sm_addr, fbi->regs2d + SM501_2D_SOURCE_BASE);
1347*4882a593Smuzhiyun 	smc501_writel(par->screen.sm_addr,
1348*4882a593Smuzhiyun 			fbi->regs2d + SM501_2D_DESTINATION_BASE);
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	/* set the window width */
1351*4882a593Smuzhiyun 	smc501_writel((info->var.xres << 16) | info->var.xres,
1352*4882a593Smuzhiyun 	       fbi->regs2d + SM501_2D_WINDOW_WIDTH);
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	/* set window stride */
1355*4882a593Smuzhiyun 	smc501_writel((info->var.xres_virtual << 16) | info->var.xres_virtual,
1356*4882a593Smuzhiyun 	       fbi->regs2d + SM501_2D_PITCH);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	/* set data format */
1359*4882a593Smuzhiyun 	switch (info->var.bits_per_pixel) {
1360*4882a593Smuzhiyun 	case 8:
1361*4882a593Smuzhiyun 		smc501_writel(0, fbi->regs2d + SM501_2D_STRETCH);
1362*4882a593Smuzhiyun 		break;
1363*4882a593Smuzhiyun 	case 16:
1364*4882a593Smuzhiyun 		smc501_writel(0x00100000, fbi->regs2d + SM501_2D_STRETCH);
1365*4882a593Smuzhiyun 		break;
1366*4882a593Smuzhiyun 	case 32:
1367*4882a593Smuzhiyun 		smc501_writel(0x00200000, fbi->regs2d + SM501_2D_STRETCH);
1368*4882a593Smuzhiyun 		break;
1369*4882a593Smuzhiyun 	}
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	/* 2d compare mask */
1372*4882a593Smuzhiyun 	smc501_writel(0xffffffff, fbi->regs2d + SM501_2D_COLOR_COMPARE_MASK);
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	/* 2d mask */
1375*4882a593Smuzhiyun 	smc501_writel(0xffffffff, fbi->regs2d + SM501_2D_MASK);
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	/* source and destination x y */
1378*4882a593Smuzhiyun 	smc501_writel((sx << 16) | sy, fbi->regs2d + SM501_2D_SOURCE);
1379*4882a593Smuzhiyun 	smc501_writel((dx << 16) | dy, fbi->regs2d + SM501_2D_DESTINATION);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	/* w/h */
1382*4882a593Smuzhiyun 	smc501_writel((width << 16) | height, fbi->regs2d + SM501_2D_DIMENSION);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	/* do area move */
1385*4882a593Smuzhiyun 	smc501_writel(0x800000cc | rtl, fbi->regs2d + SM501_2D_CONTROL);
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun 
sm501fb_fillrect(struct fb_info * info,const struct fb_fillrect * rect)1388*4882a593Smuzhiyun static void sm501fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun 	struct sm501fb_par  *par = info->par;
1391*4882a593Smuzhiyun 	struct sm501fb_info *fbi = par->info;
1392*4882a593Smuzhiyun 	int width = rect->width, height = rect->height;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	if ((rect->dx >= info->var.xres_virtual) ||
1395*4882a593Smuzhiyun 	    (rect->dy >= info->var.yres_virtual))
1396*4882a593Smuzhiyun 		/* Rectangle not within virtual screen, skipping */
1397*4882a593Smuzhiyun 		return;
1398*4882a593Smuzhiyun 	if ((rect->dx + width) >= info->var.xres_virtual)
1399*4882a593Smuzhiyun 		width = info->var.xres_virtual - rect->dx - 1;
1400*4882a593Smuzhiyun 	if ((rect->dy + height) >= info->var.yres_virtual)
1401*4882a593Smuzhiyun 		height = info->var.yres_virtual - rect->dy - 1;
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	if (sm501fb_sync(info))
1404*4882a593Smuzhiyun 		return;
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	/* set the base addresses */
1407*4882a593Smuzhiyun 	smc501_writel(par->screen.sm_addr, fbi->regs2d + SM501_2D_SOURCE_BASE);
1408*4882a593Smuzhiyun 	smc501_writel(par->screen.sm_addr,
1409*4882a593Smuzhiyun 			fbi->regs2d + SM501_2D_DESTINATION_BASE);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	/* set the window width */
1412*4882a593Smuzhiyun 	smc501_writel((info->var.xres << 16) | info->var.xres,
1413*4882a593Smuzhiyun 	       fbi->regs2d + SM501_2D_WINDOW_WIDTH);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	/* set window stride */
1416*4882a593Smuzhiyun 	smc501_writel((info->var.xres_virtual << 16) | info->var.xres_virtual,
1417*4882a593Smuzhiyun 	       fbi->regs2d + SM501_2D_PITCH);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	/* set data format */
1420*4882a593Smuzhiyun 	switch (info->var.bits_per_pixel) {
1421*4882a593Smuzhiyun 	case 8:
1422*4882a593Smuzhiyun 		smc501_writel(0, fbi->regs2d + SM501_2D_STRETCH);
1423*4882a593Smuzhiyun 		break;
1424*4882a593Smuzhiyun 	case 16:
1425*4882a593Smuzhiyun 		smc501_writel(0x00100000, fbi->regs2d + SM501_2D_STRETCH);
1426*4882a593Smuzhiyun 		break;
1427*4882a593Smuzhiyun 	case 32:
1428*4882a593Smuzhiyun 		smc501_writel(0x00200000, fbi->regs2d + SM501_2D_STRETCH);
1429*4882a593Smuzhiyun 		break;
1430*4882a593Smuzhiyun 	}
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	/* 2d compare mask */
1433*4882a593Smuzhiyun 	smc501_writel(0xffffffff, fbi->regs2d + SM501_2D_COLOR_COMPARE_MASK);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	/* 2d mask */
1436*4882a593Smuzhiyun 	smc501_writel(0xffffffff, fbi->regs2d + SM501_2D_MASK);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	/* colour */
1439*4882a593Smuzhiyun 	smc501_writel(rect->color, fbi->regs2d + SM501_2D_FOREGROUND);
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	/* x y */
1442*4882a593Smuzhiyun 	smc501_writel((rect->dx << 16) | rect->dy,
1443*4882a593Smuzhiyun 			fbi->regs2d + SM501_2D_DESTINATION);
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	/* w/h */
1446*4882a593Smuzhiyun 	smc501_writel((width << 16) | height, fbi->regs2d + SM501_2D_DIMENSION);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	/* do rectangle fill */
1449*4882a593Smuzhiyun 	smc501_writel(0x800100cc, fbi->regs2d + SM501_2D_CONTROL);
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun static struct fb_ops sm501fb_ops_crt = {
1454*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
1455*4882a593Smuzhiyun 	.fb_check_var	= sm501fb_check_var_crt,
1456*4882a593Smuzhiyun 	.fb_set_par	= sm501fb_set_par_crt,
1457*4882a593Smuzhiyun 	.fb_blank	= sm501fb_blank_crt,
1458*4882a593Smuzhiyun 	.fb_setcolreg	= sm501fb_setcolreg,
1459*4882a593Smuzhiyun 	.fb_pan_display	= sm501fb_pan_crt,
1460*4882a593Smuzhiyun 	.fb_cursor	= sm501fb_cursor,
1461*4882a593Smuzhiyun 	.fb_fillrect	= sm501fb_fillrect,
1462*4882a593Smuzhiyun 	.fb_copyarea	= sm501fb_copyarea,
1463*4882a593Smuzhiyun 	.fb_imageblit	= cfb_imageblit,
1464*4882a593Smuzhiyun 	.fb_sync	= sm501fb_sync,
1465*4882a593Smuzhiyun };
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun static struct fb_ops sm501fb_ops_pnl = {
1468*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
1469*4882a593Smuzhiyun 	.fb_check_var	= sm501fb_check_var_pnl,
1470*4882a593Smuzhiyun 	.fb_set_par	= sm501fb_set_par_pnl,
1471*4882a593Smuzhiyun 	.fb_pan_display	= sm501fb_pan_pnl,
1472*4882a593Smuzhiyun 	.fb_blank	= sm501fb_blank_pnl,
1473*4882a593Smuzhiyun 	.fb_setcolreg	= sm501fb_setcolreg,
1474*4882a593Smuzhiyun 	.fb_cursor	= sm501fb_cursor,
1475*4882a593Smuzhiyun 	.fb_fillrect	= sm501fb_fillrect,
1476*4882a593Smuzhiyun 	.fb_copyarea	= sm501fb_copyarea,
1477*4882a593Smuzhiyun 	.fb_imageblit	= cfb_imageblit,
1478*4882a593Smuzhiyun 	.fb_sync	= sm501fb_sync,
1479*4882a593Smuzhiyun };
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun /* sm501_init_cursor
1482*4882a593Smuzhiyun  *
1483*4882a593Smuzhiyun  * initialise hw cursor parameters
1484*4882a593Smuzhiyun */
1485*4882a593Smuzhiyun 
sm501_init_cursor(struct fb_info * fbi,unsigned int reg_base)1486*4882a593Smuzhiyun static int sm501_init_cursor(struct fb_info *fbi, unsigned int reg_base)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun 	struct sm501fb_par *par;
1489*4882a593Smuzhiyun 	struct sm501fb_info *info;
1490*4882a593Smuzhiyun 	int ret;
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	if (fbi == NULL)
1493*4882a593Smuzhiyun 		return 0;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	par = fbi->par;
1496*4882a593Smuzhiyun 	info = par->info;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	par->cursor_regs = info->regs + reg_base;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	ret = sm501_alloc_mem(info, &par->cursor, SM501_MEMF_CURSOR, 1024,
1501*4882a593Smuzhiyun 			      fbi->fix.smem_len);
1502*4882a593Smuzhiyun 	if (ret < 0)
1503*4882a593Smuzhiyun 		return ret;
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	/* initialise the colour registers */
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	smc501_writel(par->cursor.sm_addr,
1508*4882a593Smuzhiyun 			par->cursor_regs + SM501_OFF_HWC_ADDR);
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	smc501_writel(0x00, par->cursor_regs + SM501_OFF_HWC_LOC);
1511*4882a593Smuzhiyun 	smc501_writel(0x00, par->cursor_regs + SM501_OFF_HWC_COLOR_1_2);
1512*4882a593Smuzhiyun 	smc501_writel(0x00, par->cursor_regs + SM501_OFF_HWC_COLOR_3);
1513*4882a593Smuzhiyun 	sm501fb_sync_regs(info);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	return 0;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun /* sm501fb_info_start
1519*4882a593Smuzhiyun  *
1520*4882a593Smuzhiyun  * fills the par structure claiming resources and remapping etc.
1521*4882a593Smuzhiyun */
1522*4882a593Smuzhiyun 
sm501fb_start(struct sm501fb_info * info,struct platform_device * pdev)1523*4882a593Smuzhiyun static int sm501fb_start(struct sm501fb_info *info,
1524*4882a593Smuzhiyun 			 struct platform_device *pdev)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun 	struct resource	*res;
1527*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1528*4882a593Smuzhiyun 	int k;
1529*4882a593Smuzhiyun 	int ret;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	info->irq = ret = platform_get_irq(pdev, 0);
1532*4882a593Smuzhiyun 	if (ret < 0) {
1533*4882a593Smuzhiyun 		/* we currently do not use the IRQ */
1534*4882a593Smuzhiyun 		dev_warn(dev, "no irq for device\n");
1535*4882a593Smuzhiyun 	}
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	/* allocate, reserve and remap resources for display
1538*4882a593Smuzhiyun 	 * controller registers */
1539*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1540*4882a593Smuzhiyun 	if (res == NULL) {
1541*4882a593Smuzhiyun 		dev_err(dev, "no resource definition for registers\n");
1542*4882a593Smuzhiyun 		ret = -ENOENT;
1543*4882a593Smuzhiyun 		goto err_release;
1544*4882a593Smuzhiyun 	}
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	info->regs_res = request_mem_region(res->start,
1547*4882a593Smuzhiyun 					    resource_size(res),
1548*4882a593Smuzhiyun 					    pdev->name);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	if (info->regs_res == NULL) {
1551*4882a593Smuzhiyun 		dev_err(dev, "cannot claim registers\n");
1552*4882a593Smuzhiyun 		ret = -ENXIO;
1553*4882a593Smuzhiyun 		goto err_release;
1554*4882a593Smuzhiyun 	}
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	info->regs = ioremap(res->start, resource_size(res));
1557*4882a593Smuzhiyun 	if (info->regs == NULL) {
1558*4882a593Smuzhiyun 		dev_err(dev, "cannot remap registers\n");
1559*4882a593Smuzhiyun 		ret = -ENXIO;
1560*4882a593Smuzhiyun 		goto err_regs_res;
1561*4882a593Smuzhiyun 	}
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	/* allocate, reserve and remap resources for 2d
1564*4882a593Smuzhiyun 	 * controller registers */
1565*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1566*4882a593Smuzhiyun 	if (res == NULL) {
1567*4882a593Smuzhiyun 		dev_err(dev, "no resource definition for 2d registers\n");
1568*4882a593Smuzhiyun 		ret = -ENOENT;
1569*4882a593Smuzhiyun 		goto err_regs_map;
1570*4882a593Smuzhiyun 	}
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	info->regs2d_res = request_mem_region(res->start,
1573*4882a593Smuzhiyun 					      resource_size(res),
1574*4882a593Smuzhiyun 					      pdev->name);
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	if (info->regs2d_res == NULL) {
1577*4882a593Smuzhiyun 		dev_err(dev, "cannot claim registers\n");
1578*4882a593Smuzhiyun 		ret = -ENXIO;
1579*4882a593Smuzhiyun 		goto err_regs_map;
1580*4882a593Smuzhiyun 	}
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	info->regs2d = ioremap(res->start, resource_size(res));
1583*4882a593Smuzhiyun 	if (info->regs2d == NULL) {
1584*4882a593Smuzhiyun 		dev_err(dev, "cannot remap registers\n");
1585*4882a593Smuzhiyun 		ret = -ENXIO;
1586*4882a593Smuzhiyun 		goto err_regs2d_res;
1587*4882a593Smuzhiyun 	}
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	/* allocate, reserve resources for framebuffer */
1590*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
1591*4882a593Smuzhiyun 	if (res == NULL) {
1592*4882a593Smuzhiyun 		dev_err(dev, "no memory resource defined\n");
1593*4882a593Smuzhiyun 		ret = -ENXIO;
1594*4882a593Smuzhiyun 		goto err_regs2d_map;
1595*4882a593Smuzhiyun 	}
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	info->fbmem_res = request_mem_region(res->start,
1598*4882a593Smuzhiyun 					     resource_size(res),
1599*4882a593Smuzhiyun 					     pdev->name);
1600*4882a593Smuzhiyun 	if (info->fbmem_res == NULL) {
1601*4882a593Smuzhiyun 		dev_err(dev, "cannot claim framebuffer\n");
1602*4882a593Smuzhiyun 		ret = -ENXIO;
1603*4882a593Smuzhiyun 		goto err_regs2d_map;
1604*4882a593Smuzhiyun 	}
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	info->fbmem = ioremap(res->start, resource_size(res));
1607*4882a593Smuzhiyun 	if (info->fbmem == NULL) {
1608*4882a593Smuzhiyun 		dev_err(dev, "cannot remap framebuffer\n");
1609*4882a593Smuzhiyun 		ret = -ENXIO;
1610*4882a593Smuzhiyun 		goto err_mem_res;
1611*4882a593Smuzhiyun 	}
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	info->fbmem_len = resource_size(res);
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	/* clear framebuffer memory - avoids garbage data on unused fb */
1616*4882a593Smuzhiyun 	memset_io(info->fbmem, 0, info->fbmem_len);
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	/* clear palette ram - undefined at power on */
1619*4882a593Smuzhiyun 	for (k = 0; k < (256 * 3); k++)
1620*4882a593Smuzhiyun 		smc501_writel(0, info->regs + SM501_DC_PANEL_PALETTE + (k * 4));
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	/* enable display controller */
1623*4882a593Smuzhiyun 	sm501_unit_power(dev->parent, SM501_GATE_DISPLAY, 1);
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	/* enable 2d controller */
1626*4882a593Smuzhiyun 	sm501_unit_power(dev->parent, SM501_GATE_2D_ENGINE, 1);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	/* setup cursors */
1629*4882a593Smuzhiyun 	sm501_init_cursor(info->fb[HEAD_CRT], SM501_DC_CRT_HWC_ADDR);
1630*4882a593Smuzhiyun 	sm501_init_cursor(info->fb[HEAD_PANEL], SM501_DC_PANEL_HWC_ADDR);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	return 0; /* everything is setup */
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun  err_mem_res:
1635*4882a593Smuzhiyun 	release_mem_region(info->fbmem_res->start,
1636*4882a593Smuzhiyun 			   resource_size(info->fbmem_res));
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun  err_regs2d_map:
1639*4882a593Smuzhiyun 	iounmap(info->regs2d);
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun  err_regs2d_res:
1642*4882a593Smuzhiyun 	release_mem_region(info->regs2d_res->start,
1643*4882a593Smuzhiyun 			   resource_size(info->regs2d_res));
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun  err_regs_map:
1646*4882a593Smuzhiyun 	iounmap(info->regs);
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun  err_regs_res:
1649*4882a593Smuzhiyun 	release_mem_region(info->regs_res->start,
1650*4882a593Smuzhiyun 			   resource_size(info->regs_res));
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun  err_release:
1653*4882a593Smuzhiyun 	return ret;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun 
sm501fb_stop(struct sm501fb_info * info)1656*4882a593Smuzhiyun static void sm501fb_stop(struct sm501fb_info *info)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun 	/* disable display controller */
1659*4882a593Smuzhiyun 	sm501_unit_power(info->dev->parent, SM501_GATE_DISPLAY, 0);
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	iounmap(info->fbmem);
1662*4882a593Smuzhiyun 	release_mem_region(info->fbmem_res->start,
1663*4882a593Smuzhiyun 			   resource_size(info->fbmem_res));
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	iounmap(info->regs2d);
1666*4882a593Smuzhiyun 	release_mem_region(info->regs2d_res->start,
1667*4882a593Smuzhiyun 			   resource_size(info->regs2d_res));
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	iounmap(info->regs);
1670*4882a593Smuzhiyun 	release_mem_region(info->regs_res->start,
1671*4882a593Smuzhiyun 			   resource_size(info->regs_res));
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun 
sm501fb_init_fb(struct fb_info * fb,enum sm501_controller head,const char * fbname)1674*4882a593Smuzhiyun static int sm501fb_init_fb(struct fb_info *fb, enum sm501_controller head,
1675*4882a593Smuzhiyun 			   const char *fbname)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun 	struct sm501_platdata_fbsub *pd;
1678*4882a593Smuzhiyun 	struct sm501fb_par *par = fb->par;
1679*4882a593Smuzhiyun 	struct sm501fb_info *info = par->info;
1680*4882a593Smuzhiyun 	unsigned long ctrl;
1681*4882a593Smuzhiyun 	unsigned int enable;
1682*4882a593Smuzhiyun 	int ret;
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	switch (head) {
1685*4882a593Smuzhiyun 	case HEAD_CRT:
1686*4882a593Smuzhiyun 		pd = info->pdata->fb_crt;
1687*4882a593Smuzhiyun 		ctrl = smc501_readl(info->regs + SM501_DC_CRT_CONTROL);
1688*4882a593Smuzhiyun 		enable = (ctrl & SM501_DC_CRT_CONTROL_ENABLE) ? 1 : 0;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 		/* ensure we set the correct source register */
1691*4882a593Smuzhiyun 		if (info->pdata->fb_route != SM501_FB_CRT_PANEL) {
1692*4882a593Smuzhiyun 			ctrl |= SM501_DC_CRT_CONTROL_SEL;
1693*4882a593Smuzhiyun 			smc501_writel(ctrl, info->regs + SM501_DC_CRT_CONTROL);
1694*4882a593Smuzhiyun 		}
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 		break;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	case HEAD_PANEL:
1699*4882a593Smuzhiyun 		pd = info->pdata->fb_pnl;
1700*4882a593Smuzhiyun 		ctrl = smc501_readl(info->regs + SM501_DC_PANEL_CONTROL);
1701*4882a593Smuzhiyun 		enable = (ctrl & SM501_DC_PANEL_CONTROL_EN) ? 1 : 0;
1702*4882a593Smuzhiyun 		break;
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	default:
1705*4882a593Smuzhiyun 		pd = NULL;		/* stop compiler warnings */
1706*4882a593Smuzhiyun 		ctrl = 0;
1707*4882a593Smuzhiyun 		enable = 0;
1708*4882a593Smuzhiyun 		BUG();
1709*4882a593Smuzhiyun 	}
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	dev_info(info->dev, "fb %s %sabled at start\n",
1712*4882a593Smuzhiyun 		 fbname, enable ? "en" : "dis");
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	/* check to see if our routing allows this */
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	if (head == HEAD_CRT && info->pdata->fb_route == SM501_FB_CRT_PANEL) {
1717*4882a593Smuzhiyun 		ctrl &= ~SM501_DC_CRT_CONTROL_SEL;
1718*4882a593Smuzhiyun 		smc501_writel(ctrl, info->regs + SM501_DC_CRT_CONTROL);
1719*4882a593Smuzhiyun 		enable = 0;
1720*4882a593Smuzhiyun 	}
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	strlcpy(fb->fix.id, fbname, sizeof(fb->fix.id));
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	memcpy(&par->ops,
1725*4882a593Smuzhiyun 	       (head == HEAD_CRT) ? &sm501fb_ops_crt : &sm501fb_ops_pnl,
1726*4882a593Smuzhiyun 	       sizeof(struct fb_ops));
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	/* update ops dependent on what we've been passed */
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	if ((pd->flags & SM501FB_FLAG_USE_HWCURSOR) == 0)
1731*4882a593Smuzhiyun 		par->ops.fb_cursor = NULL;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	fb->fbops = &par->ops;
1734*4882a593Smuzhiyun 	fb->flags = FBINFO_FLAG_DEFAULT | FBINFO_READS_FAST |
1735*4882a593Smuzhiyun 		FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT |
1736*4882a593Smuzhiyun 		FBINFO_HWACCEL_XPAN | FBINFO_HWACCEL_YPAN;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun #if defined(CONFIG_OF)
1739*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1740*4882a593Smuzhiyun 	if (of_get_property(info->dev->parent->of_node, "little-endian", NULL))
1741*4882a593Smuzhiyun 		fb->flags |= FBINFO_FOREIGN_ENDIAN;
1742*4882a593Smuzhiyun #else
1743*4882a593Smuzhiyun 	if (of_get_property(info->dev->parent->of_node, "big-endian", NULL))
1744*4882a593Smuzhiyun 		fb->flags |= FBINFO_FOREIGN_ENDIAN;
1745*4882a593Smuzhiyun #endif
1746*4882a593Smuzhiyun #endif
1747*4882a593Smuzhiyun 	/* fixed data */
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	fb->fix.type		= FB_TYPE_PACKED_PIXELS;
1750*4882a593Smuzhiyun 	fb->fix.type_aux	= 0;
1751*4882a593Smuzhiyun 	fb->fix.xpanstep	= 1;
1752*4882a593Smuzhiyun 	fb->fix.ypanstep	= 1;
1753*4882a593Smuzhiyun 	fb->fix.ywrapstep	= 0;
1754*4882a593Smuzhiyun 	fb->fix.accel		= FB_ACCEL_NONE;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	/* screenmode */
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	fb->var.nonstd		= 0;
1759*4882a593Smuzhiyun 	fb->var.activate	= FB_ACTIVATE_NOW;
1760*4882a593Smuzhiyun 	fb->var.accel_flags	= 0;
1761*4882a593Smuzhiyun 	fb->var.vmode		= FB_VMODE_NONINTERLACED;
1762*4882a593Smuzhiyun 	fb->var.bits_per_pixel  = 16;
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	if (info->edid_data) {
1765*4882a593Smuzhiyun 			/* Now build modedb from EDID */
1766*4882a593Smuzhiyun 			fb_edid_to_monspecs(info->edid_data, &fb->monspecs);
1767*4882a593Smuzhiyun 			fb_videomode_to_modelist(fb->monspecs.modedb,
1768*4882a593Smuzhiyun 						 fb->monspecs.modedb_len,
1769*4882a593Smuzhiyun 						 &fb->modelist);
1770*4882a593Smuzhiyun 	}
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	if (enable && (pd->flags & SM501FB_FLAG_USE_INIT_MODE) && 0) {
1773*4882a593Smuzhiyun 		/* TODO read the mode from the current display */
1774*4882a593Smuzhiyun 	} else {
1775*4882a593Smuzhiyun 		if (pd->def_mode) {
1776*4882a593Smuzhiyun 			dev_info(info->dev, "using supplied mode\n");
1777*4882a593Smuzhiyun 			fb_videomode_to_var(&fb->var, pd->def_mode);
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 			fb->var.bits_per_pixel = pd->def_bpp ? pd->def_bpp : 8;
1780*4882a593Smuzhiyun 			fb->var.xres_virtual = fb->var.xres;
1781*4882a593Smuzhiyun 			fb->var.yres_virtual = fb->var.yres;
1782*4882a593Smuzhiyun 		} else {
1783*4882a593Smuzhiyun 			if (info->edid_data) {
1784*4882a593Smuzhiyun 				ret = fb_find_mode(&fb->var, fb, fb_mode,
1785*4882a593Smuzhiyun 					fb->monspecs.modedb,
1786*4882a593Smuzhiyun 					fb->monspecs.modedb_len,
1787*4882a593Smuzhiyun 					&sm501_default_mode, default_bpp);
1788*4882a593Smuzhiyun 				/* edid_data is no longer needed, free it */
1789*4882a593Smuzhiyun 				kfree(info->edid_data);
1790*4882a593Smuzhiyun 			} else {
1791*4882a593Smuzhiyun 				ret = fb_find_mode(&fb->var, fb,
1792*4882a593Smuzhiyun 					   NULL, NULL, 0, NULL, 8);
1793*4882a593Smuzhiyun 			}
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 			switch (ret) {
1796*4882a593Smuzhiyun 			case 1:
1797*4882a593Smuzhiyun 				dev_info(info->dev, "using mode specified in "
1798*4882a593Smuzhiyun 						"@mode\n");
1799*4882a593Smuzhiyun 				break;
1800*4882a593Smuzhiyun 			case 2:
1801*4882a593Smuzhiyun 				dev_info(info->dev, "using mode specified in "
1802*4882a593Smuzhiyun 					"@mode with ignored refresh rate\n");
1803*4882a593Smuzhiyun 				break;
1804*4882a593Smuzhiyun 			case 3:
1805*4882a593Smuzhiyun 				dev_info(info->dev, "using mode default "
1806*4882a593Smuzhiyun 					"mode\n");
1807*4882a593Smuzhiyun 				break;
1808*4882a593Smuzhiyun 			case 4:
1809*4882a593Smuzhiyun 				dev_info(info->dev, "using mode from list\n");
1810*4882a593Smuzhiyun 				break;
1811*4882a593Smuzhiyun 			default:
1812*4882a593Smuzhiyun 				dev_info(info->dev, "ret = %d\n", ret);
1813*4882a593Smuzhiyun 				dev_info(info->dev, "failed to find mode\n");
1814*4882a593Smuzhiyun 				return -EINVAL;
1815*4882a593Smuzhiyun 			}
1816*4882a593Smuzhiyun 		}
1817*4882a593Smuzhiyun 	}
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	/* initialise and set the palette */
1820*4882a593Smuzhiyun 	if (fb_alloc_cmap(&fb->cmap, NR_PALETTE, 0)) {
1821*4882a593Smuzhiyun 		dev_err(info->dev, "failed to allocate cmap memory\n");
1822*4882a593Smuzhiyun 		return -ENOMEM;
1823*4882a593Smuzhiyun 	}
1824*4882a593Smuzhiyun 	fb_set_cmap(&fb->cmap, fb);
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	ret = (fb->fbops->fb_check_var)(&fb->var, fb);
1827*4882a593Smuzhiyun 	if (ret)
1828*4882a593Smuzhiyun 		dev_err(info->dev, "check_var() failed on initial setup?\n");
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	return 0;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun /* default platform data if none is supplied (ie, PCI device) */
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun static struct sm501_platdata_fbsub sm501fb_pdata_crt = {
1836*4882a593Smuzhiyun 	.flags		= (SM501FB_FLAG_USE_INIT_MODE |
1837*4882a593Smuzhiyun 			   SM501FB_FLAG_USE_HWCURSOR |
1838*4882a593Smuzhiyun 			   SM501FB_FLAG_USE_HWACCEL |
1839*4882a593Smuzhiyun 			   SM501FB_FLAG_DISABLE_AT_EXIT),
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun static struct sm501_platdata_fbsub sm501fb_pdata_pnl = {
1844*4882a593Smuzhiyun 	.flags		= (SM501FB_FLAG_USE_INIT_MODE |
1845*4882a593Smuzhiyun 			   SM501FB_FLAG_USE_HWCURSOR |
1846*4882a593Smuzhiyun 			   SM501FB_FLAG_USE_HWACCEL |
1847*4882a593Smuzhiyun 			   SM501FB_FLAG_DISABLE_AT_EXIT),
1848*4882a593Smuzhiyun };
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun static struct sm501_platdata_fb sm501fb_def_pdata = {
1851*4882a593Smuzhiyun 	.fb_route		= SM501_FB_OWN,
1852*4882a593Smuzhiyun 	.fb_crt			= &sm501fb_pdata_crt,
1853*4882a593Smuzhiyun 	.fb_pnl			= &sm501fb_pdata_pnl,
1854*4882a593Smuzhiyun };
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun static char driver_name_crt[] = "sm501fb-crt";
1857*4882a593Smuzhiyun static char driver_name_pnl[] = "sm501fb-panel";
1858*4882a593Smuzhiyun 
sm501fb_probe_one(struct sm501fb_info * info,enum sm501_controller head)1859*4882a593Smuzhiyun static int sm501fb_probe_one(struct sm501fb_info *info,
1860*4882a593Smuzhiyun 			     enum sm501_controller head)
1861*4882a593Smuzhiyun {
1862*4882a593Smuzhiyun 	unsigned char *name = (head == HEAD_CRT) ? "crt" : "panel";
1863*4882a593Smuzhiyun 	struct sm501_platdata_fbsub *pd;
1864*4882a593Smuzhiyun 	struct sm501fb_par *par;
1865*4882a593Smuzhiyun 	struct fb_info *fbi;
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	pd = (head == HEAD_CRT) ? info->pdata->fb_crt : info->pdata->fb_pnl;
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun 	/* Do not initialise if we've not been given any platform data */
1870*4882a593Smuzhiyun 	if (pd == NULL) {
1871*4882a593Smuzhiyun 		dev_info(info->dev, "no data for fb %s (disabled)\n", name);
1872*4882a593Smuzhiyun 		return 0;
1873*4882a593Smuzhiyun 	}
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	fbi = framebuffer_alloc(sizeof(struct sm501fb_par), info->dev);
1876*4882a593Smuzhiyun 	if (!fbi)
1877*4882a593Smuzhiyun 		return -ENOMEM;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	par = fbi->par;
1880*4882a593Smuzhiyun 	par->info = info;
1881*4882a593Smuzhiyun 	par->head = head;
1882*4882a593Smuzhiyun 	fbi->pseudo_palette = &par->pseudo_palette;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	info->fb[head] = fbi;
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	return 0;
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun /* Free up anything allocated by sm501fb_init_fb */
1890*4882a593Smuzhiyun 
sm501_free_init_fb(struct sm501fb_info * info,enum sm501_controller head)1891*4882a593Smuzhiyun static void sm501_free_init_fb(struct sm501fb_info *info,
1892*4882a593Smuzhiyun 				enum sm501_controller head)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun 	struct fb_info *fbi = info->fb[head];
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	if (!fbi)
1897*4882a593Smuzhiyun 		return;
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	fb_dealloc_cmap(&fbi->cmap);
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun 
sm501fb_start_one(struct sm501fb_info * info,enum sm501_controller head,const char * drvname)1902*4882a593Smuzhiyun static int sm501fb_start_one(struct sm501fb_info *info,
1903*4882a593Smuzhiyun 			     enum sm501_controller head, const char *drvname)
1904*4882a593Smuzhiyun {
1905*4882a593Smuzhiyun 	struct fb_info *fbi = info->fb[head];
1906*4882a593Smuzhiyun 	int ret;
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	if (!fbi)
1909*4882a593Smuzhiyun 		return 0;
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	mutex_init(&info->fb[head]->mm_lock);
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	ret = sm501fb_init_fb(info->fb[head], head, drvname);
1914*4882a593Smuzhiyun 	if (ret) {
1915*4882a593Smuzhiyun 		dev_err(info->dev, "cannot initialise fb %s\n", drvname);
1916*4882a593Smuzhiyun 		return ret;
1917*4882a593Smuzhiyun 	}
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	ret = register_framebuffer(info->fb[head]);
1920*4882a593Smuzhiyun 	if (ret) {
1921*4882a593Smuzhiyun 		dev_err(info->dev, "failed to register fb %s\n", drvname);
1922*4882a593Smuzhiyun 		sm501_free_init_fb(info, head);
1923*4882a593Smuzhiyun 		return ret;
1924*4882a593Smuzhiyun 	}
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 	dev_info(info->dev, "fb%d: %s frame buffer\n", fbi->node, fbi->fix.id);
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	return 0;
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun 
sm501fb_probe(struct platform_device * pdev)1931*4882a593Smuzhiyun static int sm501fb_probe(struct platform_device *pdev)
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun 	struct sm501fb_info *info;
1934*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1935*4882a593Smuzhiyun 	int ret;
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 	/* allocate our framebuffers */
1938*4882a593Smuzhiyun 	info = kzalloc(sizeof(*info), GFP_KERNEL);
1939*4882a593Smuzhiyun 	if (!info) {
1940*4882a593Smuzhiyun 		dev_err(dev, "failed to allocate state\n");
1941*4882a593Smuzhiyun 		return -ENOMEM;
1942*4882a593Smuzhiyun 	}
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	info->dev = dev = &pdev->dev;
1945*4882a593Smuzhiyun 	platform_set_drvdata(pdev, info);
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	if (dev->parent->platform_data) {
1948*4882a593Smuzhiyun 		struct sm501_platdata *pd = dev->parent->platform_data;
1949*4882a593Smuzhiyun 		info->pdata = pd->fb;
1950*4882a593Smuzhiyun 	}
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	if (info->pdata == NULL) {
1953*4882a593Smuzhiyun 		int found = 0;
1954*4882a593Smuzhiyun #if defined(CONFIG_OF)
1955*4882a593Smuzhiyun 		struct device_node *np = pdev->dev.parent->of_node;
1956*4882a593Smuzhiyun 		const u8 *prop;
1957*4882a593Smuzhiyun 		const char *cp;
1958*4882a593Smuzhiyun 		int len;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 		info->pdata = &sm501fb_def_pdata;
1961*4882a593Smuzhiyun 		if (np) {
1962*4882a593Smuzhiyun 			/* Get EDID */
1963*4882a593Smuzhiyun 			cp = of_get_property(np, "mode", &len);
1964*4882a593Smuzhiyun 			if (cp)
1965*4882a593Smuzhiyun 				strcpy(fb_mode, cp);
1966*4882a593Smuzhiyun 			prop = of_get_property(np, "edid", &len);
1967*4882a593Smuzhiyun 			if (prop && len == EDID_LENGTH) {
1968*4882a593Smuzhiyun 				info->edid_data = kmemdup(prop, EDID_LENGTH,
1969*4882a593Smuzhiyun 							  GFP_KERNEL);
1970*4882a593Smuzhiyun 				if (info->edid_data)
1971*4882a593Smuzhiyun 					found = 1;
1972*4882a593Smuzhiyun 			}
1973*4882a593Smuzhiyun 		}
1974*4882a593Smuzhiyun #endif
1975*4882a593Smuzhiyun 		if (!found) {
1976*4882a593Smuzhiyun 			dev_info(dev, "using default configuration data\n");
1977*4882a593Smuzhiyun 			info->pdata = &sm501fb_def_pdata;
1978*4882a593Smuzhiyun 		}
1979*4882a593Smuzhiyun 	}
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	/* probe for the presence of each panel */
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	ret = sm501fb_probe_one(info, HEAD_CRT);
1984*4882a593Smuzhiyun 	if (ret < 0) {
1985*4882a593Smuzhiyun 		dev_err(dev, "failed to probe CRT\n");
1986*4882a593Smuzhiyun 		goto err_alloc;
1987*4882a593Smuzhiyun 	}
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	ret = sm501fb_probe_one(info, HEAD_PANEL);
1990*4882a593Smuzhiyun 	if (ret < 0) {
1991*4882a593Smuzhiyun 		dev_err(dev, "failed to probe PANEL\n");
1992*4882a593Smuzhiyun 		goto err_probed_crt;
1993*4882a593Smuzhiyun 	}
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	if (info->fb[HEAD_PANEL] == NULL &&
1996*4882a593Smuzhiyun 	    info->fb[HEAD_CRT] == NULL) {
1997*4882a593Smuzhiyun 		dev_err(dev, "no framebuffers found\n");
1998*4882a593Smuzhiyun 		ret = -ENODEV;
1999*4882a593Smuzhiyun 		goto err_alloc;
2000*4882a593Smuzhiyun 	}
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 	/* get the resources for both of the framebuffers */
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	ret = sm501fb_start(info, pdev);
2005*4882a593Smuzhiyun 	if (ret) {
2006*4882a593Smuzhiyun 		dev_err(dev, "cannot initialise SM501\n");
2007*4882a593Smuzhiyun 		goto err_probed_panel;
2008*4882a593Smuzhiyun 	}
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	ret = sm501fb_start_one(info, HEAD_CRT, driver_name_crt);
2011*4882a593Smuzhiyun 	if (ret) {
2012*4882a593Smuzhiyun 		dev_err(dev, "failed to start CRT\n");
2013*4882a593Smuzhiyun 		goto err_started;
2014*4882a593Smuzhiyun 	}
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	ret = sm501fb_start_one(info, HEAD_PANEL, driver_name_pnl);
2017*4882a593Smuzhiyun 	if (ret) {
2018*4882a593Smuzhiyun 		dev_err(dev, "failed to start Panel\n");
2019*4882a593Smuzhiyun 		goto err_started_crt;
2020*4882a593Smuzhiyun 	}
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	/* we registered, return ok */
2023*4882a593Smuzhiyun 	return 0;
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun err_started_crt:
2026*4882a593Smuzhiyun 	unregister_framebuffer(info->fb[HEAD_CRT]);
2027*4882a593Smuzhiyun 	sm501_free_init_fb(info, HEAD_CRT);
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun err_started:
2030*4882a593Smuzhiyun 	sm501fb_stop(info);
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun err_probed_panel:
2033*4882a593Smuzhiyun 	framebuffer_release(info->fb[HEAD_PANEL]);
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun err_probed_crt:
2036*4882a593Smuzhiyun 	framebuffer_release(info->fb[HEAD_CRT]);
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun err_alloc:
2039*4882a593Smuzhiyun 	kfree(info);
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 	return ret;
2042*4882a593Smuzhiyun }
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun /*
2046*4882a593Smuzhiyun  *  Cleanup
2047*4882a593Smuzhiyun  */
sm501fb_remove(struct platform_device * pdev)2048*4882a593Smuzhiyun static int sm501fb_remove(struct platform_device *pdev)
2049*4882a593Smuzhiyun {
2050*4882a593Smuzhiyun 	struct sm501fb_info *info = platform_get_drvdata(pdev);
2051*4882a593Smuzhiyun 	struct fb_info	   *fbinfo_crt = info->fb[0];
2052*4882a593Smuzhiyun 	struct fb_info	   *fbinfo_pnl = info->fb[1];
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	sm501_free_init_fb(info, HEAD_CRT);
2055*4882a593Smuzhiyun 	sm501_free_init_fb(info, HEAD_PANEL);
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 	if (fbinfo_crt)
2058*4882a593Smuzhiyun 		unregister_framebuffer(fbinfo_crt);
2059*4882a593Smuzhiyun 	if (fbinfo_pnl)
2060*4882a593Smuzhiyun 		unregister_framebuffer(fbinfo_pnl);
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	sm501fb_stop(info);
2063*4882a593Smuzhiyun 	kfree(info);
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	framebuffer_release(fbinfo_pnl);
2066*4882a593Smuzhiyun 	framebuffer_release(fbinfo_crt);
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	return 0;
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun #ifdef CONFIG_PM
2072*4882a593Smuzhiyun 
sm501fb_suspend_fb(struct sm501fb_info * info,enum sm501_controller head)2073*4882a593Smuzhiyun static int sm501fb_suspend_fb(struct sm501fb_info *info,
2074*4882a593Smuzhiyun 			      enum sm501_controller head)
2075*4882a593Smuzhiyun {
2076*4882a593Smuzhiyun 	struct fb_info *fbi = info->fb[head];
2077*4882a593Smuzhiyun 	struct sm501fb_par *par;
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	if (!fbi)
2080*4882a593Smuzhiyun 		return 0;
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	par = fbi->par;
2083*4882a593Smuzhiyun 	if (par->screen.size == 0)
2084*4882a593Smuzhiyun 		return 0;
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	/* blank the relevant interface to ensure unit power minimised */
2087*4882a593Smuzhiyun 	(par->ops.fb_blank)(FB_BLANK_POWERDOWN, fbi);
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	/* tell console/fb driver we are suspending */
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun 	console_lock();
2092*4882a593Smuzhiyun 	fb_set_suspend(fbi, 1);
2093*4882a593Smuzhiyun 	console_unlock();
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	/* backup copies in case chip is powered down over suspend */
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 	par->store_fb = vmalloc(par->screen.size);
2098*4882a593Smuzhiyun 	if (par->store_fb == NULL) {
2099*4882a593Smuzhiyun 		dev_err(info->dev, "no memory to store screen\n");
2100*4882a593Smuzhiyun 		return -ENOMEM;
2101*4882a593Smuzhiyun 	}
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	par->store_cursor = vmalloc(par->cursor.size);
2104*4882a593Smuzhiyun 	if (par->store_cursor == NULL) {
2105*4882a593Smuzhiyun 		dev_err(info->dev, "no memory to store cursor\n");
2106*4882a593Smuzhiyun 		goto err_nocursor;
2107*4882a593Smuzhiyun 	}
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	dev_dbg(info->dev, "suspending screen to %p\n", par->store_fb);
2110*4882a593Smuzhiyun 	dev_dbg(info->dev, "suspending cursor to %p\n", par->store_cursor);
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	memcpy_fromio(par->store_fb, par->screen.k_addr, par->screen.size);
2113*4882a593Smuzhiyun 	memcpy_fromio(par->store_cursor, par->cursor.k_addr, par->cursor.size);
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 	return 0;
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun  err_nocursor:
2118*4882a593Smuzhiyun 	vfree(par->store_fb);
2119*4882a593Smuzhiyun 	par->store_fb = NULL;
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun 	return -ENOMEM;
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun 
sm501fb_resume_fb(struct sm501fb_info * info,enum sm501_controller head)2124*4882a593Smuzhiyun static void sm501fb_resume_fb(struct sm501fb_info *info,
2125*4882a593Smuzhiyun 			      enum sm501_controller head)
2126*4882a593Smuzhiyun {
2127*4882a593Smuzhiyun 	struct fb_info *fbi = info->fb[head];
2128*4882a593Smuzhiyun 	struct sm501fb_par *par;
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	if (!fbi)
2131*4882a593Smuzhiyun 		return;
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	par = fbi->par;
2134*4882a593Smuzhiyun 	if (par->screen.size == 0)
2135*4882a593Smuzhiyun 		return;
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	/* re-activate the configuration */
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 	(par->ops.fb_set_par)(fbi);
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	/* restore the data */
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	dev_dbg(info->dev, "restoring screen from %p\n", par->store_fb);
2144*4882a593Smuzhiyun 	dev_dbg(info->dev, "restoring cursor from %p\n", par->store_cursor);
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	if (par->store_fb)
2147*4882a593Smuzhiyun 		memcpy_toio(par->screen.k_addr, par->store_fb,
2148*4882a593Smuzhiyun 			    par->screen.size);
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	if (par->store_cursor)
2151*4882a593Smuzhiyun 		memcpy_toio(par->cursor.k_addr, par->store_cursor,
2152*4882a593Smuzhiyun 			    par->cursor.size);
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	console_lock();
2155*4882a593Smuzhiyun 	fb_set_suspend(fbi, 0);
2156*4882a593Smuzhiyun 	console_unlock();
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	vfree(par->store_fb);
2159*4882a593Smuzhiyun 	vfree(par->store_cursor);
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun /* suspend and resume support */
2164*4882a593Smuzhiyun 
sm501fb_suspend(struct platform_device * pdev,pm_message_t state)2165*4882a593Smuzhiyun static int sm501fb_suspend(struct platform_device *pdev, pm_message_t state)
2166*4882a593Smuzhiyun {
2167*4882a593Smuzhiyun 	struct sm501fb_info *info = platform_get_drvdata(pdev);
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun 	/* store crt control to resume with */
2170*4882a593Smuzhiyun 	info->pm_crt_ctrl = smc501_readl(info->regs + SM501_DC_CRT_CONTROL);
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun 	sm501fb_suspend_fb(info, HEAD_CRT);
2173*4882a593Smuzhiyun 	sm501fb_suspend_fb(info, HEAD_PANEL);
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 	/* turn off the clocks, in case the device is not powered down */
2176*4882a593Smuzhiyun 	sm501_unit_power(info->dev->parent, SM501_GATE_DISPLAY, 0);
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	return 0;
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun #define SM501_CRT_CTRL_SAVE (SM501_DC_CRT_CONTROL_TVP |        \
2182*4882a593Smuzhiyun 			     SM501_DC_CRT_CONTROL_SEL)
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 
sm501fb_resume(struct platform_device * pdev)2185*4882a593Smuzhiyun static int sm501fb_resume(struct platform_device *pdev)
2186*4882a593Smuzhiyun {
2187*4882a593Smuzhiyun 	struct sm501fb_info *info = platform_get_drvdata(pdev);
2188*4882a593Smuzhiyun 	unsigned long crt_ctrl;
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	sm501_unit_power(info->dev->parent, SM501_GATE_DISPLAY, 1);
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	/* restore the items we want to be saved for crt control */
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	crt_ctrl = smc501_readl(info->regs + SM501_DC_CRT_CONTROL);
2195*4882a593Smuzhiyun 	crt_ctrl &= ~SM501_CRT_CTRL_SAVE;
2196*4882a593Smuzhiyun 	crt_ctrl |= info->pm_crt_ctrl & SM501_CRT_CTRL_SAVE;
2197*4882a593Smuzhiyun 	smc501_writel(crt_ctrl, info->regs + SM501_DC_CRT_CONTROL);
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun 	sm501fb_resume_fb(info, HEAD_CRT);
2200*4882a593Smuzhiyun 	sm501fb_resume_fb(info, HEAD_PANEL);
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	return 0;
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun #else
2206*4882a593Smuzhiyun #define sm501fb_suspend NULL
2207*4882a593Smuzhiyun #define sm501fb_resume  NULL
2208*4882a593Smuzhiyun #endif
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun static struct platform_driver sm501fb_driver = {
2211*4882a593Smuzhiyun 	.probe		= sm501fb_probe,
2212*4882a593Smuzhiyun 	.remove		= sm501fb_remove,
2213*4882a593Smuzhiyun 	.suspend	= sm501fb_suspend,
2214*4882a593Smuzhiyun 	.resume		= sm501fb_resume,
2215*4882a593Smuzhiyun 	.driver		= {
2216*4882a593Smuzhiyun 		.name	= "sm501-fb",
2217*4882a593Smuzhiyun 		.dev_groups	= sm501fb_groups,
2218*4882a593Smuzhiyun 	},
2219*4882a593Smuzhiyun };
2220*4882a593Smuzhiyun 
2221*4882a593Smuzhiyun module_platform_driver(sm501fb_driver);
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun module_param_named(mode, fb_mode, charp, 0);
2224*4882a593Smuzhiyun MODULE_PARM_DESC(mode,
2225*4882a593Smuzhiyun 	"Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\" ");
2226*4882a593Smuzhiyun module_param_named(bpp, default_bpp, ulong, 0);
2227*4882a593Smuzhiyun MODULE_PARM_DESC(bpp, "Specify bit-per-pixel if not specified mode");
2228*4882a593Smuzhiyun MODULE_AUTHOR("Ben Dooks, Vincent Sanders");
2229*4882a593Smuzhiyun MODULE_DESCRIPTION("SM501 Framebuffer driver");
2230*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2231