xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/sis/init.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* $XFree86$ */
2*4882a593Smuzhiyun /* $XdotOrg$ */
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  * Mode initializing code (CRT1 section) for
5*4882a593Smuzhiyun  * for SiS 300/305/540/630/730,
6*4882a593Smuzhiyun  *     SiS 315/550/[M]650/651/[M]661[FGM]X/[M]74x[GX]/330/[M]76x[GX],
7*4882a593Smuzhiyun  *     XGI Volari V3XT/V5/V8, Z7
8*4882a593Smuzhiyun  * (Universal module for Linux kernel framebuffer and X.org/XFree86 4.x)
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Copyright (C) 2001-2005 by Thomas Winischhofer, Vienna, Austria
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * If distributed as part of the Linux kernel, the following license terms
13*4882a593Smuzhiyun  * apply:
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * * This program is free software; you can redistribute it and/or modify
16*4882a593Smuzhiyun  * * it under the terms of the GNU General Public License as published by
17*4882a593Smuzhiyun  * * the Free Software Foundation; either version 2 of the named License,
18*4882a593Smuzhiyun  * * or any later version.
19*4882a593Smuzhiyun  * *
20*4882a593Smuzhiyun  * * This program is distributed in the hope that it will be useful,
21*4882a593Smuzhiyun  * * but WITHOUT ANY WARRANTY; without even the implied warranty of
22*4882a593Smuzhiyun  * * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23*4882a593Smuzhiyun  * * GNU General Public License for more details.
24*4882a593Smuzhiyun  * *
25*4882a593Smuzhiyun  * * You should have received a copy of the GNU General Public License
26*4882a593Smuzhiyun  * * along with this program; if not, write to the Free Software
27*4882a593Smuzhiyun  * * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * Otherwise, the following license terms apply:
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * * Redistribution and use in source and binary forms, with or without
32*4882a593Smuzhiyun  * * modification, are permitted provided that the following conditions
33*4882a593Smuzhiyun  * * are met:
34*4882a593Smuzhiyun  * * 1) Redistributions of source code must retain the above copyright
35*4882a593Smuzhiyun  * *    notice, this list of conditions and the following disclaimer.
36*4882a593Smuzhiyun  * * 2) Redistributions in binary form must reproduce the above copyright
37*4882a593Smuzhiyun  * *    notice, this list of conditions and the following disclaimer in the
38*4882a593Smuzhiyun  * *    documentation and/or other materials provided with the distribution.
39*4882a593Smuzhiyun  * * 3) The name of the author may not be used to endorse or promote products
40*4882a593Smuzhiyun  * *    derived from this software without specific prior written permission.
41*4882a593Smuzhiyun  * *
42*4882a593Smuzhiyun  * * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
43*4882a593Smuzhiyun  * * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
44*4882a593Smuzhiyun  * * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
45*4882a593Smuzhiyun  * * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
46*4882a593Smuzhiyun  * * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
47*4882a593Smuzhiyun  * * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
48*4882a593Smuzhiyun  * * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
49*4882a593Smuzhiyun  * * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
50*4882a593Smuzhiyun  * * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
51*4882a593Smuzhiyun  * * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  * Author: 	Thomas Winischhofer <thomas@winischhofer.net>
54*4882a593Smuzhiyun  *
55*4882a593Smuzhiyun  * Formerly based on non-functional code-fragements for 300 series by SiS, Inc.
56*4882a593Smuzhiyun  * Used by permission.
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #include "init.h"
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_300
62*4882a593Smuzhiyun #include "300vtbl.h"
63*4882a593Smuzhiyun #endif
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
66*4882a593Smuzhiyun #include "310vtbl.h"
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #if defined(ALLOC_PRAGMA)
70*4882a593Smuzhiyun #pragma alloc_text(PAGE,SiSSetMode)
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /*********************************************/
74*4882a593Smuzhiyun /*         POINTER INITIALIZATION            */
75*4882a593Smuzhiyun /*********************************************/
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #if defined(CONFIG_FB_SIS_300) || defined(CONFIG_FB_SIS_315)
78*4882a593Smuzhiyun static void
InitCommonPointer(struct SiS_Private * SiS_Pr)79*4882a593Smuzhiyun InitCommonPointer(struct SiS_Private *SiS_Pr)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun    SiS_Pr->SiS_SModeIDTable  = SiS_SModeIDTable;
82*4882a593Smuzhiyun    SiS_Pr->SiS_StResInfo     = SiS_StResInfo;
83*4882a593Smuzhiyun    SiS_Pr->SiS_ModeResInfo   = SiS_ModeResInfo;
84*4882a593Smuzhiyun    SiS_Pr->SiS_StandTable    = SiS_StandTable;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun    SiS_Pr->SiS_NTSCTiming     = SiS_NTSCTiming;
87*4882a593Smuzhiyun    SiS_Pr->SiS_PALTiming      = SiS_PALTiming;
88*4882a593Smuzhiyun    SiS_Pr->SiS_HiTVSt1Timing  = SiS_HiTVSt1Timing;
89*4882a593Smuzhiyun    SiS_Pr->SiS_HiTVSt2Timing  = SiS_HiTVSt2Timing;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun    SiS_Pr->SiS_HiTVExtTiming  = SiS_HiTVExtTiming;
92*4882a593Smuzhiyun    SiS_Pr->SiS_HiTVGroup3Data = SiS_HiTVGroup3Data;
93*4882a593Smuzhiyun    SiS_Pr->SiS_HiTVGroup3Simu = SiS_HiTVGroup3Simu;
94*4882a593Smuzhiyun #if 0
95*4882a593Smuzhiyun    SiS_Pr->SiS_HiTVTextTiming = SiS_HiTVTextTiming;
96*4882a593Smuzhiyun    SiS_Pr->SiS_HiTVGroup3Text = SiS_HiTVGroup3Text;
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun    SiS_Pr->SiS_StPALData   = SiS_StPALData;
100*4882a593Smuzhiyun    SiS_Pr->SiS_ExtPALData  = SiS_ExtPALData;
101*4882a593Smuzhiyun    SiS_Pr->SiS_StNTSCData  = SiS_StNTSCData;
102*4882a593Smuzhiyun    SiS_Pr->SiS_ExtNTSCData = SiS_ExtNTSCData;
103*4882a593Smuzhiyun    SiS_Pr->SiS_St1HiTVData = SiS_StHiTVData;
104*4882a593Smuzhiyun    SiS_Pr->SiS_St2HiTVData = SiS_St2HiTVData;
105*4882a593Smuzhiyun    SiS_Pr->SiS_ExtHiTVData = SiS_ExtHiTVData;
106*4882a593Smuzhiyun    SiS_Pr->SiS_St525iData  = SiS_StNTSCData;
107*4882a593Smuzhiyun    SiS_Pr->SiS_St525pData  = SiS_St525pData;
108*4882a593Smuzhiyun    SiS_Pr->SiS_St750pData  = SiS_St750pData;
109*4882a593Smuzhiyun    SiS_Pr->SiS_Ext525iData = SiS_ExtNTSCData;
110*4882a593Smuzhiyun    SiS_Pr->SiS_Ext525pData = SiS_ExtNTSCData;
111*4882a593Smuzhiyun    SiS_Pr->SiS_Ext750pData = SiS_Ext750pData;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun    SiS_Pr->pSiS_OutputSelect = &SiS_OutputSelect;
114*4882a593Smuzhiyun    SiS_Pr->pSiS_SoftSetting  = &SiS_SoftSetting;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun    SiS_Pr->SiS_LCD1280x720Data      = SiS_LCD1280x720Data;
117*4882a593Smuzhiyun    SiS_Pr->SiS_StLCD1280x768_2Data  = SiS_StLCD1280x768_2Data;
118*4882a593Smuzhiyun    SiS_Pr->SiS_ExtLCD1280x768_2Data = SiS_ExtLCD1280x768_2Data;
119*4882a593Smuzhiyun    SiS_Pr->SiS_LCD1280x800Data      = SiS_LCD1280x800Data;
120*4882a593Smuzhiyun    SiS_Pr->SiS_LCD1280x800_2Data    = SiS_LCD1280x800_2Data;
121*4882a593Smuzhiyun    SiS_Pr->SiS_LCD1280x854Data      = SiS_LCD1280x854Data;
122*4882a593Smuzhiyun    SiS_Pr->SiS_LCD1280x960Data      = SiS_LCD1280x960Data;
123*4882a593Smuzhiyun    SiS_Pr->SiS_StLCD1400x1050Data   = SiS_StLCD1400x1050Data;
124*4882a593Smuzhiyun    SiS_Pr->SiS_ExtLCD1400x1050Data  = SiS_ExtLCD1400x1050Data;
125*4882a593Smuzhiyun    SiS_Pr->SiS_LCD1680x1050Data     = SiS_LCD1680x1050Data;
126*4882a593Smuzhiyun    SiS_Pr->SiS_StLCD1600x1200Data   = SiS_StLCD1600x1200Data;
127*4882a593Smuzhiyun    SiS_Pr->SiS_ExtLCD1600x1200Data  = SiS_ExtLCD1600x1200Data;
128*4882a593Smuzhiyun    SiS_Pr->SiS_NoScaleData          = SiS_NoScaleData;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun    SiS_Pr->SiS_LVDS320x240Data_1   = SiS_LVDS320x240Data_1;
131*4882a593Smuzhiyun    SiS_Pr->SiS_LVDS320x240Data_2   = SiS_LVDS320x240Data_2;
132*4882a593Smuzhiyun    SiS_Pr->SiS_LVDS640x480Data_1   = SiS_LVDS640x480Data_1;
133*4882a593Smuzhiyun    SiS_Pr->SiS_LVDS800x600Data_1   = SiS_LVDS800x600Data_1;
134*4882a593Smuzhiyun    SiS_Pr->SiS_LVDS1024x600Data_1  = SiS_LVDS1024x600Data_1;
135*4882a593Smuzhiyun    SiS_Pr->SiS_LVDS1024x768Data_1  = SiS_LVDS1024x768Data_1;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSCRT1320x240_1     = SiS_LVDSCRT1320x240_1;
138*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSCRT1320x240_2     = SiS_LVDSCRT1320x240_2;
139*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSCRT1320x240_2_H   = SiS_LVDSCRT1320x240_2_H;
140*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSCRT1320x240_3     = SiS_LVDSCRT1320x240_3;
141*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSCRT1320x240_3_H   = SiS_LVDSCRT1320x240_3_H;
142*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSCRT1640x480_1     = SiS_LVDSCRT1640x480_1;
143*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSCRT1640x480_1_H   = SiS_LVDSCRT1640x480_1_H;
144*4882a593Smuzhiyun #if 0
145*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSCRT11024x600_1    = SiS_LVDSCRT11024x600_1;
146*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSCRT11024x600_1_H  = SiS_LVDSCRT11024x600_1_H;
147*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSCRT11024x600_2    = SiS_LVDSCRT11024x600_2;
148*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSCRT11024x600_2_H  = SiS_LVDSCRT11024x600_2_H;
149*4882a593Smuzhiyun #endif
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVUNTSCData = SiS_CHTVUNTSCData;
152*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVONTSCData = SiS_CHTVONTSCData;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun    SiS_Pr->SiS_PanelMinLVDS   = Panel_800x600;    /* lowest value LVDS/LCDA */
155*4882a593Smuzhiyun    SiS_Pr->SiS_PanelMin301    = Panel_1024x768;   /* lowest value 301 */
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_300
160*4882a593Smuzhiyun static void
InitTo300Pointer(struct SiS_Private * SiS_Pr)161*4882a593Smuzhiyun InitTo300Pointer(struct SiS_Private *SiS_Pr)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun    InitCommonPointer(SiS_Pr);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun    SiS_Pr->SiS_VBModeIDTable = SiS300_VBModeIDTable;
166*4882a593Smuzhiyun    SiS_Pr->SiS_EModeIDTable  = SiS300_EModeIDTable;
167*4882a593Smuzhiyun    SiS_Pr->SiS_RefIndex      = SiS300_RefIndex;
168*4882a593Smuzhiyun    SiS_Pr->SiS_CRT1Table     = SiS300_CRT1Table;
169*4882a593Smuzhiyun    if(SiS_Pr->ChipType == SIS_300) {
170*4882a593Smuzhiyun       SiS_Pr->SiS_MCLKData_0 = SiS300_MCLKData_300; /* 300 */
171*4882a593Smuzhiyun    } else {
172*4882a593Smuzhiyun       SiS_Pr->SiS_MCLKData_0 = SiS300_MCLKData_630; /* 630, 730 */
173*4882a593Smuzhiyun    }
174*4882a593Smuzhiyun    SiS_Pr->SiS_VCLKData      = SiS300_VCLKData;
175*4882a593Smuzhiyun    SiS_Pr->SiS_VBVCLKData    = (struct SiS_VBVCLKData *)SiS300_VCLKData;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun    SiS_Pr->SiS_SR15  = SiS300_SR15;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun    SiS_Pr->SiS_PanelDelayTbl     = SiS300_PanelDelayTbl;
180*4882a593Smuzhiyun    SiS_Pr->SiS_PanelDelayTblLVDS = SiS300_PanelDelayTbl;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun    SiS_Pr->SiS_ExtLCD1024x768Data   = SiS300_ExtLCD1024x768Data;
183*4882a593Smuzhiyun    SiS_Pr->SiS_St2LCD1024x768Data   = SiS300_St2LCD1024x768Data;
184*4882a593Smuzhiyun    SiS_Pr->SiS_ExtLCD1280x1024Data  = SiS300_ExtLCD1280x1024Data;
185*4882a593Smuzhiyun    SiS_Pr->SiS_St2LCD1280x1024Data  = SiS300_St2LCD1280x1024Data;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun    SiS_Pr->SiS_CRT2Part2_1024x768_1  = SiS300_CRT2Part2_1024x768_1;
188*4882a593Smuzhiyun    SiS_Pr->SiS_CRT2Part2_1024x768_2  = SiS300_CRT2Part2_1024x768_2;
189*4882a593Smuzhiyun    SiS_Pr->SiS_CRT2Part2_1024x768_3  = SiS300_CRT2Part2_1024x768_3;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVUPALData  = SiS300_CHTVUPALData;
192*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVOPALData  = SiS300_CHTVOPALData;
193*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVUPALMData = SiS_CHTVUNTSCData;    /* not supported on 300 series */
194*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVOPALMData = SiS_CHTVONTSCData;    /* not supported on 300 series */
195*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVUPALNData = SiS300_CHTVUPALData;  /* not supported on 300 series */
196*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVOPALNData = SiS300_CHTVOPALData;  /* not supported on 300 series */
197*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVSOPALData = SiS300_CHTVSOPALData;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun    SiS_Pr->SiS_LVDS848x480Data_1   = SiS300_LVDS848x480Data_1;
200*4882a593Smuzhiyun    SiS_Pr->SiS_LVDS848x480Data_2   = SiS300_LVDS848x480Data_2;
201*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSBARCO1024Data_1 = SiS300_LVDSBARCO1024Data_1;
202*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSBARCO1366Data_1 = SiS300_LVDSBARCO1366Data_1;
203*4882a593Smuzhiyun    SiS_Pr->SiS_LVDSBARCO1366Data_2 = SiS300_LVDSBARCO1366Data_2;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun    SiS_Pr->SiS_PanelType04_1a = SiS300_PanelType04_1a;
206*4882a593Smuzhiyun    SiS_Pr->SiS_PanelType04_2a = SiS300_PanelType04_2a;
207*4882a593Smuzhiyun    SiS_Pr->SiS_PanelType04_1b = SiS300_PanelType04_1b;
208*4882a593Smuzhiyun    SiS_Pr->SiS_PanelType04_2b = SiS300_PanelType04_2b;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVCRT1UNTSC = SiS300_CHTVCRT1UNTSC;
211*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVCRT1ONTSC = SiS300_CHTVCRT1ONTSC;
212*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVCRT1UPAL  = SiS300_CHTVCRT1UPAL;
213*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVCRT1OPAL  = SiS300_CHTVCRT1OPAL;
214*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVCRT1SOPAL = SiS300_CHTVCRT1SOPAL;
215*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_UNTSC = SiS300_CHTVReg_UNTSC;
216*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_ONTSC = SiS300_CHTVReg_ONTSC;
217*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_UPAL  = SiS300_CHTVReg_UPAL;
218*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_OPAL  = SiS300_CHTVReg_OPAL;
219*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_UPALM = SiS300_CHTVReg_UNTSC;  /* not supported on 300 series */
220*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_OPALM = SiS300_CHTVReg_ONTSC;  /* not supported on 300 series */
221*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_UPALN = SiS300_CHTVReg_UPAL;   /* not supported on 300 series */
222*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_OPALN = SiS300_CHTVReg_OPAL;   /* not supported on 300 series */
223*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_SOPAL = SiS300_CHTVReg_SOPAL;
224*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKUNTSC = SiS300_CHTVVCLKUNTSC;
225*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKONTSC = SiS300_CHTVVCLKONTSC;
226*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKUPAL  = SiS300_CHTVVCLKUPAL;
227*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKOPAL  = SiS300_CHTVVCLKOPAL;
228*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKUPALM = SiS300_CHTVVCLKUNTSC;  /* not supported on 300 series */
229*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKOPALM = SiS300_CHTVVCLKONTSC;  /* not supported on 300 series */
230*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKUPALN = SiS300_CHTVVCLKUPAL;   /* not supported on 300 series */
231*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKOPALN = SiS300_CHTVVCLKOPAL;   /* not supported on 300 series */
232*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKSOPAL = SiS300_CHTVVCLKSOPAL;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun #endif
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
237*4882a593Smuzhiyun static void
InitTo310Pointer(struct SiS_Private * SiS_Pr)238*4882a593Smuzhiyun InitTo310Pointer(struct SiS_Private *SiS_Pr)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun    InitCommonPointer(SiS_Pr);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun    SiS_Pr->SiS_EModeIDTable  = SiS310_EModeIDTable;
243*4882a593Smuzhiyun    SiS_Pr->SiS_RefIndex      = SiS310_RefIndex;
244*4882a593Smuzhiyun    SiS_Pr->SiS_CRT1Table     = SiS310_CRT1Table;
245*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_340) {
246*4882a593Smuzhiyun       SiS_Pr->SiS_MCLKData_0 = SiS310_MCLKData_0_340;  /* 340 + XGI */
247*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType >= SIS_761) {
248*4882a593Smuzhiyun       SiS_Pr->SiS_MCLKData_0 = SiS310_MCLKData_0_761;  /* 761 - preliminary */
249*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType >= SIS_760) {
250*4882a593Smuzhiyun       SiS_Pr->SiS_MCLKData_0 = SiS310_MCLKData_0_760;  /* 760 */
251*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType >= SIS_661) {
252*4882a593Smuzhiyun       SiS_Pr->SiS_MCLKData_0 = SiS310_MCLKData_0_660;  /* 661/741 */
253*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType == SIS_330) {
254*4882a593Smuzhiyun       SiS_Pr->SiS_MCLKData_0 = SiS310_MCLKData_0_330;  /* 330 */
255*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType > SIS_315PRO) {
256*4882a593Smuzhiyun       SiS_Pr->SiS_MCLKData_0 = SiS310_MCLKData_0_650;  /* 550, 650, 740 */
257*4882a593Smuzhiyun    } else {
258*4882a593Smuzhiyun       SiS_Pr->SiS_MCLKData_0 = SiS310_MCLKData_0_315;  /* 315 */
259*4882a593Smuzhiyun    }
260*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_340) {
261*4882a593Smuzhiyun       SiS_Pr->SiS_MCLKData_1 = SiS310_MCLKData_1_340;
262*4882a593Smuzhiyun    } else {
263*4882a593Smuzhiyun       SiS_Pr->SiS_MCLKData_1 = SiS310_MCLKData_1;
264*4882a593Smuzhiyun    }
265*4882a593Smuzhiyun    SiS_Pr->SiS_VCLKData      = SiS310_VCLKData;
266*4882a593Smuzhiyun    SiS_Pr->SiS_VBVCLKData    = SiS310_VBVCLKData;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun    SiS_Pr->SiS_SR15  = SiS310_SR15;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun    SiS_Pr->SiS_PanelDelayTbl     = SiS310_PanelDelayTbl;
271*4882a593Smuzhiyun    SiS_Pr->SiS_PanelDelayTblLVDS = SiS310_PanelDelayTblLVDS;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun    SiS_Pr->SiS_St2LCD1024x768Data   = SiS310_St2LCD1024x768Data;
274*4882a593Smuzhiyun    SiS_Pr->SiS_ExtLCD1024x768Data   = SiS310_ExtLCD1024x768Data;
275*4882a593Smuzhiyun    SiS_Pr->SiS_St2LCD1280x1024Data  = SiS310_St2LCD1280x1024Data;
276*4882a593Smuzhiyun    SiS_Pr->SiS_ExtLCD1280x1024Data  = SiS310_ExtLCD1280x1024Data;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun    SiS_Pr->SiS_CRT2Part2_1024x768_1  = SiS310_CRT2Part2_1024x768_1;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVUPALData  = SiS310_CHTVUPALData;
281*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVOPALData  = SiS310_CHTVOPALData;
282*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVUPALMData = SiS310_CHTVUPALMData;
283*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVOPALMData = SiS310_CHTVOPALMData;
284*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVUPALNData = SiS310_CHTVUPALNData;
285*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVOPALNData = SiS310_CHTVOPALNData;
286*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVSOPALData = SiS310_CHTVSOPALData;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVCRT1UNTSC = SiS310_CHTVCRT1UNTSC;
289*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVCRT1ONTSC = SiS310_CHTVCRT1ONTSC;
290*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVCRT1UPAL  = SiS310_CHTVCRT1UPAL;
291*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVCRT1OPAL  = SiS310_CHTVCRT1OPAL;
292*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVCRT1SOPAL = SiS310_CHTVCRT1OPAL;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_UNTSC = SiS310_CHTVReg_UNTSC;
295*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_ONTSC = SiS310_CHTVReg_ONTSC;
296*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_UPAL  = SiS310_CHTVReg_UPAL;
297*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_OPAL  = SiS310_CHTVReg_OPAL;
298*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_UPALM = SiS310_CHTVReg_UPALM;
299*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_OPALM = SiS310_CHTVReg_OPALM;
300*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_UPALN = SiS310_CHTVReg_UPALN;
301*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_OPALN = SiS310_CHTVReg_OPALN;
302*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVReg_SOPAL = SiS310_CHTVReg_OPAL;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKUNTSC = SiS310_CHTVVCLKUNTSC;
305*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKONTSC = SiS310_CHTVVCLKONTSC;
306*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKUPAL  = SiS310_CHTVVCLKUPAL;
307*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKOPAL  = SiS310_CHTVVCLKOPAL;
308*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKUPALM = SiS310_CHTVVCLKUPALM;
309*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKOPALM = SiS310_CHTVVCLKOPALM;
310*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKUPALN = SiS310_CHTVVCLKUPALN;
311*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKOPALN = SiS310_CHTVVCLKOPALN;
312*4882a593Smuzhiyun    SiS_Pr->SiS_CHTVVCLKSOPAL = SiS310_CHTVVCLKOPAL;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun #endif
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun bool
SiSInitPtr(struct SiS_Private * SiS_Pr)317*4882a593Smuzhiyun SiSInitPtr(struct SiS_Private *SiS_Pr)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun    if(SiS_Pr->ChipType < SIS_315H) {
320*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_300
321*4882a593Smuzhiyun       InitTo300Pointer(SiS_Pr);
322*4882a593Smuzhiyun #else
323*4882a593Smuzhiyun       return false;
324*4882a593Smuzhiyun #endif
325*4882a593Smuzhiyun    } else {
326*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
327*4882a593Smuzhiyun       InitTo310Pointer(SiS_Pr);
328*4882a593Smuzhiyun #else
329*4882a593Smuzhiyun       return false;
330*4882a593Smuzhiyun #endif
331*4882a593Smuzhiyun    }
332*4882a593Smuzhiyun    return true;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /*********************************************/
336*4882a593Smuzhiyun /*            HELPER: Get ModeID             */
337*4882a593Smuzhiyun /*********************************************/
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun static
340*4882a593Smuzhiyun unsigned short
SiS_GetModeID(int VGAEngine,unsigned int VBFlags,int HDisplay,int VDisplay,int Depth,bool FSTN,int LCDwidth,int LCDheight)341*4882a593Smuzhiyun SiS_GetModeID(int VGAEngine, unsigned int VBFlags, int HDisplay, int VDisplay,
342*4882a593Smuzhiyun 		int Depth, bool FSTN, int LCDwidth, int LCDheight)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun    unsigned short ModeIndex = 0;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun    switch(HDisplay)
347*4882a593Smuzhiyun    {
348*4882a593Smuzhiyun 	case 320:
349*4882a593Smuzhiyun 		if(VDisplay == 200) ModeIndex = ModeIndex_320x200[Depth];
350*4882a593Smuzhiyun 		else if(VDisplay == 240) {
351*4882a593Smuzhiyun 			if((VBFlags & CRT2_LCD) && (FSTN))
352*4882a593Smuzhiyun 				ModeIndex = ModeIndex_320x240_FSTN[Depth];
353*4882a593Smuzhiyun 			else
354*4882a593Smuzhiyun 				ModeIndex = ModeIndex_320x240[Depth];
355*4882a593Smuzhiyun 		}
356*4882a593Smuzhiyun 		break;
357*4882a593Smuzhiyun 	case 400:
358*4882a593Smuzhiyun 		if((!(VBFlags & CRT1_LCDA)) || ((LCDwidth >= 800) && (LCDheight >= 600))) {
359*4882a593Smuzhiyun 			if(VDisplay == 300) ModeIndex = ModeIndex_400x300[Depth];
360*4882a593Smuzhiyun 		}
361*4882a593Smuzhiyun 		break;
362*4882a593Smuzhiyun 	case 512:
363*4882a593Smuzhiyun 		if((!(VBFlags & CRT1_LCDA)) || ((LCDwidth >= 1024) && (LCDheight >= 768))) {
364*4882a593Smuzhiyun 			if(VDisplay == 384) ModeIndex = ModeIndex_512x384[Depth];
365*4882a593Smuzhiyun 		}
366*4882a593Smuzhiyun 		break;
367*4882a593Smuzhiyun 	case 640:
368*4882a593Smuzhiyun 		if(VDisplay == 480)      ModeIndex = ModeIndex_640x480[Depth];
369*4882a593Smuzhiyun 		else if(VDisplay == 400) ModeIndex = ModeIndex_640x400[Depth];
370*4882a593Smuzhiyun 		break;
371*4882a593Smuzhiyun 	case 720:
372*4882a593Smuzhiyun 		if(VDisplay == 480)      ModeIndex = ModeIndex_720x480[Depth];
373*4882a593Smuzhiyun 		else if(VDisplay == 576) ModeIndex = ModeIndex_720x576[Depth];
374*4882a593Smuzhiyun 		break;
375*4882a593Smuzhiyun 	case 768:
376*4882a593Smuzhiyun 		if(VDisplay == 576) ModeIndex = ModeIndex_768x576[Depth];
377*4882a593Smuzhiyun 		break;
378*4882a593Smuzhiyun 	case 800:
379*4882a593Smuzhiyun 		if(VDisplay == 600)      ModeIndex = ModeIndex_800x600[Depth];
380*4882a593Smuzhiyun 		else if(VDisplay == 480) ModeIndex = ModeIndex_800x480[Depth];
381*4882a593Smuzhiyun 		break;
382*4882a593Smuzhiyun 	case 848:
383*4882a593Smuzhiyun 		if(VDisplay == 480) ModeIndex = ModeIndex_848x480[Depth];
384*4882a593Smuzhiyun 		break;
385*4882a593Smuzhiyun 	case 856:
386*4882a593Smuzhiyun 		if(VDisplay == 480) ModeIndex = ModeIndex_856x480[Depth];
387*4882a593Smuzhiyun 		break;
388*4882a593Smuzhiyun 	case 960:
389*4882a593Smuzhiyun 		if(VGAEngine == SIS_315_VGA) {
390*4882a593Smuzhiyun 			if(VDisplay == 540)      ModeIndex = ModeIndex_960x540[Depth];
391*4882a593Smuzhiyun 			else if(VDisplay == 600) ModeIndex = ModeIndex_960x600[Depth];
392*4882a593Smuzhiyun 		}
393*4882a593Smuzhiyun 		break;
394*4882a593Smuzhiyun 	case 1024:
395*4882a593Smuzhiyun 		if(VDisplay == 576)      ModeIndex = ModeIndex_1024x576[Depth];
396*4882a593Smuzhiyun 		else if(VDisplay == 768) ModeIndex = ModeIndex_1024x768[Depth];
397*4882a593Smuzhiyun 		else if(VGAEngine == SIS_300_VGA) {
398*4882a593Smuzhiyun 			if(VDisplay == 600) ModeIndex = ModeIndex_1024x600[Depth];
399*4882a593Smuzhiyun 		}
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 	case 1152:
402*4882a593Smuzhiyun 		if(VDisplay == 864) ModeIndex = ModeIndex_1152x864[Depth];
403*4882a593Smuzhiyun 		if(VGAEngine == SIS_300_VGA) {
404*4882a593Smuzhiyun 			if(VDisplay == 768) ModeIndex = ModeIndex_1152x768[Depth];
405*4882a593Smuzhiyun 		}
406*4882a593Smuzhiyun 		break;
407*4882a593Smuzhiyun 	case 1280:
408*4882a593Smuzhiyun 		switch(VDisplay) {
409*4882a593Smuzhiyun 			case 720:
410*4882a593Smuzhiyun 				ModeIndex = ModeIndex_1280x720[Depth];
411*4882a593Smuzhiyun 				break;
412*4882a593Smuzhiyun 			case 768:
413*4882a593Smuzhiyun 				if(VGAEngine == SIS_300_VGA) {
414*4882a593Smuzhiyun 					ModeIndex = ModeIndex_300_1280x768[Depth];
415*4882a593Smuzhiyun 				} else {
416*4882a593Smuzhiyun 					ModeIndex = ModeIndex_310_1280x768[Depth];
417*4882a593Smuzhiyun 				}
418*4882a593Smuzhiyun 				break;
419*4882a593Smuzhiyun 			case 800:
420*4882a593Smuzhiyun 				if(VGAEngine == SIS_315_VGA) {
421*4882a593Smuzhiyun 					ModeIndex = ModeIndex_1280x800[Depth];
422*4882a593Smuzhiyun 				}
423*4882a593Smuzhiyun 				break;
424*4882a593Smuzhiyun 			case 854:
425*4882a593Smuzhiyun 				if(VGAEngine == SIS_315_VGA) {
426*4882a593Smuzhiyun 					ModeIndex = ModeIndex_1280x854[Depth];
427*4882a593Smuzhiyun 				}
428*4882a593Smuzhiyun 				break;
429*4882a593Smuzhiyun 			case 960:
430*4882a593Smuzhiyun 				ModeIndex = ModeIndex_1280x960[Depth];
431*4882a593Smuzhiyun 				break;
432*4882a593Smuzhiyun 			case 1024:
433*4882a593Smuzhiyun 				ModeIndex = ModeIndex_1280x1024[Depth];
434*4882a593Smuzhiyun 				break;
435*4882a593Smuzhiyun 		}
436*4882a593Smuzhiyun 		break;
437*4882a593Smuzhiyun 	case 1360:
438*4882a593Smuzhiyun 		if(VDisplay == 768) ModeIndex = ModeIndex_1360x768[Depth];
439*4882a593Smuzhiyun 		if(VGAEngine == SIS_300_VGA) {
440*4882a593Smuzhiyun 			if(VDisplay == 1024) ModeIndex = ModeIndex_300_1360x1024[Depth];
441*4882a593Smuzhiyun 		}
442*4882a593Smuzhiyun 		break;
443*4882a593Smuzhiyun 	case 1400:
444*4882a593Smuzhiyun 		if(VGAEngine == SIS_315_VGA) {
445*4882a593Smuzhiyun 			if(VDisplay == 1050) {
446*4882a593Smuzhiyun 				ModeIndex = ModeIndex_1400x1050[Depth];
447*4882a593Smuzhiyun 			}
448*4882a593Smuzhiyun 		}
449*4882a593Smuzhiyun 		break;
450*4882a593Smuzhiyun 	case 1600:
451*4882a593Smuzhiyun 		if(VDisplay == 1200) ModeIndex = ModeIndex_1600x1200[Depth];
452*4882a593Smuzhiyun 		break;
453*4882a593Smuzhiyun 	case 1680:
454*4882a593Smuzhiyun 		if(VGAEngine == SIS_315_VGA) {
455*4882a593Smuzhiyun 			if(VDisplay == 1050) ModeIndex = ModeIndex_1680x1050[Depth];
456*4882a593Smuzhiyun 		}
457*4882a593Smuzhiyun 		break;
458*4882a593Smuzhiyun 	case 1920:
459*4882a593Smuzhiyun 		if(VDisplay == 1440) ModeIndex = ModeIndex_1920x1440[Depth];
460*4882a593Smuzhiyun 		else if(VGAEngine == SIS_315_VGA) {
461*4882a593Smuzhiyun 			if(VDisplay == 1080) ModeIndex = ModeIndex_1920x1080[Depth];
462*4882a593Smuzhiyun 		}
463*4882a593Smuzhiyun 		break;
464*4882a593Smuzhiyun 	case 2048:
465*4882a593Smuzhiyun 		if(VDisplay == 1536) {
466*4882a593Smuzhiyun 			if(VGAEngine == SIS_300_VGA) {
467*4882a593Smuzhiyun 				ModeIndex = ModeIndex_300_2048x1536[Depth];
468*4882a593Smuzhiyun 			} else {
469*4882a593Smuzhiyun 				ModeIndex = ModeIndex_310_2048x1536[Depth];
470*4882a593Smuzhiyun 			}
471*4882a593Smuzhiyun 		}
472*4882a593Smuzhiyun 		break;
473*4882a593Smuzhiyun    }
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun    return ModeIndex;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun unsigned short
SiS_GetModeID_LCD(int VGAEngine,unsigned int VBFlags,int HDisplay,int VDisplay,int Depth,bool FSTN,unsigned short CustomT,int LCDwidth,int LCDheight,unsigned int VBFlags2)479*4882a593Smuzhiyun SiS_GetModeID_LCD(int VGAEngine, unsigned int VBFlags, int HDisplay, int VDisplay,
480*4882a593Smuzhiyun 		int Depth, bool FSTN, unsigned short CustomT, int LCDwidth, int LCDheight,
481*4882a593Smuzhiyun 		unsigned int VBFlags2)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun    unsigned short ModeIndex = 0;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun    if(VBFlags2 & (VB2_LVDS | VB2_30xBDH)) {
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun       switch(HDisplay)
488*4882a593Smuzhiyun       {
489*4882a593Smuzhiyun 	case 320:
490*4882a593Smuzhiyun 	     if((CustomT != CUT_PANEL848) && (CustomT != CUT_PANEL856)) {
491*4882a593Smuzhiyun 		if(VDisplay == 200) {
492*4882a593Smuzhiyun 		   if(!FSTN) ModeIndex = ModeIndex_320x200[Depth];
493*4882a593Smuzhiyun 		} else if(VDisplay == 240) {
494*4882a593Smuzhiyun 		   if(!FSTN) ModeIndex = ModeIndex_320x240[Depth];
495*4882a593Smuzhiyun 		   else if(VGAEngine == SIS_315_VGA) {
496*4882a593Smuzhiyun 		      ModeIndex = ModeIndex_320x240_FSTN[Depth];
497*4882a593Smuzhiyun 		   }
498*4882a593Smuzhiyun 		}
499*4882a593Smuzhiyun 	     }
500*4882a593Smuzhiyun 	     break;
501*4882a593Smuzhiyun 	case 400:
502*4882a593Smuzhiyun 	     if((CustomT != CUT_PANEL848) && (CustomT != CUT_PANEL856)) {
503*4882a593Smuzhiyun 		if(!((VGAEngine == SIS_300_VGA) && (VBFlags2 & VB2_TRUMPION))) {
504*4882a593Smuzhiyun 		   if(VDisplay == 300) ModeIndex = ModeIndex_400x300[Depth];
505*4882a593Smuzhiyun 		}
506*4882a593Smuzhiyun 	     }
507*4882a593Smuzhiyun 	     break;
508*4882a593Smuzhiyun 	case 512:
509*4882a593Smuzhiyun 	     if((CustomT != CUT_PANEL848) && (CustomT != CUT_PANEL856)) {
510*4882a593Smuzhiyun 		if(!((VGAEngine == SIS_300_VGA) && (VBFlags2 & VB2_TRUMPION))) {
511*4882a593Smuzhiyun 		   if(LCDwidth >= 1024 && LCDwidth != 1152 && LCDheight >= 768) {
512*4882a593Smuzhiyun 		      if(VDisplay == 384) {
513*4882a593Smuzhiyun 		         ModeIndex = ModeIndex_512x384[Depth];
514*4882a593Smuzhiyun 		      }
515*4882a593Smuzhiyun 		   }
516*4882a593Smuzhiyun 		}
517*4882a593Smuzhiyun 	     }
518*4882a593Smuzhiyun 	     break;
519*4882a593Smuzhiyun 	case 640:
520*4882a593Smuzhiyun 	     if(VDisplay == 480) ModeIndex = ModeIndex_640x480[Depth];
521*4882a593Smuzhiyun 	     else if(VDisplay == 400) {
522*4882a593Smuzhiyun 		if((CustomT != CUT_PANEL848) && (CustomT != CUT_PANEL856))
523*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_640x400[Depth];
524*4882a593Smuzhiyun 	     }
525*4882a593Smuzhiyun 	     break;
526*4882a593Smuzhiyun 	case 800:
527*4882a593Smuzhiyun 	     if(VDisplay == 600) ModeIndex = ModeIndex_800x600[Depth];
528*4882a593Smuzhiyun 	     break;
529*4882a593Smuzhiyun 	case 848:
530*4882a593Smuzhiyun 	     if(CustomT == CUT_PANEL848) {
531*4882a593Smuzhiyun 	        if(VDisplay == 480) ModeIndex = ModeIndex_848x480[Depth];
532*4882a593Smuzhiyun 	     }
533*4882a593Smuzhiyun 	     break;
534*4882a593Smuzhiyun 	case 856:
535*4882a593Smuzhiyun 	     if(CustomT == CUT_PANEL856) {
536*4882a593Smuzhiyun 	        if(VDisplay == 480) ModeIndex = ModeIndex_856x480[Depth];
537*4882a593Smuzhiyun 	     }
538*4882a593Smuzhiyun 	     break;
539*4882a593Smuzhiyun 	case 1024:
540*4882a593Smuzhiyun 	     if(VDisplay == 768) ModeIndex = ModeIndex_1024x768[Depth];
541*4882a593Smuzhiyun 	     else if(VGAEngine == SIS_300_VGA) {
542*4882a593Smuzhiyun 		if((VDisplay == 600) && (LCDheight == 600)) {
543*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_1024x600[Depth];
544*4882a593Smuzhiyun 		}
545*4882a593Smuzhiyun 	     }
546*4882a593Smuzhiyun 	     break;
547*4882a593Smuzhiyun 	case 1152:
548*4882a593Smuzhiyun 	     if(VGAEngine == SIS_300_VGA) {
549*4882a593Smuzhiyun 		if((VDisplay == 768) && (LCDheight == 768)) {
550*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_1152x768[Depth];
551*4882a593Smuzhiyun 		}
552*4882a593Smuzhiyun 	     }
553*4882a593Smuzhiyun 	     break;
554*4882a593Smuzhiyun         case 1280:
555*4882a593Smuzhiyun 	     if(VDisplay == 1024) ModeIndex = ModeIndex_1280x1024[Depth];
556*4882a593Smuzhiyun 	     else if(VGAEngine == SIS_315_VGA) {
557*4882a593Smuzhiyun 		if((VDisplay == 768) && (LCDheight == 768)) {
558*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_310_1280x768[Depth];
559*4882a593Smuzhiyun 		}
560*4882a593Smuzhiyun 	     }
561*4882a593Smuzhiyun 	     break;
562*4882a593Smuzhiyun 	case 1360:
563*4882a593Smuzhiyun 	     if(VGAEngine == SIS_300_VGA) {
564*4882a593Smuzhiyun 		if(CustomT == CUT_BARCO1366) {
565*4882a593Smuzhiyun 		   if(VDisplay == 1024) ModeIndex = ModeIndex_300_1360x1024[Depth];
566*4882a593Smuzhiyun 		}
567*4882a593Smuzhiyun 	     }
568*4882a593Smuzhiyun 	     if(CustomT == CUT_PANEL848) {
569*4882a593Smuzhiyun 		if(VDisplay == 768) ModeIndex = ModeIndex_1360x768[Depth];
570*4882a593Smuzhiyun 	     }
571*4882a593Smuzhiyun 	     break;
572*4882a593Smuzhiyun 	case 1400:
573*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
574*4882a593Smuzhiyun 		if(VDisplay == 1050) ModeIndex = ModeIndex_1400x1050[Depth];
575*4882a593Smuzhiyun 	     }
576*4882a593Smuzhiyun 	     break;
577*4882a593Smuzhiyun 	case 1600:
578*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
579*4882a593Smuzhiyun 		if(VDisplay == 1200) ModeIndex = ModeIndex_1600x1200[Depth];
580*4882a593Smuzhiyun 	     }
581*4882a593Smuzhiyun 	     break;
582*4882a593Smuzhiyun       }
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun    } else if(VBFlags2 & VB2_SISBRIDGE) {
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun       switch(HDisplay)
587*4882a593Smuzhiyun       {
588*4882a593Smuzhiyun 	case 320:
589*4882a593Smuzhiyun 	     if(VDisplay == 200)      ModeIndex = ModeIndex_320x200[Depth];
590*4882a593Smuzhiyun 	     else if(VDisplay == 240) ModeIndex = ModeIndex_320x240[Depth];
591*4882a593Smuzhiyun 	     break;
592*4882a593Smuzhiyun 	case 400:
593*4882a593Smuzhiyun 	     if(LCDwidth >= 800 && LCDheight >= 600) {
594*4882a593Smuzhiyun 		if(VDisplay == 300) ModeIndex = ModeIndex_400x300[Depth];
595*4882a593Smuzhiyun 	     }
596*4882a593Smuzhiyun 	     break;
597*4882a593Smuzhiyun 	case 512:
598*4882a593Smuzhiyun 	     if(LCDwidth >= 1024 && LCDheight >= 768 && LCDwidth != 1152) {
599*4882a593Smuzhiyun 		if(VDisplay == 384) ModeIndex = ModeIndex_512x384[Depth];
600*4882a593Smuzhiyun 	     }
601*4882a593Smuzhiyun 	     break;
602*4882a593Smuzhiyun 	case 640:
603*4882a593Smuzhiyun 	     if(VDisplay == 480)      ModeIndex = ModeIndex_640x480[Depth];
604*4882a593Smuzhiyun 	     else if(VDisplay == 400) ModeIndex = ModeIndex_640x400[Depth];
605*4882a593Smuzhiyun 	     break;
606*4882a593Smuzhiyun 	case 720:
607*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
608*4882a593Smuzhiyun 		if(VDisplay == 480)      ModeIndex = ModeIndex_720x480[Depth];
609*4882a593Smuzhiyun 		else if(VDisplay == 576) ModeIndex = ModeIndex_720x576[Depth];
610*4882a593Smuzhiyun 	     }
611*4882a593Smuzhiyun 	     break;
612*4882a593Smuzhiyun 	case 768:
613*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
614*4882a593Smuzhiyun 		if(VDisplay == 576) ModeIndex = ModeIndex_768x576[Depth];
615*4882a593Smuzhiyun 	     }
616*4882a593Smuzhiyun 	     break;
617*4882a593Smuzhiyun 	case 800:
618*4882a593Smuzhiyun 	     if(VDisplay == 600) ModeIndex = ModeIndex_800x600[Depth];
619*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
620*4882a593Smuzhiyun 		if(VDisplay == 480) ModeIndex = ModeIndex_800x480[Depth];
621*4882a593Smuzhiyun 	     }
622*4882a593Smuzhiyun 	     break;
623*4882a593Smuzhiyun 	case 848:
624*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
625*4882a593Smuzhiyun 		if(VDisplay == 480) ModeIndex = ModeIndex_848x480[Depth];
626*4882a593Smuzhiyun 	     }
627*4882a593Smuzhiyun 	     break;
628*4882a593Smuzhiyun 	case 856:
629*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
630*4882a593Smuzhiyun 		if(VDisplay == 480) ModeIndex = ModeIndex_856x480[Depth];
631*4882a593Smuzhiyun 	     }
632*4882a593Smuzhiyun 	     break;
633*4882a593Smuzhiyun 	case 960:
634*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
635*4882a593Smuzhiyun 		if(VDisplay == 540)      ModeIndex = ModeIndex_960x540[Depth];
636*4882a593Smuzhiyun 		else if(VDisplay == 600) ModeIndex = ModeIndex_960x600[Depth];
637*4882a593Smuzhiyun 	     }
638*4882a593Smuzhiyun 	     break;
639*4882a593Smuzhiyun 	case 1024:
640*4882a593Smuzhiyun 	     if(VDisplay == 768) ModeIndex = ModeIndex_1024x768[Depth];
641*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
642*4882a593Smuzhiyun 		if(VDisplay == 576) ModeIndex = ModeIndex_1024x576[Depth];
643*4882a593Smuzhiyun 	     }
644*4882a593Smuzhiyun 	     break;
645*4882a593Smuzhiyun 	case 1152:
646*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
647*4882a593Smuzhiyun 		if(VDisplay == 864) ModeIndex = ModeIndex_1152x864[Depth];
648*4882a593Smuzhiyun 	     }
649*4882a593Smuzhiyun 	     break;
650*4882a593Smuzhiyun 	case 1280:
651*4882a593Smuzhiyun 	     switch(VDisplay) {
652*4882a593Smuzhiyun 	     case 720:
653*4882a593Smuzhiyun 		ModeIndex = ModeIndex_1280x720[Depth];
654*4882a593Smuzhiyun 		break;
655*4882a593Smuzhiyun 	     case 768:
656*4882a593Smuzhiyun 		if(VGAEngine == SIS_300_VGA) {
657*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_300_1280x768[Depth];
658*4882a593Smuzhiyun 		} else {
659*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_310_1280x768[Depth];
660*4882a593Smuzhiyun 		}
661*4882a593Smuzhiyun 		break;
662*4882a593Smuzhiyun 	     case 800:
663*4882a593Smuzhiyun 		if(VGAEngine == SIS_315_VGA) {
664*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_1280x800[Depth];
665*4882a593Smuzhiyun 		}
666*4882a593Smuzhiyun 		break;
667*4882a593Smuzhiyun 	     case 854:
668*4882a593Smuzhiyun 		if(VGAEngine == SIS_315_VGA) {
669*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_1280x854[Depth];
670*4882a593Smuzhiyun 		}
671*4882a593Smuzhiyun 		break;
672*4882a593Smuzhiyun 	     case 960:
673*4882a593Smuzhiyun 		ModeIndex = ModeIndex_1280x960[Depth];
674*4882a593Smuzhiyun 		break;
675*4882a593Smuzhiyun 	     case 1024:
676*4882a593Smuzhiyun 		ModeIndex = ModeIndex_1280x1024[Depth];
677*4882a593Smuzhiyun 		break;
678*4882a593Smuzhiyun 	     }
679*4882a593Smuzhiyun 	     break;
680*4882a593Smuzhiyun 	case 1360:
681*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {  /* OVER1280 only? */
682*4882a593Smuzhiyun 		if(VDisplay == 768) ModeIndex = ModeIndex_1360x768[Depth];
683*4882a593Smuzhiyun 	     }
684*4882a593Smuzhiyun 	     break;
685*4882a593Smuzhiyun 	case 1400:
686*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
687*4882a593Smuzhiyun 		if(VBFlags2 & VB2_LCDOVER1280BRIDGE) {
688*4882a593Smuzhiyun 		   if(VDisplay == 1050) ModeIndex = ModeIndex_1400x1050[Depth];
689*4882a593Smuzhiyun 		}
690*4882a593Smuzhiyun 	     }
691*4882a593Smuzhiyun 	     break;
692*4882a593Smuzhiyun 	case 1600:
693*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
694*4882a593Smuzhiyun 		if(VBFlags2 & VB2_LCDOVER1280BRIDGE) {
695*4882a593Smuzhiyun 		   if(VDisplay == 1200) ModeIndex = ModeIndex_1600x1200[Depth];
696*4882a593Smuzhiyun 		}
697*4882a593Smuzhiyun 	     }
698*4882a593Smuzhiyun 	     break;
699*4882a593Smuzhiyun #ifndef VB_FORBID_CRT2LCD_OVER_1600
700*4882a593Smuzhiyun 	case 1680:
701*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
702*4882a593Smuzhiyun 		if(VBFlags2 & VB2_LCDOVER1280BRIDGE) {
703*4882a593Smuzhiyun 		   if(VDisplay == 1050) ModeIndex = ModeIndex_1680x1050[Depth];
704*4882a593Smuzhiyun 		}
705*4882a593Smuzhiyun 	     }
706*4882a593Smuzhiyun 	     break;
707*4882a593Smuzhiyun 	case 1920:
708*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
709*4882a593Smuzhiyun 		if(VBFlags2 & VB2_LCDOVER1600BRIDGE) {
710*4882a593Smuzhiyun 		   if(VDisplay == 1440) ModeIndex = ModeIndex_1920x1440[Depth];
711*4882a593Smuzhiyun 		}
712*4882a593Smuzhiyun 	     }
713*4882a593Smuzhiyun 	     break;
714*4882a593Smuzhiyun 	case 2048:
715*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
716*4882a593Smuzhiyun 		if(VBFlags2 & VB2_LCDOVER1600BRIDGE) {
717*4882a593Smuzhiyun 		   if(VDisplay == 1536) ModeIndex = ModeIndex_310_2048x1536[Depth];
718*4882a593Smuzhiyun 		}
719*4882a593Smuzhiyun 	     }
720*4882a593Smuzhiyun 	     break;
721*4882a593Smuzhiyun #endif
722*4882a593Smuzhiyun       }
723*4882a593Smuzhiyun    }
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun    return ModeIndex;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun unsigned short
SiS_GetModeID_TV(int VGAEngine,unsigned int VBFlags,int HDisplay,int VDisplay,int Depth,unsigned int VBFlags2)729*4882a593Smuzhiyun SiS_GetModeID_TV(int VGAEngine, unsigned int VBFlags, int HDisplay, int VDisplay, int Depth,
730*4882a593Smuzhiyun 			unsigned int VBFlags2)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun    unsigned short ModeIndex = 0;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun    if(VBFlags2 & VB2_CHRONTEL) {
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun       switch(HDisplay)
737*4882a593Smuzhiyun       {
738*4882a593Smuzhiyun 	case 512:
739*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
740*4882a593Smuzhiyun 		if(VDisplay == 384) ModeIndex = ModeIndex_512x384[Depth];
741*4882a593Smuzhiyun 	     }
742*4882a593Smuzhiyun 	     break;
743*4882a593Smuzhiyun 	case 640:
744*4882a593Smuzhiyun 	     if(VDisplay == 480)      ModeIndex = ModeIndex_640x480[Depth];
745*4882a593Smuzhiyun 	     else if(VDisplay == 400) ModeIndex = ModeIndex_640x400[Depth];
746*4882a593Smuzhiyun 	     break;
747*4882a593Smuzhiyun 	case 800:
748*4882a593Smuzhiyun 	     if(VDisplay == 600) ModeIndex = ModeIndex_800x600[Depth];
749*4882a593Smuzhiyun 	     break;
750*4882a593Smuzhiyun 	case 1024:
751*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
752*4882a593Smuzhiyun 		if(VDisplay == 768) ModeIndex = ModeIndex_1024x768[Depth];
753*4882a593Smuzhiyun 	     }
754*4882a593Smuzhiyun 	     break;
755*4882a593Smuzhiyun       }
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun    } else if(VBFlags2 & VB2_SISTVBRIDGE) {
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun       switch(HDisplay)
760*4882a593Smuzhiyun       {
761*4882a593Smuzhiyun 	case 320:
762*4882a593Smuzhiyun 	     if(VDisplay == 200)      ModeIndex = ModeIndex_320x200[Depth];
763*4882a593Smuzhiyun 	     else if(VDisplay == 240) ModeIndex = ModeIndex_320x240[Depth];
764*4882a593Smuzhiyun 	     break;
765*4882a593Smuzhiyun 	case 400:
766*4882a593Smuzhiyun 	     if(VDisplay == 300) ModeIndex = ModeIndex_400x300[Depth];
767*4882a593Smuzhiyun 	     break;
768*4882a593Smuzhiyun 	case 512:
769*4882a593Smuzhiyun 	     if( ((VBFlags & TV_YPBPR) && (VBFlags & (TV_YPBPR750P | TV_YPBPR1080I))) ||
770*4882a593Smuzhiyun 		 (VBFlags & TV_HIVISION) 					      ||
771*4882a593Smuzhiyun 		 ((!(VBFlags & (TV_YPBPR | TV_PALM))) && (VBFlags & TV_PAL)) ) {
772*4882a593Smuzhiyun 		if(VDisplay == 384) ModeIndex = ModeIndex_512x384[Depth];
773*4882a593Smuzhiyun 	     }
774*4882a593Smuzhiyun 	     break;
775*4882a593Smuzhiyun 	case 640:
776*4882a593Smuzhiyun 	     if(VDisplay == 480)      ModeIndex = ModeIndex_640x480[Depth];
777*4882a593Smuzhiyun 	     else if(VDisplay == 400) ModeIndex = ModeIndex_640x400[Depth];
778*4882a593Smuzhiyun 	     break;
779*4882a593Smuzhiyun 	case 720:
780*4882a593Smuzhiyun 	     if((!(VBFlags & TV_HIVISION)) && (!((VBFlags & TV_YPBPR) && (VBFlags & TV_YPBPR1080I)))) {
781*4882a593Smuzhiyun 		if(VDisplay == 480) {
782*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_720x480[Depth];
783*4882a593Smuzhiyun 		} else if(VDisplay == 576) {
784*4882a593Smuzhiyun 		   if( ((VBFlags & TV_YPBPR) && (VBFlags & TV_YPBPR750P)) ||
785*4882a593Smuzhiyun 		       ((!(VBFlags & (TV_YPBPR | TV_PALM))) && (VBFlags & TV_PAL)) )
786*4882a593Smuzhiyun 		      ModeIndex = ModeIndex_720x576[Depth];
787*4882a593Smuzhiyun 		}
788*4882a593Smuzhiyun 	     }
789*4882a593Smuzhiyun              break;
790*4882a593Smuzhiyun 	case 768:
791*4882a593Smuzhiyun 	     if((!(VBFlags & TV_HIVISION)) && (!((VBFlags & TV_YPBPR) && (VBFlags & TV_YPBPR1080I)))) {
792*4882a593Smuzhiyun 		if( ((VBFlags & TV_YPBPR) && (VBFlags & TV_YPBPR750P)) ||
793*4882a593Smuzhiyun 		    ((!(VBFlags & (TV_YPBPR | TV_PALM))) && (VBFlags & TV_PAL)) ) {
794*4882a593Smuzhiyun 		   if(VDisplay == 576) ModeIndex = ModeIndex_768x576[Depth];
795*4882a593Smuzhiyun 		}
796*4882a593Smuzhiyun              }
797*4882a593Smuzhiyun 	     break;
798*4882a593Smuzhiyun 	case 800:
799*4882a593Smuzhiyun 	     if(VDisplay == 600) ModeIndex = ModeIndex_800x600[Depth];
800*4882a593Smuzhiyun 	     else if(VDisplay == 480) {
801*4882a593Smuzhiyun 		if(!((VBFlags & TV_YPBPR) && (VBFlags & TV_YPBPR750P))) {
802*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_800x480[Depth];
803*4882a593Smuzhiyun 		}
804*4882a593Smuzhiyun 	     }
805*4882a593Smuzhiyun 	     break;
806*4882a593Smuzhiyun 	case 960:
807*4882a593Smuzhiyun 	     if(VGAEngine == SIS_315_VGA) {
808*4882a593Smuzhiyun 		if(VDisplay == 600) {
809*4882a593Smuzhiyun 		   if((VBFlags & TV_HIVISION) || ((VBFlags & TV_YPBPR) && (VBFlags & TV_YPBPR1080I))) {
810*4882a593Smuzhiyun 		      ModeIndex = ModeIndex_960x600[Depth];
811*4882a593Smuzhiyun 		   }
812*4882a593Smuzhiyun 		}
813*4882a593Smuzhiyun 	     }
814*4882a593Smuzhiyun 	     break;
815*4882a593Smuzhiyun 	case 1024:
816*4882a593Smuzhiyun 	     if(VDisplay == 768) {
817*4882a593Smuzhiyun 		if(VBFlags2 & VB2_30xBLV) {
818*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_1024x768[Depth];
819*4882a593Smuzhiyun 		}
820*4882a593Smuzhiyun 	     } else if(VDisplay == 576) {
821*4882a593Smuzhiyun 		if( (VBFlags & TV_HIVISION) ||
822*4882a593Smuzhiyun 		    ((VBFlags & TV_YPBPR) && (VBFlags & TV_YPBPR1080I)) ||
823*4882a593Smuzhiyun 		    ((VBFlags2 & VB2_30xBLV) &&
824*4882a593Smuzhiyun 		     ((!(VBFlags & (TV_YPBPR | TV_PALM))) && (VBFlags & TV_PAL))) ) {
825*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_1024x576[Depth];
826*4882a593Smuzhiyun 		}
827*4882a593Smuzhiyun 	     }
828*4882a593Smuzhiyun 	     break;
829*4882a593Smuzhiyun 	case 1280:
830*4882a593Smuzhiyun 	     if(VDisplay == 720) {
831*4882a593Smuzhiyun 		if((VBFlags & TV_HIVISION) ||
832*4882a593Smuzhiyun 		   ((VBFlags & TV_YPBPR) && (VBFlags & (TV_YPBPR1080I | TV_YPBPR750P)))) {
833*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_1280x720[Depth];
834*4882a593Smuzhiyun 		}
835*4882a593Smuzhiyun 	     } else if(VDisplay == 1024) {
836*4882a593Smuzhiyun 		if((VBFlags & TV_HIVISION) ||
837*4882a593Smuzhiyun 		   ((VBFlags & TV_YPBPR) && (VBFlags & TV_YPBPR1080I))) {
838*4882a593Smuzhiyun 		   ModeIndex = ModeIndex_1280x1024[Depth];
839*4882a593Smuzhiyun 		}
840*4882a593Smuzhiyun 	     }
841*4882a593Smuzhiyun 	     break;
842*4882a593Smuzhiyun       }
843*4882a593Smuzhiyun    }
844*4882a593Smuzhiyun    return ModeIndex;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun unsigned short
SiS_GetModeID_VGA2(int VGAEngine,unsigned int VBFlags,int HDisplay,int VDisplay,int Depth,unsigned int VBFlags2)848*4882a593Smuzhiyun SiS_GetModeID_VGA2(int VGAEngine, unsigned int VBFlags, int HDisplay, int VDisplay, int Depth,
849*4882a593Smuzhiyun 			unsigned int VBFlags2)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun    if(!(VBFlags2 & VB2_SISVGA2BRIDGE)) return 0;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun    if(HDisplay >= 1920) return 0;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun    switch(HDisplay)
856*4882a593Smuzhiyun    {
857*4882a593Smuzhiyun 	case 1600:
858*4882a593Smuzhiyun 		if(VDisplay == 1200) {
859*4882a593Smuzhiyun 			if(VGAEngine != SIS_315_VGA) return 0;
860*4882a593Smuzhiyun 			if(!(VBFlags2 & VB2_30xB)) return 0;
861*4882a593Smuzhiyun 		}
862*4882a593Smuzhiyun 		break;
863*4882a593Smuzhiyun 	case 1680:
864*4882a593Smuzhiyun 		if(VDisplay == 1050) {
865*4882a593Smuzhiyun 			if(VGAEngine != SIS_315_VGA) return 0;
866*4882a593Smuzhiyun 			if(!(VBFlags2 & VB2_30xB)) return 0;
867*4882a593Smuzhiyun 		}
868*4882a593Smuzhiyun 		break;
869*4882a593Smuzhiyun    }
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun    return SiS_GetModeID(VGAEngine, 0, HDisplay, VDisplay, Depth, false, 0, 0);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun /*********************************************/
876*4882a593Smuzhiyun /*          HELPER: SetReg, GetReg           */
877*4882a593Smuzhiyun /*********************************************/
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun void
SiS_SetReg(SISIOADDRESS port,u8 index,u8 data)880*4882a593Smuzhiyun SiS_SetReg(SISIOADDRESS port, u8 index, u8 data)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	outb(index, port);
883*4882a593Smuzhiyun 	outb(data, port + 1);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun void
SiS_SetRegByte(SISIOADDRESS port,u8 data)887*4882a593Smuzhiyun SiS_SetRegByte(SISIOADDRESS port, u8 data)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	outb(data, port);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun void
SiS_SetRegShort(SISIOADDRESS port,u16 data)893*4882a593Smuzhiyun SiS_SetRegShort(SISIOADDRESS port, u16 data)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 	outw(data, port);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun void
SiS_SetRegLong(SISIOADDRESS port,u32 data)899*4882a593Smuzhiyun SiS_SetRegLong(SISIOADDRESS port, u32 data)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun 	outl(data, port);
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun u8
SiS_GetReg(SISIOADDRESS port,u8 index)905*4882a593Smuzhiyun SiS_GetReg(SISIOADDRESS port, u8 index)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun 	outb(index, port);
908*4882a593Smuzhiyun 	return inb(port + 1);
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun u8
SiS_GetRegByte(SISIOADDRESS port)912*4882a593Smuzhiyun SiS_GetRegByte(SISIOADDRESS port)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun 	return inb(port);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun u16
SiS_GetRegShort(SISIOADDRESS port)918*4882a593Smuzhiyun SiS_GetRegShort(SISIOADDRESS port)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun 	return inw(port);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun u32
SiS_GetRegLong(SISIOADDRESS port)924*4882a593Smuzhiyun SiS_GetRegLong(SISIOADDRESS port)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	return inl(port);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun void
SiS_SetRegANDOR(SISIOADDRESS Port,u8 Index,u8 DataAND,u8 DataOR)930*4882a593Smuzhiyun SiS_SetRegANDOR(SISIOADDRESS Port, u8 Index, u8 DataAND, u8 DataOR)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun    u8 temp;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun    temp = SiS_GetReg(Port, Index);
935*4882a593Smuzhiyun    temp = (temp & (DataAND)) | DataOR;
936*4882a593Smuzhiyun    SiS_SetReg(Port, Index, temp);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun void
SiS_SetRegAND(SISIOADDRESS Port,u8 Index,u8 DataAND)940*4882a593Smuzhiyun SiS_SetRegAND(SISIOADDRESS Port, u8 Index, u8 DataAND)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun    u8 temp;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun    temp = SiS_GetReg(Port, Index);
945*4882a593Smuzhiyun    temp &= DataAND;
946*4882a593Smuzhiyun    SiS_SetReg(Port, Index, temp);
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun void
SiS_SetRegOR(SISIOADDRESS Port,u8 Index,u8 DataOR)950*4882a593Smuzhiyun SiS_SetRegOR(SISIOADDRESS Port, u8 Index, u8 DataOR)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun    u8 temp;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun    temp = SiS_GetReg(Port, Index);
955*4882a593Smuzhiyun    temp |= DataOR;
956*4882a593Smuzhiyun    SiS_SetReg(Port, Index, temp);
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun /*********************************************/
960*4882a593Smuzhiyun /*      HELPER: DisplayOn, DisplayOff        */
961*4882a593Smuzhiyun /*********************************************/
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun void
SiS_DisplayOn(struct SiS_Private * SiS_Pr)964*4882a593Smuzhiyun SiS_DisplayOn(struct SiS_Private *SiS_Pr)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun    SiS_SetRegAND(SiS_Pr->SiS_P3c4,0x01,0xDF);
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun void
SiS_DisplayOff(struct SiS_Private * SiS_Pr)970*4882a593Smuzhiyun SiS_DisplayOff(struct SiS_Private *SiS_Pr)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun    SiS_SetRegOR(SiS_Pr->SiS_P3c4,0x01,0x20);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun /*********************************************/
977*4882a593Smuzhiyun /*        HELPER: Init Port Addresses        */
978*4882a593Smuzhiyun /*********************************************/
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun void
SiSRegInit(struct SiS_Private * SiS_Pr,SISIOADDRESS BaseAddr)981*4882a593Smuzhiyun SiSRegInit(struct SiS_Private *SiS_Pr, SISIOADDRESS BaseAddr)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun    SiS_Pr->SiS_P3c4 = BaseAddr + 0x14;
984*4882a593Smuzhiyun    SiS_Pr->SiS_P3d4 = BaseAddr + 0x24;
985*4882a593Smuzhiyun    SiS_Pr->SiS_P3c0 = BaseAddr + 0x10;
986*4882a593Smuzhiyun    SiS_Pr->SiS_P3ce = BaseAddr + 0x1e;
987*4882a593Smuzhiyun    SiS_Pr->SiS_P3c2 = BaseAddr + 0x12;
988*4882a593Smuzhiyun    SiS_Pr->SiS_P3ca = BaseAddr + 0x1a;
989*4882a593Smuzhiyun    SiS_Pr->SiS_P3c6 = BaseAddr + 0x16;
990*4882a593Smuzhiyun    SiS_Pr->SiS_P3c7 = BaseAddr + 0x17;
991*4882a593Smuzhiyun    SiS_Pr->SiS_P3c8 = BaseAddr + 0x18;
992*4882a593Smuzhiyun    SiS_Pr->SiS_P3c9 = BaseAddr + 0x19;
993*4882a593Smuzhiyun    SiS_Pr->SiS_P3cb = BaseAddr + 0x1b;
994*4882a593Smuzhiyun    SiS_Pr->SiS_P3cc = BaseAddr + 0x1c;
995*4882a593Smuzhiyun    SiS_Pr->SiS_P3cd = BaseAddr + 0x1d;
996*4882a593Smuzhiyun    SiS_Pr->SiS_P3da = BaseAddr + 0x2a;
997*4882a593Smuzhiyun    SiS_Pr->SiS_Part1Port = BaseAddr + SIS_CRT2_PORT_04;
998*4882a593Smuzhiyun    SiS_Pr->SiS_Part2Port = BaseAddr + SIS_CRT2_PORT_10;
999*4882a593Smuzhiyun    SiS_Pr->SiS_Part3Port = BaseAddr + SIS_CRT2_PORT_12;
1000*4882a593Smuzhiyun    SiS_Pr->SiS_Part4Port = BaseAddr + SIS_CRT2_PORT_14;
1001*4882a593Smuzhiyun    SiS_Pr->SiS_Part5Port = BaseAddr + SIS_CRT2_PORT_14 + 2;
1002*4882a593Smuzhiyun    SiS_Pr->SiS_DDC_Port  = BaseAddr + 0x14;
1003*4882a593Smuzhiyun    SiS_Pr->SiS_VidCapt   = BaseAddr + SIS_VIDEO_CAPTURE;
1004*4882a593Smuzhiyun    SiS_Pr->SiS_VidPlay   = BaseAddr + SIS_VIDEO_PLAYBACK;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun /*********************************************/
1008*4882a593Smuzhiyun /*             HELPER: GetSysFlags           */
1009*4882a593Smuzhiyun /*********************************************/
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun static void
SiS_GetSysFlags(struct SiS_Private * SiS_Pr)1012*4882a593Smuzhiyun SiS_GetSysFlags(struct SiS_Private *SiS_Pr)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun    unsigned char cr5f, temp1, temp2;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun    /* 661 and newer: NEVER write non-zero to SR11[7:4] */
1017*4882a593Smuzhiyun    /* (SR11 is used for DDC and in enable/disablebridge) */
1018*4882a593Smuzhiyun    SiS_Pr->SiS_SensibleSR11 = false;
1019*4882a593Smuzhiyun    SiS_Pr->SiS_MyCR63 = 0x63;
1020*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_330) {
1021*4882a593Smuzhiyun       SiS_Pr->SiS_MyCR63 = 0x53;
1022*4882a593Smuzhiyun       if(SiS_Pr->ChipType >= SIS_661) {
1023*4882a593Smuzhiyun          SiS_Pr->SiS_SensibleSR11 = true;
1024*4882a593Smuzhiyun       }
1025*4882a593Smuzhiyun    }
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun    /* You should use the macros, not these flags directly */
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun    SiS_Pr->SiS_SysFlags = 0;
1030*4882a593Smuzhiyun    if(SiS_Pr->ChipType == SIS_650) {
1031*4882a593Smuzhiyun       cr5f = SiS_GetReg(SiS_Pr->SiS_P3d4,0x5f) & 0xf0;
1032*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x5c,0x07);
1033*4882a593Smuzhiyun       temp1 = SiS_GetReg(SiS_Pr->SiS_P3d4,0x5c) & 0xf8;
1034*4882a593Smuzhiyun       SiS_SetRegOR(SiS_Pr->SiS_P3d4,0x5c,0xf8);
1035*4882a593Smuzhiyun       temp2 = SiS_GetReg(SiS_Pr->SiS_P3d4,0x5c) & 0xf8;
1036*4882a593Smuzhiyun       if((!temp1) || (temp2)) {
1037*4882a593Smuzhiyun 	 switch(cr5f) {
1038*4882a593Smuzhiyun 	    case 0x80:
1039*4882a593Smuzhiyun 	    case 0x90:
1040*4882a593Smuzhiyun 	    case 0xc0:
1041*4882a593Smuzhiyun 	       SiS_Pr->SiS_SysFlags |= SF_IsM650;
1042*4882a593Smuzhiyun 	       break;
1043*4882a593Smuzhiyun 	    case 0xa0:
1044*4882a593Smuzhiyun 	    case 0xb0:
1045*4882a593Smuzhiyun 	    case 0xe0:
1046*4882a593Smuzhiyun 	       SiS_Pr->SiS_SysFlags |= SF_Is651;
1047*4882a593Smuzhiyun 	       break;
1048*4882a593Smuzhiyun 	 }
1049*4882a593Smuzhiyun       } else {
1050*4882a593Smuzhiyun 	 switch(cr5f) {
1051*4882a593Smuzhiyun 	    case 0x90:
1052*4882a593Smuzhiyun 	       temp1 = SiS_GetReg(SiS_Pr->SiS_P3d4,0x5c) & 0xf8;
1053*4882a593Smuzhiyun 	       switch(temp1) {
1054*4882a593Smuzhiyun 		  case 0x00: SiS_Pr->SiS_SysFlags |= SF_IsM652; break;
1055*4882a593Smuzhiyun 		  case 0x40: SiS_Pr->SiS_SysFlags |= SF_IsM653; break;
1056*4882a593Smuzhiyun 		  default:   SiS_Pr->SiS_SysFlags |= SF_IsM650; break;
1057*4882a593Smuzhiyun 	       }
1058*4882a593Smuzhiyun 	       break;
1059*4882a593Smuzhiyun 	    case 0xb0:
1060*4882a593Smuzhiyun 	       SiS_Pr->SiS_SysFlags |= SF_Is652;
1061*4882a593Smuzhiyun 	       break;
1062*4882a593Smuzhiyun 	    default:
1063*4882a593Smuzhiyun 	       SiS_Pr->SiS_SysFlags |= SF_IsM650;
1064*4882a593Smuzhiyun 	       break;
1065*4882a593Smuzhiyun 	 }
1066*4882a593Smuzhiyun       }
1067*4882a593Smuzhiyun    }
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_760 && SiS_Pr->ChipType <= SIS_761) {
1070*4882a593Smuzhiyun       if(SiS_GetReg(SiS_Pr->SiS_P3d4,0x78) & 0x30) {
1071*4882a593Smuzhiyun          SiS_Pr->SiS_SysFlags |= SF_760LFB;
1072*4882a593Smuzhiyun       }
1073*4882a593Smuzhiyun       if(SiS_GetReg(SiS_Pr->SiS_P3d4,0x79) & 0xf0) {
1074*4882a593Smuzhiyun          SiS_Pr->SiS_SysFlags |= SF_760UMA;
1075*4882a593Smuzhiyun       }
1076*4882a593Smuzhiyun    }
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun /*********************************************/
1080*4882a593Smuzhiyun /*         HELPER: Init PCI & Engines        */
1081*4882a593Smuzhiyun /*********************************************/
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun static void
SiSInitPCIetc(struct SiS_Private * SiS_Pr)1084*4882a593Smuzhiyun SiSInitPCIetc(struct SiS_Private *SiS_Pr)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun    switch(SiS_Pr->ChipType) {
1087*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_300
1088*4882a593Smuzhiyun    case SIS_300:
1089*4882a593Smuzhiyun    case SIS_540:
1090*4882a593Smuzhiyun    case SIS_630:
1091*4882a593Smuzhiyun    case SIS_730:
1092*4882a593Smuzhiyun       /* Set - PCI LINEAR ADDRESSING ENABLE (0x80)
1093*4882a593Smuzhiyun        *     - RELOCATED VGA IO ENABLED (0x20)
1094*4882a593Smuzhiyun        *     - MMIO ENABLED (0x01)
1095*4882a593Smuzhiyun        * Leave other bits untouched.
1096*4882a593Smuzhiyun        */
1097*4882a593Smuzhiyun       SiS_SetRegOR(SiS_Pr->SiS_P3c4,0x20,0xa1);
1098*4882a593Smuzhiyun       /*  - Enable 2D (0x40)
1099*4882a593Smuzhiyun        *  - Enable 3D (0x02)
1100*4882a593Smuzhiyun        *  - Enable 3D Vertex command fetch (0x10) ?
1101*4882a593Smuzhiyun        *  - Enable 3D command parser (0x08) ?
1102*4882a593Smuzhiyun        */
1103*4882a593Smuzhiyun       SiS_SetRegOR(SiS_Pr->SiS_P3c4,0x1E,0x5A);
1104*4882a593Smuzhiyun       break;
1105*4882a593Smuzhiyun #endif
1106*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
1107*4882a593Smuzhiyun    case SIS_315H:
1108*4882a593Smuzhiyun    case SIS_315:
1109*4882a593Smuzhiyun    case SIS_315PRO:
1110*4882a593Smuzhiyun    case SIS_650:
1111*4882a593Smuzhiyun    case SIS_740:
1112*4882a593Smuzhiyun    case SIS_330:
1113*4882a593Smuzhiyun    case SIS_661:
1114*4882a593Smuzhiyun    case SIS_741:
1115*4882a593Smuzhiyun    case SIS_660:
1116*4882a593Smuzhiyun    case SIS_760:
1117*4882a593Smuzhiyun    case SIS_761:
1118*4882a593Smuzhiyun    case SIS_340:
1119*4882a593Smuzhiyun    case XGI_40:
1120*4882a593Smuzhiyun       /* See above */
1121*4882a593Smuzhiyun       SiS_SetRegOR(SiS_Pr->SiS_P3c4,0x20,0xa1);
1122*4882a593Smuzhiyun       /*  - Enable 3D G/L transformation engine (0x80)
1123*4882a593Smuzhiyun        *  - Enable 2D (0x40)
1124*4882a593Smuzhiyun        *  - Enable 3D vertex command fetch (0x10)
1125*4882a593Smuzhiyun        *  - Enable 3D command parser (0x08)
1126*4882a593Smuzhiyun        *  - Enable 3D (0x02)
1127*4882a593Smuzhiyun        */
1128*4882a593Smuzhiyun       SiS_SetRegOR(SiS_Pr->SiS_P3c4,0x1E,0xDA);
1129*4882a593Smuzhiyun       break;
1130*4882a593Smuzhiyun    case XGI_20:
1131*4882a593Smuzhiyun    case SIS_550:
1132*4882a593Smuzhiyun       /* See above */
1133*4882a593Smuzhiyun       SiS_SetRegOR(SiS_Pr->SiS_P3c4,0x20,0xa1);
1134*4882a593Smuzhiyun       /* No 3D engine ! */
1135*4882a593Smuzhiyun       /*  - Enable 2D (0x40)
1136*4882a593Smuzhiyun        *  - disable 3D
1137*4882a593Smuzhiyun        */
1138*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x1E,0x60,0x40);
1139*4882a593Smuzhiyun       break;
1140*4882a593Smuzhiyun #endif
1141*4882a593Smuzhiyun    default:
1142*4882a593Smuzhiyun       break;
1143*4882a593Smuzhiyun    }
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun /*********************************************/
1147*4882a593Smuzhiyun /*             HELPER: SetLVDSetc            */
1148*4882a593Smuzhiyun /*********************************************/
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun static
1151*4882a593Smuzhiyun void
SiSSetLVDSetc(struct SiS_Private * SiS_Pr)1152*4882a593Smuzhiyun SiSSetLVDSetc(struct SiS_Private *SiS_Pr)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun    unsigned short temp;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun    SiS_Pr->SiS_IF_DEF_LVDS = 0;
1157*4882a593Smuzhiyun    SiS_Pr->SiS_IF_DEF_TRUMPION = 0;
1158*4882a593Smuzhiyun    SiS_Pr->SiS_IF_DEF_CH70xx = 0;
1159*4882a593Smuzhiyun    SiS_Pr->SiS_IF_DEF_CONEX = 0;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun    SiS_Pr->SiS_ChrontelInit = 0;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun    if(SiS_Pr->ChipType == XGI_20) return;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun    /* Check for SiS30x first */
1166*4882a593Smuzhiyun    temp = SiS_GetReg(SiS_Pr->SiS_Part4Port,0x00);
1167*4882a593Smuzhiyun    if((temp == 1) || (temp == 2)) return;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun    switch(SiS_Pr->ChipType) {
1170*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_300
1171*4882a593Smuzhiyun    case SIS_540:
1172*4882a593Smuzhiyun    case SIS_630:
1173*4882a593Smuzhiyun    case SIS_730:
1174*4882a593Smuzhiyun 	temp = (SiS_GetReg(SiS_Pr->SiS_P3d4,0x37) & 0x0e) >> 1;
1175*4882a593Smuzhiyun 	if((temp >= 2) && (temp <= 5))	SiS_Pr->SiS_IF_DEF_LVDS = 1;
1176*4882a593Smuzhiyun 	if(temp == 3)			SiS_Pr->SiS_IF_DEF_TRUMPION = 1;
1177*4882a593Smuzhiyun 	if((temp == 4) || (temp == 5)) {
1178*4882a593Smuzhiyun 		/* Save power status (and error check) - UNUSED */
1179*4882a593Smuzhiyun 		SiS_Pr->SiS_Backup70xx = SiS_GetCH700x(SiS_Pr, 0x0e);
1180*4882a593Smuzhiyun 		SiS_Pr->SiS_IF_DEF_CH70xx = 1;
1181*4882a593Smuzhiyun 	}
1182*4882a593Smuzhiyun 	break;
1183*4882a593Smuzhiyun #endif
1184*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
1185*4882a593Smuzhiyun    case SIS_550:
1186*4882a593Smuzhiyun    case SIS_650:
1187*4882a593Smuzhiyun    case SIS_740:
1188*4882a593Smuzhiyun    case SIS_330:
1189*4882a593Smuzhiyun 	temp = (SiS_GetReg(SiS_Pr->SiS_P3d4,0x37) & 0x0e) >> 1;
1190*4882a593Smuzhiyun 	if((temp >= 2) && (temp <= 3))	SiS_Pr->SiS_IF_DEF_LVDS = 1;
1191*4882a593Smuzhiyun 	if(temp == 3)			SiS_Pr->SiS_IF_DEF_CH70xx = 2;
1192*4882a593Smuzhiyun 	break;
1193*4882a593Smuzhiyun    case SIS_661:
1194*4882a593Smuzhiyun    case SIS_741:
1195*4882a593Smuzhiyun    case SIS_660:
1196*4882a593Smuzhiyun    case SIS_760:
1197*4882a593Smuzhiyun    case SIS_761:
1198*4882a593Smuzhiyun    case SIS_340:
1199*4882a593Smuzhiyun    case XGI_20:
1200*4882a593Smuzhiyun    case XGI_40:
1201*4882a593Smuzhiyun 	temp = (SiS_GetReg(SiS_Pr->SiS_P3d4,0x38) & 0xe0) >> 5;
1202*4882a593Smuzhiyun 	if((temp >= 2) && (temp <= 3)) 	SiS_Pr->SiS_IF_DEF_LVDS = 1;
1203*4882a593Smuzhiyun 	if(temp == 3)			SiS_Pr->SiS_IF_DEF_CH70xx = 2;
1204*4882a593Smuzhiyun 	if(temp == 4)			SiS_Pr->SiS_IF_DEF_CONEX = 1;  /* Not yet supported */
1205*4882a593Smuzhiyun 	break;
1206*4882a593Smuzhiyun #endif
1207*4882a593Smuzhiyun    default:
1208*4882a593Smuzhiyun 	break;
1209*4882a593Smuzhiyun    }
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun /*********************************************/
1213*4882a593Smuzhiyun /*          HELPER: Enable DSTN/FSTN         */
1214*4882a593Smuzhiyun /*********************************************/
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun void
SiS_SetEnableDstn(struct SiS_Private * SiS_Pr,int enable)1217*4882a593Smuzhiyun SiS_SetEnableDstn(struct SiS_Private *SiS_Pr, int enable)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun    SiS_Pr->SiS_IF_DEF_DSTN = enable ? 1 : 0;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun void
SiS_SetEnableFstn(struct SiS_Private * SiS_Pr,int enable)1223*4882a593Smuzhiyun SiS_SetEnableFstn(struct SiS_Private *SiS_Pr, int enable)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun    SiS_Pr->SiS_IF_DEF_FSTN = enable ? 1 : 0;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun /*********************************************/
1229*4882a593Smuzhiyun /*            HELPER: Get modeflag           */
1230*4882a593Smuzhiyun /*********************************************/
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun unsigned short
SiS_GetModeFlag(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex)1233*4882a593Smuzhiyun SiS_GetModeFlag(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
1234*4882a593Smuzhiyun 		unsigned short ModeIdIndex)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun    if(SiS_Pr->UseCustomMode) {
1237*4882a593Smuzhiyun       return SiS_Pr->CModeFlag;
1238*4882a593Smuzhiyun    } else if(ModeNo <= 0x13) {
1239*4882a593Smuzhiyun       return SiS_Pr->SiS_SModeIDTable[ModeIdIndex].St_ModeFlag;
1240*4882a593Smuzhiyun    } else {
1241*4882a593Smuzhiyun       return SiS_Pr->SiS_EModeIDTable[ModeIdIndex].Ext_ModeFlag;
1242*4882a593Smuzhiyun    }
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun /*********************************************/
1246*4882a593Smuzhiyun /*        HELPER: Determine ROM usage        */
1247*4882a593Smuzhiyun /*********************************************/
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun bool
SiSDetermineROMLayout661(struct SiS_Private * SiS_Pr)1250*4882a593Smuzhiyun SiSDetermineROMLayout661(struct SiS_Private *SiS_Pr)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun    unsigned char  *ROMAddr  = SiS_Pr->VirtualRomBase;
1253*4882a593Smuzhiyun    unsigned short romversoffs, romvmaj = 1, romvmin = 0;
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= XGI_20) {
1256*4882a593Smuzhiyun       /* XGI ROMs don't qualify */
1257*4882a593Smuzhiyun       return false;
1258*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType >= SIS_761) {
1259*4882a593Smuzhiyun       /* I very much assume 761, 340 and newer will use new layout */
1260*4882a593Smuzhiyun       return true;
1261*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType >= SIS_661) {
1262*4882a593Smuzhiyun       if((ROMAddr[0x1a] == 'N') &&
1263*4882a593Smuzhiyun 	 (ROMAddr[0x1b] == 'e') &&
1264*4882a593Smuzhiyun 	 (ROMAddr[0x1c] == 'w') &&
1265*4882a593Smuzhiyun 	 (ROMAddr[0x1d] == 'V')) {
1266*4882a593Smuzhiyun 	 return true;
1267*4882a593Smuzhiyun       }
1268*4882a593Smuzhiyun       romversoffs = ROMAddr[0x16] | (ROMAddr[0x17] << 8);
1269*4882a593Smuzhiyun       if(romversoffs) {
1270*4882a593Smuzhiyun 	 if((ROMAddr[romversoffs+1] == '.') || (ROMAddr[romversoffs+4] == '.')) {
1271*4882a593Smuzhiyun 	    romvmaj = ROMAddr[romversoffs] - '0';
1272*4882a593Smuzhiyun 	    romvmin = ((ROMAddr[romversoffs+2] -'0') * 10) + (ROMAddr[romversoffs+3] - '0');
1273*4882a593Smuzhiyun 	 }
1274*4882a593Smuzhiyun       }
1275*4882a593Smuzhiyun       if((romvmaj != 0) || (romvmin >= 92)) {
1276*4882a593Smuzhiyun 	 return true;
1277*4882a593Smuzhiyun       }
1278*4882a593Smuzhiyun    } else if(IS_SIS650740) {
1279*4882a593Smuzhiyun       if((ROMAddr[0x1a] == 'N') &&
1280*4882a593Smuzhiyun 	 (ROMAddr[0x1b] == 'e') &&
1281*4882a593Smuzhiyun 	 (ROMAddr[0x1c] == 'w') &&
1282*4882a593Smuzhiyun 	 (ROMAddr[0x1d] == 'V')) {
1283*4882a593Smuzhiyun 	 return true;
1284*4882a593Smuzhiyun       }
1285*4882a593Smuzhiyun    }
1286*4882a593Smuzhiyun    return false;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun static void
SiSDetermineROMUsage(struct SiS_Private * SiS_Pr)1290*4882a593Smuzhiyun SiSDetermineROMUsage(struct SiS_Private *SiS_Pr)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun    unsigned char  *ROMAddr  = SiS_Pr->VirtualRomBase;
1293*4882a593Smuzhiyun    unsigned short romptr = 0;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun    SiS_Pr->SiS_UseROM = false;
1296*4882a593Smuzhiyun    SiS_Pr->SiS_ROMNew = false;
1297*4882a593Smuzhiyun    SiS_Pr->SiS_PWDOffset = 0;
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= XGI_20) return;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun    if((ROMAddr) && (SiS_Pr->UseROM)) {
1302*4882a593Smuzhiyun       if(SiS_Pr->ChipType == SIS_300) {
1303*4882a593Smuzhiyun 	 /* 300: We check if the code starts below 0x220 by
1304*4882a593Smuzhiyun 	  * checking the jmp instruction at the beginning
1305*4882a593Smuzhiyun 	  * of the BIOS image.
1306*4882a593Smuzhiyun 	  */
1307*4882a593Smuzhiyun 	 if((ROMAddr[3] == 0xe9) && ((ROMAddr[5] << 8) | ROMAddr[4]) > 0x21a)
1308*4882a593Smuzhiyun 	    SiS_Pr->SiS_UseROM = true;
1309*4882a593Smuzhiyun       } else if(SiS_Pr->ChipType < SIS_315H) {
1310*4882a593Smuzhiyun 	 /* Sony's VAIO BIOS 1.09 follows the standard, so perhaps
1311*4882a593Smuzhiyun 	  * the others do as well
1312*4882a593Smuzhiyun 	  */
1313*4882a593Smuzhiyun 	 SiS_Pr->SiS_UseROM = true;
1314*4882a593Smuzhiyun       } else {
1315*4882a593Smuzhiyun 	 /* 315/330 series stick to the standard(s) */
1316*4882a593Smuzhiyun 	 SiS_Pr->SiS_UseROM = true;
1317*4882a593Smuzhiyun 	 if((SiS_Pr->SiS_ROMNew = SiSDetermineROMLayout661(SiS_Pr))) {
1318*4882a593Smuzhiyun 	    SiS_Pr->SiS_EMIOffset = 14;
1319*4882a593Smuzhiyun 	    SiS_Pr->SiS_PWDOffset = 17;
1320*4882a593Smuzhiyun 	    SiS_Pr->SiS661LCD2TableSize = 36;
1321*4882a593Smuzhiyun 	    /* Find out about LCD data table entry size */
1322*4882a593Smuzhiyun 	    if((romptr = SISGETROMW(0x0102))) {
1323*4882a593Smuzhiyun 	       if(ROMAddr[romptr + (32 * 16)] == 0xff)
1324*4882a593Smuzhiyun 		  SiS_Pr->SiS661LCD2TableSize = 32;
1325*4882a593Smuzhiyun 	       else if(ROMAddr[romptr + (34 * 16)] == 0xff)
1326*4882a593Smuzhiyun 		  SiS_Pr->SiS661LCD2TableSize = 34;
1327*4882a593Smuzhiyun 	       else if(ROMAddr[romptr + (36 * 16)] == 0xff)	   /* 0.94, 2.05.00+ */
1328*4882a593Smuzhiyun 		  SiS_Pr->SiS661LCD2TableSize = 36;
1329*4882a593Smuzhiyun 	       else if( (ROMAddr[romptr + (38 * 16)] == 0xff) ||   /* 2.00.00 - 2.02.00 */
1330*4882a593Smuzhiyun 		 	(ROMAddr[0x6F] & 0x01) ) {		   /* 2.03.00 - <2.05.00 */
1331*4882a593Smuzhiyun 		  SiS_Pr->SiS661LCD2TableSize = 38;		   /* UMC data layout abandoned at 2.05.00 */
1332*4882a593Smuzhiyun 		  SiS_Pr->SiS_EMIOffset = 16;
1333*4882a593Smuzhiyun 		  SiS_Pr->SiS_PWDOffset = 19;
1334*4882a593Smuzhiyun 	       }
1335*4882a593Smuzhiyun 	    }
1336*4882a593Smuzhiyun 	 }
1337*4882a593Smuzhiyun       }
1338*4882a593Smuzhiyun    }
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun /*********************************************/
1342*4882a593Smuzhiyun /*        HELPER: SET SEGMENT REGISTERS      */
1343*4882a593Smuzhiyun /*********************************************/
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun static void
SiS_SetSegRegLower(struct SiS_Private * SiS_Pr,unsigned short value)1346*4882a593Smuzhiyun SiS_SetSegRegLower(struct SiS_Private *SiS_Pr, unsigned short value)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun    unsigned short temp;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun    value &= 0x00ff;
1351*4882a593Smuzhiyun    temp = SiS_GetRegByte(SiS_Pr->SiS_P3cb) & 0xf0;
1352*4882a593Smuzhiyun    temp |= (value >> 4);
1353*4882a593Smuzhiyun    SiS_SetRegByte(SiS_Pr->SiS_P3cb, temp);
1354*4882a593Smuzhiyun    temp = SiS_GetRegByte(SiS_Pr->SiS_P3cd) & 0xf0;
1355*4882a593Smuzhiyun    temp |= (value & 0x0f);
1356*4882a593Smuzhiyun    SiS_SetRegByte(SiS_Pr->SiS_P3cd, temp);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun static void
SiS_SetSegRegUpper(struct SiS_Private * SiS_Pr,unsigned short value)1360*4882a593Smuzhiyun SiS_SetSegRegUpper(struct SiS_Private *SiS_Pr, unsigned short value)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun    unsigned short temp;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun    value &= 0x00ff;
1365*4882a593Smuzhiyun    temp = SiS_GetRegByte(SiS_Pr->SiS_P3cb) & 0x0f;
1366*4882a593Smuzhiyun    temp |= (value & 0xf0);
1367*4882a593Smuzhiyun    SiS_SetRegByte(SiS_Pr->SiS_P3cb, temp);
1368*4882a593Smuzhiyun    temp = SiS_GetRegByte(SiS_Pr->SiS_P3cd) & 0x0f;
1369*4882a593Smuzhiyun    temp |= (value << 4);
1370*4882a593Smuzhiyun    SiS_SetRegByte(SiS_Pr->SiS_P3cd, temp);
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun static void
SiS_SetSegmentReg(struct SiS_Private * SiS_Pr,unsigned short value)1374*4882a593Smuzhiyun SiS_SetSegmentReg(struct SiS_Private *SiS_Pr, unsigned short value)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun    SiS_SetSegRegLower(SiS_Pr, value);
1377*4882a593Smuzhiyun    SiS_SetSegRegUpper(SiS_Pr, value);
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun static void
SiS_ResetSegmentReg(struct SiS_Private * SiS_Pr)1381*4882a593Smuzhiyun SiS_ResetSegmentReg(struct SiS_Private *SiS_Pr)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun    SiS_SetSegmentReg(SiS_Pr, 0);
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun static void
SiS_SetSegmentRegOver(struct SiS_Private * SiS_Pr,unsigned short value)1387*4882a593Smuzhiyun SiS_SetSegmentRegOver(struct SiS_Private *SiS_Pr, unsigned short value)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun    unsigned short temp = value >> 8;
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun    temp &= 0x07;
1392*4882a593Smuzhiyun    temp |= (temp << 4);
1393*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x1d,temp);
1394*4882a593Smuzhiyun    SiS_SetSegmentReg(SiS_Pr, value);
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun static void
SiS_ResetSegmentRegOver(struct SiS_Private * SiS_Pr)1398*4882a593Smuzhiyun SiS_ResetSegmentRegOver(struct SiS_Private *SiS_Pr)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun    SiS_SetSegmentRegOver(SiS_Pr, 0);
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun static void
SiS_ResetSegmentRegisters(struct SiS_Private * SiS_Pr)1404*4882a593Smuzhiyun SiS_ResetSegmentRegisters(struct SiS_Private *SiS_Pr)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun    if((IS_SIS65x) || (SiS_Pr->ChipType >= SIS_661)) {
1407*4882a593Smuzhiyun       SiS_ResetSegmentReg(SiS_Pr);
1408*4882a593Smuzhiyun       SiS_ResetSegmentRegOver(SiS_Pr);
1409*4882a593Smuzhiyun    }
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun /*********************************************/
1413*4882a593Smuzhiyun /*             HELPER: GetVBType             */
1414*4882a593Smuzhiyun /*********************************************/
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun static
1417*4882a593Smuzhiyun void
SiS_GetVBType(struct SiS_Private * SiS_Pr)1418*4882a593Smuzhiyun SiS_GetVBType(struct SiS_Private *SiS_Pr)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun    unsigned short flag = 0, rev = 0, nolcd = 0;
1421*4882a593Smuzhiyun    unsigned short p4_0f, p4_25, p4_27;
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun    SiS_Pr->SiS_VBType = 0;
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun    if((SiS_Pr->SiS_IF_DEF_LVDS) || (SiS_Pr->SiS_IF_DEF_CONEX))
1426*4882a593Smuzhiyun       return;
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun    if(SiS_Pr->ChipType == XGI_20)
1429*4882a593Smuzhiyun       return;
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun    flag = SiS_GetReg(SiS_Pr->SiS_Part4Port,0x00);
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun    if(flag > 3)
1434*4882a593Smuzhiyun       return;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun    rev = SiS_GetReg(SiS_Pr->SiS_Part4Port,0x01);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun    if(flag >= 2) {
1439*4882a593Smuzhiyun       SiS_Pr->SiS_VBType = VB_SIS302B;
1440*4882a593Smuzhiyun    } else if(flag == 1) {
1441*4882a593Smuzhiyun       if(rev >= 0xC0) {
1442*4882a593Smuzhiyun 	 SiS_Pr->SiS_VBType = VB_SIS301C;
1443*4882a593Smuzhiyun       } else if(rev >= 0xB0) {
1444*4882a593Smuzhiyun 	 SiS_Pr->SiS_VBType = VB_SIS301B;
1445*4882a593Smuzhiyun 	 /* Check if 30xB DH version (no LCD support, use Panel Link instead) */
1446*4882a593Smuzhiyun 	 nolcd = SiS_GetReg(SiS_Pr->SiS_Part4Port,0x23);
1447*4882a593Smuzhiyun 	 if(!(nolcd & 0x02)) SiS_Pr->SiS_VBType |= VB_NoLCD;
1448*4882a593Smuzhiyun       } else {
1449*4882a593Smuzhiyun 	 SiS_Pr->SiS_VBType = VB_SIS301;
1450*4882a593Smuzhiyun       }
1451*4882a593Smuzhiyun    }
1452*4882a593Smuzhiyun    if(SiS_Pr->SiS_VBType & (VB_SIS301B | VB_SIS301C | VB_SIS302B)) {
1453*4882a593Smuzhiyun       if(rev >= 0xE0) {
1454*4882a593Smuzhiyun 	 flag = SiS_GetReg(SiS_Pr->SiS_Part4Port,0x39);
1455*4882a593Smuzhiyun 	 if(flag == 0xff) SiS_Pr->SiS_VBType = VB_SIS302LV;
1456*4882a593Smuzhiyun 	 else 	 	  SiS_Pr->SiS_VBType = VB_SIS301C;  /* VB_SIS302ELV; */
1457*4882a593Smuzhiyun       } else if(rev >= 0xD0) {
1458*4882a593Smuzhiyun 	 SiS_Pr->SiS_VBType = VB_SIS301LV;
1459*4882a593Smuzhiyun       }
1460*4882a593Smuzhiyun    }
1461*4882a593Smuzhiyun    if(SiS_Pr->SiS_VBType & (VB_SIS301C | VB_SIS301LV | VB_SIS302LV | VB_SIS302ELV)) {
1462*4882a593Smuzhiyun       p4_0f = SiS_GetReg(SiS_Pr->SiS_Part4Port,0x0f);
1463*4882a593Smuzhiyun       p4_25 = SiS_GetReg(SiS_Pr->SiS_Part4Port,0x25);
1464*4882a593Smuzhiyun       p4_27 = SiS_GetReg(SiS_Pr->SiS_Part4Port,0x27);
1465*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_Part4Port,0x0f,0x7f);
1466*4882a593Smuzhiyun       SiS_SetRegOR(SiS_Pr->SiS_Part4Port,0x25,0x08);
1467*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_Part4Port,0x27,0xfd);
1468*4882a593Smuzhiyun       if(SiS_GetReg(SiS_Pr->SiS_Part4Port,0x26) & 0x08) {
1469*4882a593Smuzhiyun          SiS_Pr->SiS_VBType |= VB_UMC;
1470*4882a593Smuzhiyun       }
1471*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_Part4Port,0x27,p4_27);
1472*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_Part4Port,0x25,p4_25);
1473*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_Part4Port,0x0f,p4_0f);
1474*4882a593Smuzhiyun    }
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun /*********************************************/
1478*4882a593Smuzhiyun /*           HELPER: Check RAM size          */
1479*4882a593Smuzhiyun /*********************************************/
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun static bool
SiS_CheckMemorySize(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex)1482*4882a593Smuzhiyun SiS_CheckMemorySize(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
1483*4882a593Smuzhiyun 		unsigned short ModeIdIndex)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun    unsigned short AdapterMemSize = SiS_Pr->VideoMemorySize / (1024*1024);
1486*4882a593Smuzhiyun    unsigned short modeflag = SiS_GetModeFlag(SiS_Pr, ModeNo, ModeIdIndex);
1487*4882a593Smuzhiyun    unsigned short memorysize = ((modeflag & MemoryInfoFlag) >> MemorySizeShift) + 1;
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun    if(!AdapterMemSize) return true;
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun    if(AdapterMemSize < memorysize) return false;
1492*4882a593Smuzhiyun    return true;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun /*********************************************/
1496*4882a593Smuzhiyun /*           HELPER: Get DRAM type           */
1497*4882a593Smuzhiyun /*********************************************/
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
1500*4882a593Smuzhiyun static unsigned char
SiS_Get310DRAMType(struct SiS_Private * SiS_Pr)1501*4882a593Smuzhiyun SiS_Get310DRAMType(struct SiS_Private *SiS_Pr)
1502*4882a593Smuzhiyun {
1503*4882a593Smuzhiyun    unsigned char data;
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun    if((*SiS_Pr->pSiS_SoftSetting) & SoftDRAMType) {
1506*4882a593Smuzhiyun       data = (*SiS_Pr->pSiS_SoftSetting) & 0x03;
1507*4882a593Smuzhiyun    } else {
1508*4882a593Smuzhiyun       if(SiS_Pr->ChipType >= XGI_20) {
1509*4882a593Smuzhiyun          /* Do I need this? SR17 seems to be zero anyway... */
1510*4882a593Smuzhiyun 	 data = 0;
1511*4882a593Smuzhiyun       } else if(SiS_Pr->ChipType >= SIS_340) {
1512*4882a593Smuzhiyun 	 /* TODO */
1513*4882a593Smuzhiyun 	 data = 0;
1514*4882a593Smuzhiyun       } else if(SiS_Pr->ChipType >= SIS_661) {
1515*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_ROMNew) {
1516*4882a593Smuzhiyun 	    data = ((SiS_GetReg(SiS_Pr->SiS_P3d4,0x78) & 0xc0) >> 6);
1517*4882a593Smuzhiyun 	 } else {
1518*4882a593Smuzhiyun 	    data = SiS_GetReg(SiS_Pr->SiS_P3d4,0x78) & 0x07;
1519*4882a593Smuzhiyun 	 }
1520*4882a593Smuzhiyun       } else if(IS_SIS550650740) {
1521*4882a593Smuzhiyun 	 data = SiS_GetReg(SiS_Pr->SiS_P3c4,0x13) & 0x07;
1522*4882a593Smuzhiyun       } else {	/* 315, 330 */
1523*4882a593Smuzhiyun 	 data = SiS_GetReg(SiS_Pr->SiS_P3c4,0x3a) & 0x03;
1524*4882a593Smuzhiyun 	 if(SiS_Pr->ChipType == SIS_330) {
1525*4882a593Smuzhiyun 	    if(data > 1) {
1526*4882a593Smuzhiyun 	       switch(SiS_GetReg(SiS_Pr->SiS_P3d4,0x5f) & 0x30) {
1527*4882a593Smuzhiyun 	       case 0x00: data = 1; break;
1528*4882a593Smuzhiyun 	       case 0x10: data = 3; break;
1529*4882a593Smuzhiyun 	       case 0x20: data = 3; break;
1530*4882a593Smuzhiyun 	       case 0x30: data = 2; break;
1531*4882a593Smuzhiyun 	       }
1532*4882a593Smuzhiyun 	    } else {
1533*4882a593Smuzhiyun 	       data = 0;
1534*4882a593Smuzhiyun 	    }
1535*4882a593Smuzhiyun 	 }
1536*4882a593Smuzhiyun       }
1537*4882a593Smuzhiyun    }
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun    return data;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun static unsigned short
SiS_GetMCLK(struct SiS_Private * SiS_Pr)1543*4882a593Smuzhiyun SiS_GetMCLK(struct SiS_Private *SiS_Pr)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun    unsigned char  *ROMAddr = SiS_Pr->VirtualRomBase;
1546*4882a593Smuzhiyun    unsigned short index;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun    index = SiS_Get310DRAMType(SiS_Pr);
1549*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_661) {
1550*4882a593Smuzhiyun       if(SiS_Pr->SiS_ROMNew) {
1551*4882a593Smuzhiyun 	 return((unsigned short)(SISGETROMW((0x90 + (index * 5) + 3))));
1552*4882a593Smuzhiyun       }
1553*4882a593Smuzhiyun       return(SiS_Pr->SiS_MCLKData_0[index].CLOCK);
1554*4882a593Smuzhiyun    } else if(index >= 4) {
1555*4882a593Smuzhiyun       return(SiS_Pr->SiS_MCLKData_1[index - 4].CLOCK);
1556*4882a593Smuzhiyun    } else {
1557*4882a593Smuzhiyun       return(SiS_Pr->SiS_MCLKData_0[index].CLOCK);
1558*4882a593Smuzhiyun    }
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun #endif
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun /*********************************************/
1563*4882a593Smuzhiyun /*           HELPER: ClearBuffer             */
1564*4882a593Smuzhiyun /*********************************************/
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun static void
SiS_ClearBuffer(struct SiS_Private * SiS_Pr,unsigned short ModeNo)1567*4882a593Smuzhiyun SiS_ClearBuffer(struct SiS_Private *SiS_Pr, unsigned short ModeNo)
1568*4882a593Smuzhiyun {
1569*4882a593Smuzhiyun    unsigned char  SISIOMEMTYPE *memaddr = SiS_Pr->VideoMemoryAddress;
1570*4882a593Smuzhiyun    unsigned int   memsize = SiS_Pr->VideoMemorySize;
1571*4882a593Smuzhiyun    unsigned short SISIOMEMTYPE *pBuffer;
1572*4882a593Smuzhiyun    int i;
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun    if(!memaddr || !memsize) return;
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun    if(SiS_Pr->SiS_ModeType >= ModeEGA) {
1577*4882a593Smuzhiyun       if(ModeNo > 0x13) {
1578*4882a593Smuzhiyun 	 memset_io(memaddr, 0, memsize);
1579*4882a593Smuzhiyun       } else {
1580*4882a593Smuzhiyun 	 pBuffer = (unsigned short SISIOMEMTYPE *)memaddr;
1581*4882a593Smuzhiyun 	 for(i = 0; i < 0x4000; i++) writew(0x0000, &pBuffer[i]);
1582*4882a593Smuzhiyun       }
1583*4882a593Smuzhiyun    } else if(SiS_Pr->SiS_ModeType < ModeCGA) {
1584*4882a593Smuzhiyun       pBuffer = (unsigned short SISIOMEMTYPE *)memaddr;
1585*4882a593Smuzhiyun       for(i = 0; i < 0x4000; i++) writew(0x0720, &pBuffer[i]);
1586*4882a593Smuzhiyun    } else {
1587*4882a593Smuzhiyun       memset_io(memaddr, 0, 0x8000);
1588*4882a593Smuzhiyun    }
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun /*********************************************/
1592*4882a593Smuzhiyun /*           HELPER: SearchModeID            */
1593*4882a593Smuzhiyun /*********************************************/
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun bool
SiS_SearchModeID(struct SiS_Private * SiS_Pr,unsigned short * ModeNo,unsigned short * ModeIdIndex)1596*4882a593Smuzhiyun SiS_SearchModeID(struct SiS_Private *SiS_Pr, unsigned short *ModeNo,
1597*4882a593Smuzhiyun 		unsigned short *ModeIdIndex)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun    unsigned char VGAINFO = SiS_Pr->SiS_VGAINFO;
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun    if((*ModeNo) <= 0x13) {
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun       if((*ModeNo) <= 0x05) (*ModeNo) |= 0x01;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun       for((*ModeIdIndex) = 0; ;(*ModeIdIndex)++) {
1606*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_SModeIDTable[(*ModeIdIndex)].St_ModeID == (*ModeNo)) break;
1607*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_SModeIDTable[(*ModeIdIndex)].St_ModeID == 0xFF) return false;
1608*4882a593Smuzhiyun       }
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun       if((*ModeNo) == 0x07) {
1611*4882a593Smuzhiyun 	  if(VGAINFO & 0x10) (*ModeIdIndex)++;   /* 400 lines */
1612*4882a593Smuzhiyun 	  /* else 350 lines */
1613*4882a593Smuzhiyun       }
1614*4882a593Smuzhiyun       if((*ModeNo) <= 0x03) {
1615*4882a593Smuzhiyun 	 if(!(VGAINFO & 0x80)) (*ModeIdIndex)++;
1616*4882a593Smuzhiyun 	 if(VGAINFO & 0x10)    (*ModeIdIndex)++; /* 400 lines  */
1617*4882a593Smuzhiyun 	 /* else 350 lines  */
1618*4882a593Smuzhiyun       }
1619*4882a593Smuzhiyun       /* else 200 lines  */
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun    } else {
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun       for((*ModeIdIndex) = 0; ;(*ModeIdIndex)++) {
1624*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_EModeIDTable[(*ModeIdIndex)].Ext_ModeID == (*ModeNo)) break;
1625*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_EModeIDTable[(*ModeIdIndex)].Ext_ModeID == 0xFF) return false;
1626*4882a593Smuzhiyun       }
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun    }
1629*4882a593Smuzhiyun    return true;
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun /*********************************************/
1633*4882a593Smuzhiyun /*            HELPER: GetModePtr             */
1634*4882a593Smuzhiyun /*********************************************/
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun unsigned short
SiS_GetModePtr(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex)1637*4882a593Smuzhiyun SiS_GetModePtr(struct SiS_Private *SiS_Pr, unsigned short ModeNo, unsigned short ModeIdIndex)
1638*4882a593Smuzhiyun {
1639*4882a593Smuzhiyun    unsigned short index;
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun    if(ModeNo <= 0x13) {
1642*4882a593Smuzhiyun       index = SiS_Pr->SiS_SModeIDTable[ModeIdIndex].St_StTableIndex;
1643*4882a593Smuzhiyun    } else {
1644*4882a593Smuzhiyun       if(SiS_Pr->SiS_ModeType <= ModeEGA) index = 0x1B;
1645*4882a593Smuzhiyun       else index = 0x0F;
1646*4882a593Smuzhiyun    }
1647*4882a593Smuzhiyun    return index;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun /*********************************************/
1651*4882a593Smuzhiyun /*         HELPERS: Get some indices         */
1652*4882a593Smuzhiyun /*********************************************/
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun unsigned short
SiS_GetRefCRTVCLK(struct SiS_Private * SiS_Pr,unsigned short Index,int UseWide)1655*4882a593Smuzhiyun SiS_GetRefCRTVCLK(struct SiS_Private *SiS_Pr, unsigned short Index, int UseWide)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun    if(SiS_Pr->SiS_RefIndex[Index].Ext_InfoFlag & HaveWideTiming) {
1658*4882a593Smuzhiyun       if(UseWide == 1) {
1659*4882a593Smuzhiyun          return SiS_Pr->SiS_RefIndex[Index].Ext_CRTVCLK_WIDE;
1660*4882a593Smuzhiyun       } else {
1661*4882a593Smuzhiyun          return SiS_Pr->SiS_RefIndex[Index].Ext_CRTVCLK_NORM;
1662*4882a593Smuzhiyun       }
1663*4882a593Smuzhiyun    } else {
1664*4882a593Smuzhiyun       return SiS_Pr->SiS_RefIndex[Index].Ext_CRTVCLK;
1665*4882a593Smuzhiyun    }
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun unsigned short
SiS_GetRefCRT1CRTC(struct SiS_Private * SiS_Pr,unsigned short Index,int UseWide)1669*4882a593Smuzhiyun SiS_GetRefCRT1CRTC(struct SiS_Private *SiS_Pr, unsigned short Index, int UseWide)
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun    if(SiS_Pr->SiS_RefIndex[Index].Ext_InfoFlag & HaveWideTiming) {
1672*4882a593Smuzhiyun       if(UseWide == 1) {
1673*4882a593Smuzhiyun          return SiS_Pr->SiS_RefIndex[Index].Ext_CRT1CRTC_WIDE;
1674*4882a593Smuzhiyun       } else {
1675*4882a593Smuzhiyun          return SiS_Pr->SiS_RefIndex[Index].Ext_CRT1CRTC_NORM;
1676*4882a593Smuzhiyun       }
1677*4882a593Smuzhiyun    } else {
1678*4882a593Smuzhiyun       return SiS_Pr->SiS_RefIndex[Index].Ext_CRT1CRTC;
1679*4882a593Smuzhiyun    }
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun /*********************************************/
1683*4882a593Smuzhiyun /*           HELPER: LowModeTests            */
1684*4882a593Smuzhiyun /*********************************************/
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun static bool
SiS_DoLowModeTest(struct SiS_Private * SiS_Pr,unsigned short ModeNo)1687*4882a593Smuzhiyun SiS_DoLowModeTest(struct SiS_Private *SiS_Pr, unsigned short ModeNo)
1688*4882a593Smuzhiyun {
1689*4882a593Smuzhiyun    unsigned short temp, temp1, temp2;
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun    if((ModeNo != 0x03) && (ModeNo != 0x10) && (ModeNo != 0x12))
1692*4882a593Smuzhiyun       return true;
1693*4882a593Smuzhiyun    temp = SiS_GetReg(SiS_Pr->SiS_P3d4,0x11);
1694*4882a593Smuzhiyun    SiS_SetRegOR(SiS_Pr->SiS_P3d4,0x11,0x80);
1695*4882a593Smuzhiyun    temp1 = SiS_GetReg(SiS_Pr->SiS_P3d4,0x00);
1696*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3d4,0x00,0x55);
1697*4882a593Smuzhiyun    temp2 = SiS_GetReg(SiS_Pr->SiS_P3d4,0x00);
1698*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3d4,0x00,temp1);
1699*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3d4,0x11,temp);
1700*4882a593Smuzhiyun    if((SiS_Pr->ChipType >= SIS_315H) ||
1701*4882a593Smuzhiyun       (SiS_Pr->ChipType == SIS_300)) {
1702*4882a593Smuzhiyun       if(temp2 == 0x55) return false;
1703*4882a593Smuzhiyun       else return true;
1704*4882a593Smuzhiyun    } else {
1705*4882a593Smuzhiyun       if(temp2 != 0x55) return true;
1706*4882a593Smuzhiyun       else {
1707*4882a593Smuzhiyun 	 SiS_SetRegOR(SiS_Pr->SiS_P3d4,0x35,0x01);
1708*4882a593Smuzhiyun 	 return false;
1709*4882a593Smuzhiyun       }
1710*4882a593Smuzhiyun    }
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun static void
SiS_SetLowModeTest(struct SiS_Private * SiS_Pr,unsigned short ModeNo)1714*4882a593Smuzhiyun SiS_SetLowModeTest(struct SiS_Private *SiS_Pr, unsigned short ModeNo)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun    if(SiS_DoLowModeTest(SiS_Pr, ModeNo)) {
1717*4882a593Smuzhiyun       SiS_Pr->SiS_SetFlag |= LowModeTests;
1718*4882a593Smuzhiyun    }
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun /*********************************************/
1722*4882a593Smuzhiyun /*        HELPER: OPEN/CLOSE CRT1 CRTC       */
1723*4882a593Smuzhiyun /*********************************************/
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun static void
SiS_OpenCRTC(struct SiS_Private * SiS_Pr)1726*4882a593Smuzhiyun SiS_OpenCRTC(struct SiS_Private *SiS_Pr)
1727*4882a593Smuzhiyun {
1728*4882a593Smuzhiyun    if(IS_SIS650) {
1729*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x51,0x1f);
1730*4882a593Smuzhiyun       if(IS_SIS651) SiS_SetRegOR(SiS_Pr->SiS_P3d4,0x51,0x20);
1731*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x56,0xe7);
1732*4882a593Smuzhiyun    } else if(IS_SIS661741660760) {
1733*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x61,0xf7);
1734*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x51,0x1f);
1735*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x56,0xe7);
1736*4882a593Smuzhiyun       if(!SiS_Pr->SiS_ROMNew) {
1737*4882a593Smuzhiyun 	 SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x3a,0xef);
1738*4882a593Smuzhiyun       }
1739*4882a593Smuzhiyun    }
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun static void
SiS_CloseCRTC(struct SiS_Private * SiS_Pr)1743*4882a593Smuzhiyun SiS_CloseCRTC(struct SiS_Private *SiS_Pr)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun #if 0 /* This locks some CRTC registers. We don't want that. */
1746*4882a593Smuzhiyun    unsigned short temp1 = 0, temp2 = 0;
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun    if(IS_SIS661741660760) {
1749*4882a593Smuzhiyun       if(SiS_Pr->SiS_VBInfo & SetCRT2ToLCDA) {
1750*4882a593Smuzhiyun          temp1 = 0xa0; temp2 = 0x08;
1751*4882a593Smuzhiyun       }
1752*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3d4,0x51,0x1f,temp1);
1753*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3d4,0x56,0xe7,temp2);
1754*4882a593Smuzhiyun    }
1755*4882a593Smuzhiyun #endif
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun static void
SiS_HandleCRT1(struct SiS_Private * SiS_Pr)1759*4882a593Smuzhiyun SiS_HandleCRT1(struct SiS_Private *SiS_Pr)
1760*4882a593Smuzhiyun {
1761*4882a593Smuzhiyun    /* Enable CRT1 gating */
1762*4882a593Smuzhiyun    SiS_SetRegAND(SiS_Pr->SiS_P3d4,SiS_Pr->SiS_MyCR63,0xbf);
1763*4882a593Smuzhiyun #if 0
1764*4882a593Smuzhiyun    if(!(SiS_GetReg(SiS_Pr->SiS_P3c4,0x15) & 0x01)) {
1765*4882a593Smuzhiyun       if((SiS_GetReg(SiS_Pr->SiS_P3c4,0x15) & 0x0a) ||
1766*4882a593Smuzhiyun          (SiS_GetReg(SiS_Pr->SiS_P3c4,0x16) & 0x01)) {
1767*4882a593Smuzhiyun          SiS_SetRegOR(SiS_Pr->SiS_P3d4,SiS_Pr->SiS_MyCR63,0x40);
1768*4882a593Smuzhiyun       }
1769*4882a593Smuzhiyun    }
1770*4882a593Smuzhiyun #endif
1771*4882a593Smuzhiyun }
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun /*********************************************/
1774*4882a593Smuzhiyun /*           HELPER: GetColorDepth           */
1775*4882a593Smuzhiyun /*********************************************/
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun unsigned short
SiS_GetColorDepth(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex)1778*4882a593Smuzhiyun SiS_GetColorDepth(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
1779*4882a593Smuzhiyun 		unsigned short ModeIdIndex)
1780*4882a593Smuzhiyun {
1781*4882a593Smuzhiyun    static const unsigned short ColorDepth[6] = { 1, 2, 4, 4, 6, 8 };
1782*4882a593Smuzhiyun    unsigned short modeflag;
1783*4882a593Smuzhiyun    short index;
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun    /* Do NOT check UseCustomMode, will skrew up FIFO */
1786*4882a593Smuzhiyun    if(ModeNo == 0xfe) {
1787*4882a593Smuzhiyun       modeflag = SiS_Pr->CModeFlag;
1788*4882a593Smuzhiyun    } else if(ModeNo <= 0x13) {
1789*4882a593Smuzhiyun       modeflag = SiS_Pr->SiS_SModeIDTable[ModeIdIndex].St_ModeFlag;
1790*4882a593Smuzhiyun    } else {
1791*4882a593Smuzhiyun       modeflag = SiS_Pr->SiS_EModeIDTable[ModeIdIndex].Ext_ModeFlag;
1792*4882a593Smuzhiyun    }
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun    index = (modeflag & ModeTypeMask) - ModeEGA;
1795*4882a593Smuzhiyun    if(index < 0) index = 0;
1796*4882a593Smuzhiyun    return ColorDepth[index];
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun /*********************************************/
1800*4882a593Smuzhiyun /*             HELPER: GetOffset             */
1801*4882a593Smuzhiyun /*********************************************/
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun unsigned short
SiS_GetOffset(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex,unsigned short RRTI)1804*4882a593Smuzhiyun SiS_GetOffset(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
1805*4882a593Smuzhiyun 		unsigned short ModeIdIndex, unsigned short RRTI)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun    unsigned short xres, temp, colordepth, infoflag;
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun    if(SiS_Pr->UseCustomMode) {
1810*4882a593Smuzhiyun       infoflag = SiS_Pr->CInfoFlag;
1811*4882a593Smuzhiyun       xres = SiS_Pr->CHDisplay;
1812*4882a593Smuzhiyun    } else {
1813*4882a593Smuzhiyun       infoflag = SiS_Pr->SiS_RefIndex[RRTI].Ext_InfoFlag;
1814*4882a593Smuzhiyun       xres = SiS_Pr->SiS_RefIndex[RRTI].XRes;
1815*4882a593Smuzhiyun    }
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun    colordepth = SiS_GetColorDepth(SiS_Pr, ModeNo, ModeIdIndex);
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun    temp = xres / 16;
1820*4882a593Smuzhiyun    if(infoflag & InterlaceMode) temp <<= 1;
1821*4882a593Smuzhiyun    temp *= colordepth;
1822*4882a593Smuzhiyun    if(xres % 16) temp += (colordepth >> 1);
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun    return temp;
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun /*********************************************/
1828*4882a593Smuzhiyun /*                   SEQ                     */
1829*4882a593Smuzhiyun /*********************************************/
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun static void
SiS_SetSeqRegs(struct SiS_Private * SiS_Pr,unsigned short StandTableIndex)1832*4882a593Smuzhiyun SiS_SetSeqRegs(struct SiS_Private *SiS_Pr, unsigned short StandTableIndex)
1833*4882a593Smuzhiyun {
1834*4882a593Smuzhiyun    unsigned char SRdata;
1835*4882a593Smuzhiyun    int i;
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x00,0x03);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun    /* or "display off"  */
1840*4882a593Smuzhiyun    SRdata = SiS_Pr->SiS_StandTable[StandTableIndex].SR[0] | 0x20;
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun    /* determine whether to force x8 dotclock */
1843*4882a593Smuzhiyun    if((SiS_Pr->SiS_VBType & VB_SISVB) || (SiS_Pr->SiS_IF_DEF_LVDS)) {
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun       if(SiS_Pr->SiS_VBInfo & (SetCRT2ToLCD | SetCRT2ToTV)) {
1846*4882a593Smuzhiyun          if(SiS_Pr->SiS_VBInfo & SetInSlaveMode)    SRdata |= 0x01;
1847*4882a593Smuzhiyun       } else if(SiS_Pr->SiS_VBInfo & SetCRT2ToLCDA) SRdata |= 0x01;
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun    }
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x01,SRdata);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun    for(i = 2; i <= 4; i++) {
1854*4882a593Smuzhiyun       SRdata = SiS_Pr->SiS_StandTable[StandTableIndex].SR[i - 1];
1855*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3c4,i,SRdata);
1856*4882a593Smuzhiyun    }
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun /*********************************************/
1860*4882a593Smuzhiyun /*                  MISC                     */
1861*4882a593Smuzhiyun /*********************************************/
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun static void
SiS_SetMiscRegs(struct SiS_Private * SiS_Pr,unsigned short StandTableIndex)1864*4882a593Smuzhiyun SiS_SetMiscRegs(struct SiS_Private *SiS_Pr, unsigned short StandTableIndex)
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun    unsigned char Miscdata;
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun    Miscdata = SiS_Pr->SiS_StandTable[StandTableIndex].MISC;
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun    if(SiS_Pr->ChipType < SIS_661) {
1871*4882a593Smuzhiyun       if(SiS_Pr->SiS_VBType & VB_SIS30xBLV) {
1872*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_VBInfo & SetCRT2ToLCDA) {
1873*4882a593Smuzhiyun 	   Miscdata |= 0x0C;
1874*4882a593Smuzhiyun 	 }
1875*4882a593Smuzhiyun       }
1876*4882a593Smuzhiyun    }
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun    SiS_SetRegByte(SiS_Pr->SiS_P3c2,Miscdata);
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun /*********************************************/
1882*4882a593Smuzhiyun /*                  CRTC                     */
1883*4882a593Smuzhiyun /*********************************************/
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun static void
SiS_SetCRTCRegs(struct SiS_Private * SiS_Pr,unsigned short StandTableIndex)1886*4882a593Smuzhiyun SiS_SetCRTCRegs(struct SiS_Private *SiS_Pr, unsigned short StandTableIndex)
1887*4882a593Smuzhiyun {
1888*4882a593Smuzhiyun    unsigned char  CRTCdata;
1889*4882a593Smuzhiyun    unsigned short i;
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun    /* Unlock CRTC */
1892*4882a593Smuzhiyun    SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x11,0x7f);
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun    for(i = 0; i <= 0x18; i++) {
1895*4882a593Smuzhiyun       CRTCdata = SiS_Pr->SiS_StandTable[StandTableIndex].CRTC[i];
1896*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3d4,i,CRTCdata);
1897*4882a593Smuzhiyun    }
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_661) {
1900*4882a593Smuzhiyun       SiS_OpenCRTC(SiS_Pr);
1901*4882a593Smuzhiyun       for(i = 0x13; i <= 0x14; i++) {
1902*4882a593Smuzhiyun 	 CRTCdata = SiS_Pr->SiS_StandTable[StandTableIndex].CRTC[i];
1903*4882a593Smuzhiyun 	 SiS_SetReg(SiS_Pr->SiS_P3d4,i,CRTCdata);
1904*4882a593Smuzhiyun       }
1905*4882a593Smuzhiyun    } else if( ( (SiS_Pr->ChipType == SIS_630) ||
1906*4882a593Smuzhiyun 	        (SiS_Pr->ChipType == SIS_730) )  &&
1907*4882a593Smuzhiyun 	      (SiS_Pr->ChipRevision >= 0x30) ) {
1908*4882a593Smuzhiyun       if(SiS_Pr->SiS_VBInfo & SetInSlaveMode) {
1909*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_VBInfo & (SetCRT2ToLCD | SetCRT2ToTV)) {
1910*4882a593Smuzhiyun 	    SiS_SetReg(SiS_Pr->SiS_P3d4,0x18,0xFE);
1911*4882a593Smuzhiyun 	 }
1912*4882a593Smuzhiyun       }
1913*4882a593Smuzhiyun    }
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun /*********************************************/
1917*4882a593Smuzhiyun /*                   ATT                     */
1918*4882a593Smuzhiyun /*********************************************/
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun static void
SiS_SetATTRegs(struct SiS_Private * SiS_Pr,unsigned short StandTableIndex)1921*4882a593Smuzhiyun SiS_SetATTRegs(struct SiS_Private *SiS_Pr, unsigned short StandTableIndex)
1922*4882a593Smuzhiyun {
1923*4882a593Smuzhiyun    unsigned char  ARdata;
1924*4882a593Smuzhiyun    unsigned short i;
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun    for(i = 0; i <= 0x13; i++) {
1927*4882a593Smuzhiyun       ARdata = SiS_Pr->SiS_StandTable[StandTableIndex].ATTR[i];
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun       if(i == 0x13) {
1930*4882a593Smuzhiyun 	 /* Pixel shift. If screen on LCD or TV is shifted left or right,
1931*4882a593Smuzhiyun 	  * this might be the cause.
1932*4882a593Smuzhiyun 	  */
1933*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_VBType & VB_SIS30xBLV) {
1934*4882a593Smuzhiyun 	    if(SiS_Pr->SiS_VBInfo & SetCRT2ToLCDA) ARdata = 0;
1935*4882a593Smuzhiyun 	 }
1936*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_IF_DEF_LVDS == 1) {
1937*4882a593Smuzhiyun 	    if(SiS_Pr->SiS_IF_DEF_CH70xx != 0) {
1938*4882a593Smuzhiyun 	       if(SiS_Pr->SiS_VBInfo & SetCRT2ToTV) {
1939*4882a593Smuzhiyun 		  if(SiS_Pr->SiS_VBInfo & SetInSlaveMode) ARdata = 0;
1940*4882a593Smuzhiyun 	       }
1941*4882a593Smuzhiyun 	    }
1942*4882a593Smuzhiyun 	 }
1943*4882a593Smuzhiyun 	 if(SiS_Pr->ChipType >= SIS_661) {
1944*4882a593Smuzhiyun 	    if(SiS_Pr->SiS_VBInfo & (SetCRT2ToTV | SetCRT2ToLCD)) {
1945*4882a593Smuzhiyun 	       if(SiS_Pr->SiS_VBInfo & SetInSlaveMode) ARdata = 0;
1946*4882a593Smuzhiyun 	    }
1947*4882a593Smuzhiyun 	 } else if(SiS_Pr->SiS_VBInfo & SetCRT2ToLCD) {
1948*4882a593Smuzhiyun 	    if(SiS_Pr->ChipType >= SIS_315H) {
1949*4882a593Smuzhiyun 	       if(IS_SIS550650740660) {
1950*4882a593Smuzhiyun 		  /* 315, 330 don't do this */
1951*4882a593Smuzhiyun 		  if(SiS_Pr->SiS_VBType & VB_SIS30xB) {
1952*4882a593Smuzhiyun 		     if(SiS_Pr->SiS_VBInfo & SetInSlaveMode) ARdata = 0;
1953*4882a593Smuzhiyun 		  } else {
1954*4882a593Smuzhiyun 		     ARdata = 0;
1955*4882a593Smuzhiyun 		  }
1956*4882a593Smuzhiyun 	       }
1957*4882a593Smuzhiyun 	    } else {
1958*4882a593Smuzhiyun 	       if(SiS_Pr->SiS_VBInfo & SetInSlaveMode) ARdata = 0;
1959*4882a593Smuzhiyun 	    }
1960*4882a593Smuzhiyun 	 }
1961*4882a593Smuzhiyun       }
1962*4882a593Smuzhiyun       SiS_GetRegByte(SiS_Pr->SiS_P3da);		/* reset 3da  */
1963*4882a593Smuzhiyun       SiS_SetRegByte(SiS_Pr->SiS_P3c0,i);	/* set index  */
1964*4882a593Smuzhiyun       SiS_SetRegByte(SiS_Pr->SiS_P3c0,ARdata);	/* set data   */
1965*4882a593Smuzhiyun    }
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun    SiS_GetRegByte(SiS_Pr->SiS_P3da);		/* reset 3da  */
1968*4882a593Smuzhiyun    SiS_SetRegByte(SiS_Pr->SiS_P3c0,0x14);	/* set index  */
1969*4882a593Smuzhiyun    SiS_SetRegByte(SiS_Pr->SiS_P3c0,0x00);	/* set data   */
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun    SiS_GetRegByte(SiS_Pr->SiS_P3da);
1972*4882a593Smuzhiyun    SiS_SetRegByte(SiS_Pr->SiS_P3c0,0x20);	/* Enable Attribute  */
1973*4882a593Smuzhiyun    SiS_GetRegByte(SiS_Pr->SiS_P3da);
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun /*********************************************/
1977*4882a593Smuzhiyun /*                   GRC                     */
1978*4882a593Smuzhiyun /*********************************************/
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun static void
SiS_SetGRCRegs(struct SiS_Private * SiS_Pr,unsigned short StandTableIndex)1981*4882a593Smuzhiyun SiS_SetGRCRegs(struct SiS_Private *SiS_Pr, unsigned short StandTableIndex)
1982*4882a593Smuzhiyun {
1983*4882a593Smuzhiyun    unsigned char  GRdata;
1984*4882a593Smuzhiyun    unsigned short i;
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun    for(i = 0; i <= 0x08; i++) {
1987*4882a593Smuzhiyun       GRdata = SiS_Pr->SiS_StandTable[StandTableIndex].GRC[i];
1988*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3ce,i,GRdata);
1989*4882a593Smuzhiyun    }
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun    if(SiS_Pr->SiS_ModeType > ModeVGA) {
1992*4882a593Smuzhiyun       /* 256 color disable */
1993*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_P3ce,0x05,0xBF);
1994*4882a593Smuzhiyun    }
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun /*********************************************/
1998*4882a593Smuzhiyun /*          CLEAR EXTENDED REGISTERS         */
1999*4882a593Smuzhiyun /*********************************************/
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun static void
SiS_ClearExt1Regs(struct SiS_Private * SiS_Pr,unsigned short ModeNo)2002*4882a593Smuzhiyun SiS_ClearExt1Regs(struct SiS_Private *SiS_Pr, unsigned short ModeNo)
2003*4882a593Smuzhiyun {
2004*4882a593Smuzhiyun    unsigned short i;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun    for(i = 0x0A; i <= 0x0E; i++) {
2007*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3c4,i,0x00);
2008*4882a593Smuzhiyun    }
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_315H) {
2011*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_P3c4,0x37,0xFE);
2012*4882a593Smuzhiyun       if(ModeNo <= 0x13) {
2013*4882a593Smuzhiyun 	 if(ModeNo == 0x06 || ModeNo >= 0x0e) {
2014*4882a593Smuzhiyun 	    SiS_SetReg(SiS_Pr->SiS_P3c4,0x0e,0x20);
2015*4882a593Smuzhiyun 	 }
2016*4882a593Smuzhiyun       }
2017*4882a593Smuzhiyun    }
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun /*********************************************/
2021*4882a593Smuzhiyun /*                 RESET VCLK                */
2022*4882a593Smuzhiyun /*********************************************/
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun static void
SiS_ResetCRT1VCLK(struct SiS_Private * SiS_Pr)2025*4882a593Smuzhiyun SiS_ResetCRT1VCLK(struct SiS_Private *SiS_Pr)
2026*4882a593Smuzhiyun {
2027*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_315H) {
2028*4882a593Smuzhiyun       if(SiS_Pr->ChipType < SIS_661) {
2029*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_IF_DEF_LVDS == 0) return;
2030*4882a593Smuzhiyun       }
2031*4882a593Smuzhiyun    } else {
2032*4882a593Smuzhiyun       if((SiS_Pr->SiS_IF_DEF_LVDS == 0) &&
2033*4882a593Smuzhiyun 	 (!(SiS_Pr->SiS_VBType & VB_SIS30xBLV)) ) {
2034*4882a593Smuzhiyun 	 return;
2035*4882a593Smuzhiyun       }
2036*4882a593Smuzhiyun    }
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun    SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x31,0xcf,0x20);
2039*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x2B,SiS_Pr->SiS_VCLKData[1].SR2B);
2040*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x2C,SiS_Pr->SiS_VCLKData[1].SR2C);
2041*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x2D,0x80);
2042*4882a593Smuzhiyun    SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x31,0xcf,0x10);
2043*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x2B,SiS_Pr->SiS_VCLKData[0].SR2B);
2044*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x2C,SiS_Pr->SiS_VCLKData[0].SR2C);
2045*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x2D,0x80);
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun /*********************************************/
2049*4882a593Smuzhiyun /*                  SYNC                     */
2050*4882a593Smuzhiyun /*********************************************/
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun static void
SiS_SetCRT1Sync(struct SiS_Private * SiS_Pr,unsigned short RRTI)2053*4882a593Smuzhiyun SiS_SetCRT1Sync(struct SiS_Private *SiS_Pr, unsigned short RRTI)
2054*4882a593Smuzhiyun {
2055*4882a593Smuzhiyun    unsigned short sync;
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun    if(SiS_Pr->UseCustomMode) {
2058*4882a593Smuzhiyun       sync = SiS_Pr->CInfoFlag >> 8;
2059*4882a593Smuzhiyun    } else {
2060*4882a593Smuzhiyun       sync = SiS_Pr->SiS_RefIndex[RRTI].Ext_InfoFlag >> 8;
2061*4882a593Smuzhiyun    }
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun    sync &= 0xC0;
2064*4882a593Smuzhiyun    sync |= 0x2f;
2065*4882a593Smuzhiyun    SiS_SetRegByte(SiS_Pr->SiS_P3c2,sync);
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun /*********************************************/
2069*4882a593Smuzhiyun /*                  CRTC/2                   */
2070*4882a593Smuzhiyun /*********************************************/
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun static void
SiS_SetCRT1CRTC(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex,unsigned short RRTI)2073*4882a593Smuzhiyun SiS_SetCRT1CRTC(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
2074*4882a593Smuzhiyun 		unsigned short ModeIdIndex, unsigned short RRTI)
2075*4882a593Smuzhiyun {
2076*4882a593Smuzhiyun    unsigned short temp, i, j, modeflag;
2077*4882a593Smuzhiyun    unsigned char  *crt1data = NULL;
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun    modeflag = SiS_GetModeFlag(SiS_Pr, ModeNo, ModeIdIndex);
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun    if(SiS_Pr->UseCustomMode) {
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun       crt1data = &SiS_Pr->CCRT1CRTC[0];
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun    } else {
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun       temp = SiS_GetRefCRT1CRTC(SiS_Pr, RRTI, SiS_Pr->SiS_UseWide);
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun       /* Alternate for 1600x1200 LCDA */
2090*4882a593Smuzhiyun       if((temp == 0x20) && (SiS_Pr->Alternate1600x1200)) temp = 0x57;
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun       crt1data = (unsigned char *)&SiS_Pr->SiS_CRT1Table[temp].CR[0];
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun    }
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun    /* unlock cr0-7 */
2097*4882a593Smuzhiyun    SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x11,0x7f);
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun    for(i = 0, j = 0; i <= 7; i++, j++) {
2100*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3d4,j,crt1data[i]);
2101*4882a593Smuzhiyun    }
2102*4882a593Smuzhiyun    for(j = 0x10; i <= 10; i++, j++) {
2103*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3d4,j,crt1data[i]);
2104*4882a593Smuzhiyun    }
2105*4882a593Smuzhiyun    for(j = 0x15; i <= 12; i++, j++) {
2106*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3d4,j,crt1data[i]);
2107*4882a593Smuzhiyun    }
2108*4882a593Smuzhiyun    for(j = 0x0A; i <= 15; i++, j++) {
2109*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3c4,j,crt1data[i]);
2110*4882a593Smuzhiyun    }
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x0E,crt1data[16] & 0xE0);
2113*4882a593Smuzhiyun 
2114*4882a593Smuzhiyun    temp = (crt1data[16] & 0x01) << 5;
2115*4882a593Smuzhiyun    if(modeflag & DoubleScanMode) temp |= 0x80;
2116*4882a593Smuzhiyun    SiS_SetRegANDOR(SiS_Pr->SiS_P3d4,0x09,0x5F,temp);
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun    if(SiS_Pr->SiS_ModeType > ModeVGA) {
2119*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3d4,0x14,0x4F);
2120*4882a593Smuzhiyun    }
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
2123*4882a593Smuzhiyun    if(SiS_Pr->ChipType == XGI_20) {
2124*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3d4,0x04,crt1data[4] - 1);
2125*4882a593Smuzhiyun       if(!(temp = crt1data[5] & 0x1f)) {
2126*4882a593Smuzhiyun          SiS_SetRegAND(SiS_Pr->SiS_P3c4,0x0c,0xfb);
2127*4882a593Smuzhiyun       }
2128*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3d4,0x05,0xe0,((temp - 1) & 0x1f));
2129*4882a593Smuzhiyun       temp = (crt1data[16] >> 5) + 3;
2130*4882a593Smuzhiyun       if(temp > 7) temp -= 7;
2131*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x0e,0x1f,(temp << 5));
2132*4882a593Smuzhiyun    }
2133*4882a593Smuzhiyun #endif
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun /*********************************************/
2137*4882a593Smuzhiyun /*               OFFSET & PITCH              */
2138*4882a593Smuzhiyun /*********************************************/
2139*4882a593Smuzhiyun /*  (partly overruled by SetPitch() in XF86) */
2140*4882a593Smuzhiyun /*********************************************/
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun static void
SiS_SetCRT1Offset(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex,unsigned short RRTI)2143*4882a593Smuzhiyun SiS_SetCRT1Offset(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
2144*4882a593Smuzhiyun 		unsigned short ModeIdIndex, unsigned short RRTI)
2145*4882a593Smuzhiyun {
2146*4882a593Smuzhiyun    unsigned short temp, DisplayUnit, infoflag;
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun    if(SiS_Pr->UseCustomMode) {
2149*4882a593Smuzhiyun       infoflag = SiS_Pr->CInfoFlag;
2150*4882a593Smuzhiyun    } else {
2151*4882a593Smuzhiyun       infoflag = SiS_Pr->SiS_RefIndex[RRTI].Ext_InfoFlag;
2152*4882a593Smuzhiyun    }
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun    DisplayUnit = SiS_GetOffset(SiS_Pr, ModeNo, ModeIdIndex, RRTI);
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun    temp = (DisplayUnit >> 8) & 0x0f;
2157*4882a593Smuzhiyun    SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x0E,0xF0,temp);
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3d4,0x13,DisplayUnit & 0xFF);
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun    if(infoflag & InterlaceMode) DisplayUnit >>= 1;
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun    DisplayUnit <<= 5;
2164*4882a593Smuzhiyun    temp = (DisplayUnit >> 8) + 1;
2165*4882a593Smuzhiyun    if(DisplayUnit & 0xff) temp++;
2166*4882a593Smuzhiyun    if(SiS_Pr->ChipType == XGI_20) {
2167*4882a593Smuzhiyun       if(ModeNo == 0x4a || ModeNo == 0x49) temp--;
2168*4882a593Smuzhiyun    }
2169*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x10,temp);
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun /*********************************************/
2173*4882a593Smuzhiyun /*                  VCLK                     */
2174*4882a593Smuzhiyun /*********************************************/
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun static void
SiS_SetCRT1VCLK(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex,unsigned short RRTI)2177*4882a593Smuzhiyun SiS_SetCRT1VCLK(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
2178*4882a593Smuzhiyun 		unsigned short ModeIdIndex, unsigned short RRTI)
2179*4882a593Smuzhiyun {
2180*4882a593Smuzhiyun    unsigned short index = 0, clka, clkb;
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun    if(SiS_Pr->UseCustomMode) {
2183*4882a593Smuzhiyun       clka = SiS_Pr->CSR2B;
2184*4882a593Smuzhiyun       clkb = SiS_Pr->CSR2C;
2185*4882a593Smuzhiyun    } else {
2186*4882a593Smuzhiyun       index = SiS_GetVCLK2Ptr(SiS_Pr, ModeNo, ModeIdIndex, RRTI);
2187*4882a593Smuzhiyun       if((SiS_Pr->SiS_VBType & VB_SIS30xBLV) &&
2188*4882a593Smuzhiyun 	 (SiS_Pr->SiS_VBInfo & SetCRT2ToLCDA)) {
2189*4882a593Smuzhiyun 	 /* Alternate for 1600x1200 LCDA */
2190*4882a593Smuzhiyun 	 if((index == 0x21) && (SiS_Pr->Alternate1600x1200)) index = 0x72;
2191*4882a593Smuzhiyun 	 clka = SiS_Pr->SiS_VBVCLKData[index].Part4_A;
2192*4882a593Smuzhiyun 	 clkb = SiS_Pr->SiS_VBVCLKData[index].Part4_B;
2193*4882a593Smuzhiyun       } else {
2194*4882a593Smuzhiyun 	 clka = SiS_Pr->SiS_VCLKData[index].SR2B;
2195*4882a593Smuzhiyun 	 clkb = SiS_Pr->SiS_VCLKData[index].SR2C;
2196*4882a593Smuzhiyun       }
2197*4882a593Smuzhiyun    }
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun    SiS_SetRegAND(SiS_Pr->SiS_P3c4,0x31,0xCF);
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x2b,clka);
2202*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x2c,clkb);
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_315H) {
2205*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
2206*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3c4,0x2D,0x01);
2207*4882a593Smuzhiyun       if(SiS_Pr->ChipType == XGI_20) {
2208*4882a593Smuzhiyun          unsigned short mf = SiS_GetModeFlag(SiS_Pr, ModeNo, ModeIdIndex);
2209*4882a593Smuzhiyun 	 if(mf & HalfDCLK) {
2210*4882a593Smuzhiyun 	    SiS_SetReg(SiS_Pr->SiS_P3c4,0x2b,SiS_GetReg(SiS_Pr->SiS_P3c4,0x2b));
2211*4882a593Smuzhiyun 	    clkb = SiS_GetReg(SiS_Pr->SiS_P3c4,0x2c);
2212*4882a593Smuzhiyun 	    clkb = (((clkb & 0x1f) << 1) + 1) | (clkb & 0xe0);
2213*4882a593Smuzhiyun 	    SiS_SetReg(SiS_Pr->SiS_P3c4,0x2c,clkb);
2214*4882a593Smuzhiyun 	 }
2215*4882a593Smuzhiyun       }
2216*4882a593Smuzhiyun #endif
2217*4882a593Smuzhiyun    } else {
2218*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3c4,0x2D,0x80);
2219*4882a593Smuzhiyun    }
2220*4882a593Smuzhiyun }
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun /*********************************************/
2223*4882a593Smuzhiyun /*                  FIFO                     */
2224*4882a593Smuzhiyun /*********************************************/
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_300
2227*4882a593Smuzhiyun void
SiS_GetFIFOThresholdIndex300(struct SiS_Private * SiS_Pr,unsigned short * idx1,unsigned short * idx2)2228*4882a593Smuzhiyun SiS_GetFIFOThresholdIndex300(struct SiS_Private *SiS_Pr, unsigned short *idx1,
2229*4882a593Smuzhiyun 		unsigned short *idx2)
2230*4882a593Smuzhiyun {
2231*4882a593Smuzhiyun    unsigned short temp1, temp2;
2232*4882a593Smuzhiyun    static const unsigned char ThTiming[8] = {
2233*4882a593Smuzhiyun 		1, 2, 2, 3, 0, 1, 1, 2
2234*4882a593Smuzhiyun    };
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun    temp1 = temp2 = (SiS_GetReg(SiS_Pr->SiS_P3c4,0x18) & 0x62) >> 1;
2237*4882a593Smuzhiyun    (*idx2) = (unsigned short)(ThTiming[((temp2 >> 3) | temp1) & 0x07]);
2238*4882a593Smuzhiyun    (*idx1) = (unsigned short)(SiS_GetReg(SiS_Pr->SiS_P3c4,0x16) >> 6) & 0x03;
2239*4882a593Smuzhiyun    (*idx1) |= (unsigned short)(((SiS_GetReg(SiS_Pr->SiS_P3c4,0x14) >> 4) & 0x0c));
2240*4882a593Smuzhiyun    (*idx1) <<= 1;
2241*4882a593Smuzhiyun }
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun static unsigned short
SiS_GetFIFOThresholdA300(unsigned short idx1,unsigned short idx2)2244*4882a593Smuzhiyun SiS_GetFIFOThresholdA300(unsigned short idx1, unsigned short idx2)
2245*4882a593Smuzhiyun {
2246*4882a593Smuzhiyun    static const unsigned char ThLowA[8 * 3] = {
2247*4882a593Smuzhiyun 		61, 3,52, 5,68, 7,100,11,
2248*4882a593Smuzhiyun 		43, 3,42, 5,54, 7, 78,11,
2249*4882a593Smuzhiyun 		34, 3,37, 5,47, 7, 67,11
2250*4882a593Smuzhiyun    };
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun    return (unsigned short)((ThLowA[idx1 + 1] * idx2) + ThLowA[idx1]);
2253*4882a593Smuzhiyun }
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun unsigned short
SiS_GetFIFOThresholdB300(unsigned short idx1,unsigned short idx2)2256*4882a593Smuzhiyun SiS_GetFIFOThresholdB300(unsigned short idx1, unsigned short idx2)
2257*4882a593Smuzhiyun {
2258*4882a593Smuzhiyun    static const unsigned char ThLowB[8 * 3] = {
2259*4882a593Smuzhiyun 		81, 4,72, 6,88, 8,120,12,
2260*4882a593Smuzhiyun 		55, 4,54, 6,66, 8, 90,12,
2261*4882a593Smuzhiyun 		42, 4,45, 6,55, 8, 75,12
2262*4882a593Smuzhiyun    };
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun    return (unsigned short)((ThLowB[idx1 + 1] * idx2) + ThLowB[idx1]);
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun static unsigned short
SiS_DoCalcDelay(struct SiS_Private * SiS_Pr,unsigned short MCLK,unsigned short VCLK,unsigned short colordepth,unsigned short key)2268*4882a593Smuzhiyun SiS_DoCalcDelay(struct SiS_Private *SiS_Pr, unsigned short MCLK, unsigned short VCLK,
2269*4882a593Smuzhiyun 		unsigned short colordepth, unsigned short key)
2270*4882a593Smuzhiyun {
2271*4882a593Smuzhiyun    unsigned short idx1, idx2;
2272*4882a593Smuzhiyun    unsigned int   longtemp = VCLK * colordepth;
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun    SiS_GetFIFOThresholdIndex300(SiS_Pr, &idx1, &idx2);
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun    if(key == 0) {
2277*4882a593Smuzhiyun       longtemp *= SiS_GetFIFOThresholdA300(idx1, idx2);
2278*4882a593Smuzhiyun    } else {
2279*4882a593Smuzhiyun       longtemp *= SiS_GetFIFOThresholdB300(idx1, idx2);
2280*4882a593Smuzhiyun    }
2281*4882a593Smuzhiyun    idx1 = longtemp % (MCLK * 16);
2282*4882a593Smuzhiyun    longtemp /= (MCLK * 16);
2283*4882a593Smuzhiyun    if(idx1) longtemp++;
2284*4882a593Smuzhiyun    return (unsigned short)longtemp;
2285*4882a593Smuzhiyun }
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun static unsigned short
SiS_CalcDelay(struct SiS_Private * SiS_Pr,unsigned short VCLK,unsigned short colordepth,unsigned short MCLK)2288*4882a593Smuzhiyun SiS_CalcDelay(struct SiS_Private *SiS_Pr, unsigned short VCLK,
2289*4882a593Smuzhiyun 		unsigned short colordepth, unsigned short MCLK)
2290*4882a593Smuzhiyun {
2291*4882a593Smuzhiyun    unsigned short temp1, temp2;
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun    temp2 = SiS_DoCalcDelay(SiS_Pr, MCLK, VCLK, colordepth, 0);
2294*4882a593Smuzhiyun    temp1 = SiS_DoCalcDelay(SiS_Pr, MCLK, VCLK, colordepth, 1);
2295*4882a593Smuzhiyun    if(temp1 < 4) temp1 = 4;
2296*4882a593Smuzhiyun    temp1 -= 4;
2297*4882a593Smuzhiyun    if(temp2 < temp1) temp2 = temp1;
2298*4882a593Smuzhiyun    return temp2;
2299*4882a593Smuzhiyun }
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun static void
SiS_SetCRT1FIFO_300(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short RefreshRateTableIndex)2302*4882a593Smuzhiyun SiS_SetCRT1FIFO_300(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
2303*4882a593Smuzhiyun 		unsigned short RefreshRateTableIndex)
2304*4882a593Smuzhiyun {
2305*4882a593Smuzhiyun    unsigned short ThresholdLow = 0;
2306*4882a593Smuzhiyun    unsigned short temp, index, VCLK, MCLK, colorth;
2307*4882a593Smuzhiyun    static const unsigned short colortharray[6] = { 1, 1, 2, 2, 3, 4 };
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun    if(ModeNo > 0x13) {
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun       /* Get VCLK  */
2312*4882a593Smuzhiyun       if(SiS_Pr->UseCustomMode) {
2313*4882a593Smuzhiyun 	 VCLK = SiS_Pr->CSRClock;
2314*4882a593Smuzhiyun       } else {
2315*4882a593Smuzhiyun 	 index = SiS_GetRefCRTVCLK(SiS_Pr, RefreshRateTableIndex, SiS_Pr->SiS_UseWide);
2316*4882a593Smuzhiyun 	 VCLK = SiS_Pr->SiS_VCLKData[index].CLOCK;
2317*4882a593Smuzhiyun       }
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun       /* Get half colordepth */
2320*4882a593Smuzhiyun       colorth = colortharray[(SiS_Pr->SiS_ModeType - ModeEGA)];
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun       /* Get MCLK  */
2323*4882a593Smuzhiyun       index = SiS_GetReg(SiS_Pr->SiS_P3c4,0x3A) & 0x07;
2324*4882a593Smuzhiyun       MCLK = SiS_Pr->SiS_MCLKData_0[index].CLOCK;
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun       temp = SiS_GetReg(SiS_Pr->SiS_P3d4,0x35) & 0xc3;
2327*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x16,0x3c,temp);
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun       do {
2330*4882a593Smuzhiyun 	 ThresholdLow = SiS_CalcDelay(SiS_Pr, VCLK, colorth, MCLK) + 1;
2331*4882a593Smuzhiyun 	 if(ThresholdLow < 0x13) break;
2332*4882a593Smuzhiyun 	 SiS_SetRegAND(SiS_Pr->SiS_P3c4,0x16,0xfc);
2333*4882a593Smuzhiyun 	 ThresholdLow = 0x13;
2334*4882a593Smuzhiyun 	 temp = SiS_GetReg(SiS_Pr->SiS_P3c4,0x16) >> 6;
2335*4882a593Smuzhiyun 	 if(!temp) break;
2336*4882a593Smuzhiyun 	 SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x16,0x3f,((temp - 1) << 6));
2337*4882a593Smuzhiyun       } while(0);
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun    } else ThresholdLow = 2;
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun    /* Write CRT/CPU threshold low, CRT/Engine threshold high */
2342*4882a593Smuzhiyun    temp = (ThresholdLow << 4) | 0x0f;
2343*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x08,temp);
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun    temp = (ThresholdLow & 0x10) << 1;
2346*4882a593Smuzhiyun    if(ModeNo > 0x13) temp |= 0x40;
2347*4882a593Smuzhiyun    SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x0f,0x9f,temp);
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun    /* What is this? */
2350*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x3B,0x09);
2351*4882a593Smuzhiyun 
2352*4882a593Smuzhiyun    /* Write CRT/CPU threshold high */
2353*4882a593Smuzhiyun    temp = ThresholdLow + 3;
2354*4882a593Smuzhiyun    if(temp > 0x0f) temp = 0x0f;
2355*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x09,temp);
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun unsigned short
SiS_GetLatencyFactor630(struct SiS_Private * SiS_Pr,unsigned short index)2359*4882a593Smuzhiyun SiS_GetLatencyFactor630(struct SiS_Private *SiS_Pr, unsigned short index)
2360*4882a593Smuzhiyun {
2361*4882a593Smuzhiyun    static const unsigned char LatencyFactor[] = {
2362*4882a593Smuzhiyun 		97, 88, 86, 79, 77,  0,       /* 64  bit    BQ=2   */
2363*4882a593Smuzhiyun 		 0, 87, 85, 78, 76, 54,       /* 64  bit    BQ=1   */
2364*4882a593Smuzhiyun 		97, 88, 86, 79, 77,  0,       /* 128 bit    BQ=2   */
2365*4882a593Smuzhiyun 		 0, 79, 77, 70, 68, 48,       /* 128 bit    BQ=1   */
2366*4882a593Smuzhiyun 		80, 72, 69, 63, 61,  0,       /* 64  bit    BQ=2   */
2367*4882a593Smuzhiyun 		 0, 70, 68, 61, 59, 37,       /* 64  bit    BQ=1   */
2368*4882a593Smuzhiyun 		86, 77, 75, 68, 66,  0,       /* 128 bit    BQ=2   */
2369*4882a593Smuzhiyun 		 0, 68, 66, 59, 57, 37        /* 128 bit    BQ=1   */
2370*4882a593Smuzhiyun    };
2371*4882a593Smuzhiyun    static const unsigned char LatencyFactor730[] = {
2372*4882a593Smuzhiyun 		 69, 63, 61,
2373*4882a593Smuzhiyun 		 86, 79, 77,
2374*4882a593Smuzhiyun 		103, 96, 94,
2375*4882a593Smuzhiyun 		120,113,111,
2376*4882a593Smuzhiyun 		137,130,128
2377*4882a593Smuzhiyun    };
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun    if(SiS_Pr->ChipType == SIS_730) {
2380*4882a593Smuzhiyun       return (unsigned short)LatencyFactor730[index];
2381*4882a593Smuzhiyun    } else {
2382*4882a593Smuzhiyun       return (unsigned short)LatencyFactor[index];
2383*4882a593Smuzhiyun    }
2384*4882a593Smuzhiyun }
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun static unsigned short
SiS_CalcDelay2(struct SiS_Private * SiS_Pr,unsigned char key)2387*4882a593Smuzhiyun SiS_CalcDelay2(struct SiS_Private *SiS_Pr, unsigned char key)
2388*4882a593Smuzhiyun {
2389*4882a593Smuzhiyun    unsigned short index;
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun    if(SiS_Pr->ChipType == SIS_730) {
2392*4882a593Smuzhiyun       index = ((key & 0x0f) * 3) + ((key & 0xc0) >> 6);
2393*4882a593Smuzhiyun    } else {
2394*4882a593Smuzhiyun       index = (key & 0xe0) >> 5;
2395*4882a593Smuzhiyun       if(key & 0x10)    index +=  6;
2396*4882a593Smuzhiyun       if(!(key & 0x01)) index += 24;
2397*4882a593Smuzhiyun       if(SiS_GetReg(SiS_Pr->SiS_P3c4,0x14) & 0x80) index += 12;
2398*4882a593Smuzhiyun    }
2399*4882a593Smuzhiyun    return SiS_GetLatencyFactor630(SiS_Pr, index);
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun static void
SiS_SetCRT1FIFO_630(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short RefreshRateTableIndex)2403*4882a593Smuzhiyun SiS_SetCRT1FIFO_630(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
2404*4882a593Smuzhiyun                     unsigned short RefreshRateTableIndex)
2405*4882a593Smuzhiyun {
2406*4882a593Smuzhiyun    unsigned short  ThresholdLow = 0;
2407*4882a593Smuzhiyun    unsigned short  i, data, VCLK, MCLK16, colorth = 0;
2408*4882a593Smuzhiyun    unsigned int    templ, datal;
2409*4882a593Smuzhiyun    const unsigned char *queuedata = NULL;
2410*4882a593Smuzhiyun    static const unsigned char FQBQData[21] = {
2411*4882a593Smuzhiyun 		0x01,0x21,0x41,0x61,0x81,
2412*4882a593Smuzhiyun 		0x31,0x51,0x71,0x91,0xb1,
2413*4882a593Smuzhiyun 		0x00,0x20,0x40,0x60,0x80,
2414*4882a593Smuzhiyun 		0x30,0x50,0x70,0x90,0xb0,
2415*4882a593Smuzhiyun 		0xff
2416*4882a593Smuzhiyun    };
2417*4882a593Smuzhiyun    static const unsigned char FQBQData730[16] = {
2418*4882a593Smuzhiyun 		0x34,0x74,0xb4,
2419*4882a593Smuzhiyun 		0x23,0x63,0xa3,
2420*4882a593Smuzhiyun 		0x12,0x52,0x92,
2421*4882a593Smuzhiyun 		0x01,0x41,0x81,
2422*4882a593Smuzhiyun 		0x00,0x40,0x80,
2423*4882a593Smuzhiyun 		0xff
2424*4882a593Smuzhiyun    };
2425*4882a593Smuzhiyun    static const unsigned short colortharray[6] = {
2426*4882a593Smuzhiyun 		1, 1, 2, 2, 3, 4
2427*4882a593Smuzhiyun    };
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun    i = 0;
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 	if (SiS_Pr->ChipType == SIS_730)
2432*4882a593Smuzhiyun 		queuedata = &FQBQData730[0];
2433*4882a593Smuzhiyun 	else
2434*4882a593Smuzhiyun 		queuedata = &FQBQData[0];
2435*4882a593Smuzhiyun 
2436*4882a593Smuzhiyun    if(ModeNo > 0x13) {
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun       /* Get VCLK  */
2439*4882a593Smuzhiyun       if(SiS_Pr->UseCustomMode) {
2440*4882a593Smuzhiyun 	 VCLK = SiS_Pr->CSRClock;
2441*4882a593Smuzhiyun       } else {
2442*4882a593Smuzhiyun 	 data = SiS_GetRefCRTVCLK(SiS_Pr, RefreshRateTableIndex, SiS_Pr->SiS_UseWide);
2443*4882a593Smuzhiyun 	 VCLK = SiS_Pr->SiS_VCLKData[data].CLOCK;
2444*4882a593Smuzhiyun       }
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun       /* Get MCLK * 16 */
2447*4882a593Smuzhiyun       data = SiS_GetReg(SiS_Pr->SiS_P3c4,0x1A) & 0x07;
2448*4882a593Smuzhiyun       MCLK16 = SiS_Pr->SiS_MCLKData_0[data].CLOCK * 16;
2449*4882a593Smuzhiyun 
2450*4882a593Smuzhiyun       /* Get half colordepth */
2451*4882a593Smuzhiyun       colorth = colortharray[(SiS_Pr->SiS_ModeType - ModeEGA)];
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun       do {
2454*4882a593Smuzhiyun 	 templ = SiS_CalcDelay2(SiS_Pr, queuedata[i]) * VCLK * colorth;
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	 datal = templ % MCLK16;
2457*4882a593Smuzhiyun 	 templ = (templ / MCLK16) + 1;
2458*4882a593Smuzhiyun 	 if(datal) templ++;
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	 if(templ > 0x13) {
2461*4882a593Smuzhiyun 	    if(queuedata[i + 1] == 0xFF) {
2462*4882a593Smuzhiyun 	       ThresholdLow = 0x13;
2463*4882a593Smuzhiyun 	       break;
2464*4882a593Smuzhiyun 	    }
2465*4882a593Smuzhiyun 	    i++;
2466*4882a593Smuzhiyun 	 } else {
2467*4882a593Smuzhiyun 	    ThresholdLow = templ;
2468*4882a593Smuzhiyun 	    break;
2469*4882a593Smuzhiyun 	 }
2470*4882a593Smuzhiyun       } while(queuedata[i] != 0xFF);
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun    } else {
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun       if(SiS_Pr->ChipType != SIS_730) i = 9;
2475*4882a593Smuzhiyun       ThresholdLow = 0x02;
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun    }
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun    /* Write CRT/CPU threshold low, CRT/Engine threshold high */
2480*4882a593Smuzhiyun    data = ((ThresholdLow & 0x0f) << 4) | 0x0f;
2481*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x08,data);
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun    data = (ThresholdLow & 0x10) << 1;
2484*4882a593Smuzhiyun    SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x0F,0xDF,data);
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun    /* What is this? */
2487*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x3B,0x09);
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun    /* Write CRT/CPU threshold high (gap = 3) */
2490*4882a593Smuzhiyun    data = ThresholdLow + 3;
2491*4882a593Smuzhiyun    if(data > 0x0f) data = 0x0f;
2492*4882a593Smuzhiyun    SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x09,0x80,data);
2493*4882a593Smuzhiyun 
2494*4882a593Smuzhiyun   /* Write foreground and background queue */
2495*4882a593Smuzhiyun    templ = sisfb_read_nbridge_pci_dword(SiS_Pr, 0x50);
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun    if(SiS_Pr->ChipType == SIS_730) {
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun       templ &= 0xfffff9ff;
2500*4882a593Smuzhiyun       templ |= ((queuedata[i] & 0xc0) << 3);
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun    } else {
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun       templ &= 0xf0ffffff;
2505*4882a593Smuzhiyun       if( (ModeNo <= 0x13) &&
2506*4882a593Smuzhiyun           (SiS_Pr->ChipType == SIS_630) &&
2507*4882a593Smuzhiyun 	  (SiS_Pr->ChipRevision >= 0x30) ) {
2508*4882a593Smuzhiyun 	 templ |= 0x0b000000;
2509*4882a593Smuzhiyun       } else {
2510*4882a593Smuzhiyun          templ |= ((queuedata[i] & 0xf0) << 20);
2511*4882a593Smuzhiyun       }
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun    }
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun    sisfb_write_nbridge_pci_dword(SiS_Pr, 0x50, templ);
2516*4882a593Smuzhiyun    templ = sisfb_read_nbridge_pci_dword(SiS_Pr, 0xA0);
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun    /* GUI grant timer (PCI config 0xA3) */
2519*4882a593Smuzhiyun    if(SiS_Pr->ChipType == SIS_730) {
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun       templ &= 0x00ffffff;
2522*4882a593Smuzhiyun       datal = queuedata[i] << 8;
2523*4882a593Smuzhiyun       templ |= (((datal & 0x0f00) | ((datal & 0x3000) >> 8)) << 20);
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun    } else {
2526*4882a593Smuzhiyun 
2527*4882a593Smuzhiyun       templ &= 0xf0ffffff;
2528*4882a593Smuzhiyun       templ |= ((queuedata[i] & 0x0f) << 24);
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun    }
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun    sisfb_write_nbridge_pci_dword(SiS_Pr, 0xA0, templ);
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun #endif /* CONFIG_FB_SIS_300 */
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
2537*4882a593Smuzhiyun static void
SiS_SetCRT1FIFO_310(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex)2538*4882a593Smuzhiyun SiS_SetCRT1FIFO_310(struct SiS_Private *SiS_Pr, unsigned short ModeNo, unsigned short ModeIdIndex)
2539*4882a593Smuzhiyun {
2540*4882a593Smuzhiyun    unsigned short modeflag;
2541*4882a593Smuzhiyun 
2542*4882a593Smuzhiyun    /* disable auto-threshold */
2543*4882a593Smuzhiyun    SiS_SetRegAND(SiS_Pr->SiS_P3c4,0x3D,0xFE);
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun    modeflag = SiS_GetModeFlag(SiS_Pr, ModeNo, ModeIdIndex);
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x08,0xAE);
2548*4882a593Smuzhiyun    SiS_SetRegAND(SiS_Pr->SiS_P3c4,0x09,0xF0);
2549*4882a593Smuzhiyun    if(ModeNo > 0x13) {
2550*4882a593Smuzhiyun       if(SiS_Pr->ChipType >= XGI_20) {
2551*4882a593Smuzhiyun 	 SiS_SetReg(SiS_Pr->SiS_P3c4,0x08,0x34);
2552*4882a593Smuzhiyun 	 SiS_SetRegOR(SiS_Pr->SiS_P3c4,0x3D,0x01);
2553*4882a593Smuzhiyun       } else if(SiS_Pr->ChipType >= SIS_661) {
2554*4882a593Smuzhiyun 	 if(!(modeflag & HalfDCLK)) {
2555*4882a593Smuzhiyun 	    SiS_SetReg(SiS_Pr->SiS_P3c4,0x08,0x34);
2556*4882a593Smuzhiyun 	    SiS_SetRegOR(SiS_Pr->SiS_P3c4,0x3D,0x01);
2557*4882a593Smuzhiyun 	 }
2558*4882a593Smuzhiyun       } else {
2559*4882a593Smuzhiyun 	 if((!(modeflag & DoubleScanMode)) || (!(modeflag & HalfDCLK))) {
2560*4882a593Smuzhiyun 	    SiS_SetReg(SiS_Pr->SiS_P3c4,0x08,0x34);
2561*4882a593Smuzhiyun 	    SiS_SetRegOR(SiS_Pr->SiS_P3c4,0x3D,0x01);
2562*4882a593Smuzhiyun 	 }
2563*4882a593Smuzhiyun       }
2564*4882a593Smuzhiyun    }
2565*4882a593Smuzhiyun }
2566*4882a593Smuzhiyun #endif
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun /*********************************************/
2569*4882a593Smuzhiyun /*              MODE REGISTERS               */
2570*4882a593Smuzhiyun /*********************************************/
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun static void
SiS_SetVCLKState(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short RefreshRateTableIndex,unsigned short ModeIdIndex)2573*4882a593Smuzhiyun SiS_SetVCLKState(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
2574*4882a593Smuzhiyun 		unsigned short RefreshRateTableIndex, unsigned short ModeIdIndex)
2575*4882a593Smuzhiyun {
2576*4882a593Smuzhiyun    unsigned short data = 0, VCLK = 0, index = 0;
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun    if(ModeNo > 0x13) {
2579*4882a593Smuzhiyun       if(SiS_Pr->UseCustomMode) {
2580*4882a593Smuzhiyun          VCLK = SiS_Pr->CSRClock;
2581*4882a593Smuzhiyun       } else {
2582*4882a593Smuzhiyun          index = SiS_GetVCLK2Ptr(SiS_Pr, ModeNo, ModeIdIndex, RefreshRateTableIndex);
2583*4882a593Smuzhiyun          VCLK = SiS_Pr->SiS_VCLKData[index].CLOCK;
2584*4882a593Smuzhiyun       }
2585*4882a593Smuzhiyun    }
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun    if(SiS_Pr->ChipType < SIS_315H) {
2588*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_300
2589*4882a593Smuzhiyun       if(VCLK > 150) data |= 0x80;
2590*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x07,0x7B,data);
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun       data = 0x00;
2593*4882a593Smuzhiyun       if(VCLK >= 150) data |= 0x08;
2594*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x32,0xF7,data);
2595*4882a593Smuzhiyun #endif
2596*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType < XGI_20) {
2597*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
2598*4882a593Smuzhiyun       if(VCLK >= 166) data |= 0x0c;
2599*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x32,0xf3,data);
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun       if(VCLK >= 166) {
2602*4882a593Smuzhiyun          SiS_SetRegAND(SiS_Pr->SiS_P3c4,0x1f,0xe7);
2603*4882a593Smuzhiyun       }
2604*4882a593Smuzhiyun #endif
2605*4882a593Smuzhiyun    } else {
2606*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
2607*4882a593Smuzhiyun       if(VCLK >= 200) data |= 0x0c;
2608*4882a593Smuzhiyun       if(SiS_Pr->ChipType == XGI_20) data &= ~0x04;
2609*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x32,0xf3,data);
2610*4882a593Smuzhiyun       if(SiS_Pr->ChipType != XGI_20) {
2611*4882a593Smuzhiyun          data = SiS_GetReg(SiS_Pr->SiS_P3c4,0x1f) & 0xe7;
2612*4882a593Smuzhiyun 	 if(VCLK < 200) data |= 0x10;
2613*4882a593Smuzhiyun 	 SiS_SetReg(SiS_Pr->SiS_P3c4,0x1f,data);
2614*4882a593Smuzhiyun       }
2615*4882a593Smuzhiyun #endif
2616*4882a593Smuzhiyun    }
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun    /* DAC speed */
2619*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_661) {
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x07,0xE8,0x10);
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun    } else {
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun       data = 0x03;
2626*4882a593Smuzhiyun       if(VCLK >= 260)      data = 0x00;
2627*4882a593Smuzhiyun       else if(VCLK >= 160) data = 0x01;
2628*4882a593Smuzhiyun       else if(VCLK >= 135) data = 0x02;
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun       if(SiS_Pr->ChipType == SIS_540) {
2631*4882a593Smuzhiyun          /* Was == 203 or < 234 which made no sense */
2632*4882a593Smuzhiyun          if (VCLK < 234) data = 0x02;
2633*4882a593Smuzhiyun       }
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun       if(SiS_Pr->ChipType < SIS_315H) {
2636*4882a593Smuzhiyun          SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x07,0xFC,data);
2637*4882a593Smuzhiyun       } else {
2638*4882a593Smuzhiyun          if(SiS_Pr->ChipType > SIS_315PRO) {
2639*4882a593Smuzhiyun             if(ModeNo > 0x13) data &= 0xfc;
2640*4882a593Smuzhiyun          }
2641*4882a593Smuzhiyun          SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x07,0xF8,data);
2642*4882a593Smuzhiyun       }
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun    }
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun static void
SiS_SetCRT1ModeRegs(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex,unsigned short RRTI)2648*4882a593Smuzhiyun SiS_SetCRT1ModeRegs(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
2649*4882a593Smuzhiyun 		unsigned short ModeIdIndex, unsigned short RRTI)
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun    unsigned short data, infoflag = 0, modeflag, resindex;
2652*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
2653*4882a593Smuzhiyun    unsigned char  *ROMAddr  = SiS_Pr->VirtualRomBase;
2654*4882a593Smuzhiyun    unsigned short data2, data3;
2655*4882a593Smuzhiyun #endif
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun    modeflag = SiS_GetModeFlag(SiS_Pr, ModeNo, ModeIdIndex);
2658*4882a593Smuzhiyun 
2659*4882a593Smuzhiyun    if(SiS_Pr->UseCustomMode) {
2660*4882a593Smuzhiyun       infoflag = SiS_Pr->CInfoFlag;
2661*4882a593Smuzhiyun    } else {
2662*4882a593Smuzhiyun       resindex = SiS_GetResInfo(SiS_Pr, ModeNo, ModeIdIndex);
2663*4882a593Smuzhiyun       if(ModeNo > 0x13) {
2664*4882a593Smuzhiyun 	 infoflag = SiS_Pr->SiS_RefIndex[RRTI].Ext_InfoFlag;
2665*4882a593Smuzhiyun       }
2666*4882a593Smuzhiyun    }
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun    /* Disable DPMS */
2669*4882a593Smuzhiyun    SiS_SetRegAND(SiS_Pr->SiS_P3c4,0x1F,0x3F);
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun    data = 0;
2672*4882a593Smuzhiyun    if(ModeNo > 0x13) {
2673*4882a593Smuzhiyun       if(SiS_Pr->SiS_ModeType > ModeEGA) {
2674*4882a593Smuzhiyun          data |= 0x02;
2675*4882a593Smuzhiyun          data |= ((SiS_Pr->SiS_ModeType - ModeVGA) << 2);
2676*4882a593Smuzhiyun       }
2677*4882a593Smuzhiyun       if(infoflag & InterlaceMode) data |= 0x20;
2678*4882a593Smuzhiyun    }
2679*4882a593Smuzhiyun    SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x06,0xC0,data);
2680*4882a593Smuzhiyun 
2681*4882a593Smuzhiyun    if(SiS_Pr->ChipType != SIS_300) {
2682*4882a593Smuzhiyun       data = 0;
2683*4882a593Smuzhiyun       if(infoflag & InterlaceMode) {
2684*4882a593Smuzhiyun 	 /* data = (Hsync / 8) - ((Htotal / 8) / 2) + 3 */
2685*4882a593Smuzhiyun 	 int hrs = (SiS_GetReg(SiS_Pr->SiS_P3d4,0x04) |
2686*4882a593Smuzhiyun 		    ((SiS_GetReg(SiS_Pr->SiS_P3c4,0x0b) & 0xc0) << 2)) - 3;
2687*4882a593Smuzhiyun 	 int hto = (SiS_GetReg(SiS_Pr->SiS_P3d4,0x00) |
2688*4882a593Smuzhiyun 		    ((SiS_GetReg(SiS_Pr->SiS_P3c4,0x0b) & 0x03) << 8)) + 5;
2689*4882a593Smuzhiyun 	 data = hrs - (hto >> 1) + 3;
2690*4882a593Smuzhiyun       }
2691*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3d4,0x19,data);
2692*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3d4,0x1a,0xFC,((data >> 8) & 0x03));
2693*4882a593Smuzhiyun    }
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun    if(modeflag & HalfDCLK) {
2696*4882a593Smuzhiyun       SiS_SetRegOR(SiS_Pr->SiS_P3c4,0x01,0x08);
2697*4882a593Smuzhiyun    }
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun    data = 0;
2700*4882a593Smuzhiyun    if(modeflag & LineCompareOff) data = 0x08;
2701*4882a593Smuzhiyun    if(SiS_Pr->ChipType == SIS_300) {
2702*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x0F,0xF7,data);
2703*4882a593Smuzhiyun    } else {
2704*4882a593Smuzhiyun       if(SiS_Pr->ChipType >= XGI_20) data |= 0x20;
2705*4882a593Smuzhiyun       if(SiS_Pr->SiS_ModeType == ModeEGA) {
2706*4882a593Smuzhiyun 	 if(ModeNo > 0x13) {
2707*4882a593Smuzhiyun 	    data |= 0x40;
2708*4882a593Smuzhiyun 	 }
2709*4882a593Smuzhiyun       }
2710*4882a593Smuzhiyun       SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x0F,0xB7,data);
2711*4882a593Smuzhiyun    }
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
2714*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_315H) {
2715*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_P3c4,0x31,0xfb);
2716*4882a593Smuzhiyun    }
2717*4882a593Smuzhiyun 
2718*4882a593Smuzhiyun    if(SiS_Pr->ChipType == SIS_315PRO) {
2719*4882a593Smuzhiyun 
2720*4882a593Smuzhiyun       data = SiS_Pr->SiS_SR15[(2 * 4) + SiS_Get310DRAMType(SiS_Pr)];
2721*4882a593Smuzhiyun       if(SiS_Pr->SiS_ModeType == ModeText) {
2722*4882a593Smuzhiyun 	 data &= 0xc7;
2723*4882a593Smuzhiyun       } else {
2724*4882a593Smuzhiyun 	 data2 = SiS_GetOffset(SiS_Pr, ModeNo, ModeIdIndex, RRTI) >> 1;
2725*4882a593Smuzhiyun 	 if(infoflag & InterlaceMode) data2 >>= 1;
2726*4882a593Smuzhiyun 	 data3 = SiS_GetColorDepth(SiS_Pr, ModeNo, ModeIdIndex) >> 1;
2727*4882a593Smuzhiyun 	 if(data3) data2 /= data3;
2728*4882a593Smuzhiyun 	 if(data2 >= 0x50) {
2729*4882a593Smuzhiyun 	    data &= 0x0f;
2730*4882a593Smuzhiyun 	    data |= 0x50;
2731*4882a593Smuzhiyun 	 }
2732*4882a593Smuzhiyun       }
2733*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3c4,0x17,data);
2734*4882a593Smuzhiyun 
2735*4882a593Smuzhiyun    } else if((SiS_Pr->ChipType == SIS_330) || (SiS_Pr->SiS_SysFlags & SF_760LFB)) {
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun       data = SiS_Get310DRAMType(SiS_Pr);
2738*4882a593Smuzhiyun       if(SiS_Pr->ChipType == SIS_330) {
2739*4882a593Smuzhiyun 	 data = SiS_Pr->SiS_SR15[(2 * 4) + data];
2740*4882a593Smuzhiyun       } else {
2741*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_ROMNew)	     data = ROMAddr[0xf6];
2742*4882a593Smuzhiyun 	 else if(SiS_Pr->SiS_UseROM) data = ROMAddr[0x100 + data];
2743*4882a593Smuzhiyun 	 else			     data = 0xba;
2744*4882a593Smuzhiyun       }
2745*4882a593Smuzhiyun       if(SiS_Pr->SiS_ModeType <= ModeEGA) {
2746*4882a593Smuzhiyun 	 data &= 0xc7;
2747*4882a593Smuzhiyun       } else {
2748*4882a593Smuzhiyun 	 if(SiS_Pr->UseCustomMode) {
2749*4882a593Smuzhiyun 	    data2 = SiS_Pr->CSRClock;
2750*4882a593Smuzhiyun 	 } else {
2751*4882a593Smuzhiyun 	    data2 = SiS_GetVCLK2Ptr(SiS_Pr, ModeNo, ModeIdIndex, RRTI);
2752*4882a593Smuzhiyun 	    data2 = SiS_Pr->SiS_VCLKData[data2].CLOCK;
2753*4882a593Smuzhiyun 	 }
2754*4882a593Smuzhiyun 
2755*4882a593Smuzhiyun 	 data3 = SiS_GetColorDepth(SiS_Pr, ModeNo, ModeIdIndex) >> 1;
2756*4882a593Smuzhiyun 	 if(data3) data2 *= data3;
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 	 data2 = ((unsigned int)(SiS_GetMCLK(SiS_Pr) * 1024)) / data2;
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	 if(SiS_Pr->ChipType == SIS_330) {
2761*4882a593Smuzhiyun 	    if(SiS_Pr->SiS_ModeType != Mode16Bpp) {
2762*4882a593Smuzhiyun 	       if     (data2 >= 0x19c) data = 0xba;
2763*4882a593Smuzhiyun 	       else if(data2 >= 0x140) data = 0x7a;
2764*4882a593Smuzhiyun 	       else if(data2 >= 0x101) data = 0x3a;
2765*4882a593Smuzhiyun 	       else if(data2 >= 0xf5)  data = 0x32;
2766*4882a593Smuzhiyun 	       else if(data2 >= 0xe2)  data = 0x2a;
2767*4882a593Smuzhiyun 	       else if(data2 >= 0xc4)  data = 0x22;
2768*4882a593Smuzhiyun 	       else if(data2 >= 0xac)  data = 0x1a;
2769*4882a593Smuzhiyun 	       else if(data2 >= 0x9e)  data = 0x12;
2770*4882a593Smuzhiyun 	       else if(data2 >= 0x8e)  data = 0x0a;
2771*4882a593Smuzhiyun 	       else                    data = 0x02;
2772*4882a593Smuzhiyun 	    } else {
2773*4882a593Smuzhiyun 	       if(data2 >= 0x127)      data = 0xba;
2774*4882a593Smuzhiyun 	       else                    data = 0x7a;
2775*4882a593Smuzhiyun 	    }
2776*4882a593Smuzhiyun 	 } else {  /* 76x+LFB */
2777*4882a593Smuzhiyun 	    if     (data2 >= 0x190) data = 0xba;
2778*4882a593Smuzhiyun 	    else if(data2 >= 0xff)  data = 0x7a;
2779*4882a593Smuzhiyun 	    else if(data2 >= 0xd3)  data = 0x3a;
2780*4882a593Smuzhiyun 	    else if(data2 >= 0xa9)  data = 0x1a;
2781*4882a593Smuzhiyun 	    else if(data2 >= 0x93)  data = 0x0a;
2782*4882a593Smuzhiyun 	    else                    data = 0x02;
2783*4882a593Smuzhiyun 	 }
2784*4882a593Smuzhiyun       }
2785*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3c4,0x17,data);
2786*4882a593Smuzhiyun 
2787*4882a593Smuzhiyun    }
2788*4882a593Smuzhiyun       /* XGI: Nothing. */
2789*4882a593Smuzhiyun       /* TODO: Check SiS340 */
2790*4882a593Smuzhiyun #endif
2791*4882a593Smuzhiyun 
2792*4882a593Smuzhiyun    data = 0x60;
2793*4882a593Smuzhiyun    if(SiS_Pr->SiS_ModeType != ModeText) {
2794*4882a593Smuzhiyun       data ^= 0x60;
2795*4882a593Smuzhiyun       if(SiS_Pr->SiS_ModeType != ModeEGA) {
2796*4882a593Smuzhiyun          data ^= 0xA0;
2797*4882a593Smuzhiyun       }
2798*4882a593Smuzhiyun    }
2799*4882a593Smuzhiyun    SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x21,0x1F,data);
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun    SiS_SetVCLKState(SiS_Pr, ModeNo, RRTI, ModeIdIndex);
2802*4882a593Smuzhiyun 
2803*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
2804*4882a593Smuzhiyun    if(((SiS_Pr->ChipType >= SIS_315H) && (SiS_Pr->ChipType < SIS_661)) ||
2805*4882a593Smuzhiyun        (SiS_Pr->ChipType == XGI_40)) {
2806*4882a593Smuzhiyun       if(SiS_GetReg(SiS_Pr->SiS_P3d4,0x31) & 0x40) {
2807*4882a593Smuzhiyun          SiS_SetReg(SiS_Pr->SiS_P3d4,0x52,0x2c);
2808*4882a593Smuzhiyun       } else {
2809*4882a593Smuzhiyun          SiS_SetReg(SiS_Pr->SiS_P3d4,0x52,0x6c);
2810*4882a593Smuzhiyun       }
2811*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType == XGI_20) {
2812*4882a593Smuzhiyun       if(SiS_GetReg(SiS_Pr->SiS_P3d4,0x31) & 0x40) {
2813*4882a593Smuzhiyun          SiS_SetReg(SiS_Pr->SiS_P3d4,0x52,0x33);
2814*4882a593Smuzhiyun       } else {
2815*4882a593Smuzhiyun          SiS_SetReg(SiS_Pr->SiS_P3d4,0x52,0x73);
2816*4882a593Smuzhiyun       }
2817*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3d4,0x51,0x02);
2818*4882a593Smuzhiyun    }
2819*4882a593Smuzhiyun #endif
2820*4882a593Smuzhiyun }
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
2823*4882a593Smuzhiyun static void
SiS_SetupDualChip(struct SiS_Private * SiS_Pr)2824*4882a593Smuzhiyun SiS_SetupDualChip(struct SiS_Private *SiS_Pr)
2825*4882a593Smuzhiyun {
2826*4882a593Smuzhiyun #if 0
2827*4882a593Smuzhiyun    /* TODO: Find out about IOAddress2 */
2828*4882a593Smuzhiyun    SISIOADDRESS P2_3c2 = SiS_Pr->IOAddress2 + 0x12;
2829*4882a593Smuzhiyun    SISIOADDRESS P2_3c4 = SiS_Pr->IOAddress2 + 0x14;
2830*4882a593Smuzhiyun    SISIOADDRESS P2_3ce = SiS_Pr->IOAddress2 + 0x1e;
2831*4882a593Smuzhiyun    int i;
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun    if((SiS_Pr->ChipRevision != 0) ||
2834*4882a593Smuzhiyun       (!(SiS_GetReg(SiS_Pr->SiS_P3c4,0x3a) & 0x04)))
2835*4882a593Smuzhiyun       return;
2836*4882a593Smuzhiyun 
2837*4882a593Smuzhiyun    for(i = 0; i <= 4; i++) {					/* SR00 - SR04 */
2838*4882a593Smuzhiyun       SiS_SetReg(P2_3c4,i,SiS_GetReg(SiS_Pr->SiS_P3c4,i));
2839*4882a593Smuzhiyun    }
2840*4882a593Smuzhiyun    for(i = 0; i <= 8; i++) {					/* GR00 - GR08 */
2841*4882a593Smuzhiyun       SiS_SetReg(P2_3ce,i,SiS_GetReg(SiS_Pr->SiS_P3ce,i));
2842*4882a593Smuzhiyun    }
2843*4882a593Smuzhiyun    SiS_SetReg(P2_3c4,0x05,0x86);
2844*4882a593Smuzhiyun    SiS_SetReg(P2_3c4,0x06,SiS_GetReg(SiS_Pr->SiS_P3c4,0x06));	/* SR06 */
2845*4882a593Smuzhiyun    SiS_SetReg(P2_3c4,0x21,SiS_GetReg(SiS_Pr->SiS_P3c4,0x21));	/* SR21 */
2846*4882a593Smuzhiyun    SiS_SetRegByte(P2_3c2,SiS_GetRegByte(SiS_Pr->SiS_P3cc));	/* MISC */
2847*4882a593Smuzhiyun    SiS_SetReg(P2_3c4,0x05,0x00);
2848*4882a593Smuzhiyun #endif
2849*4882a593Smuzhiyun }
2850*4882a593Smuzhiyun #endif
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun /*********************************************/
2853*4882a593Smuzhiyun /*                 LOAD DAC                  */
2854*4882a593Smuzhiyun /*********************************************/
2855*4882a593Smuzhiyun 
2856*4882a593Smuzhiyun static void
SiS_WriteDAC(struct SiS_Private * SiS_Pr,SISIOADDRESS DACData,unsigned short shiftflag,unsigned short dl,unsigned short ah,unsigned short al,unsigned short dh)2857*4882a593Smuzhiyun SiS_WriteDAC(struct SiS_Private *SiS_Pr, SISIOADDRESS DACData, unsigned short shiftflag,
2858*4882a593Smuzhiyun              unsigned short dl, unsigned short ah, unsigned short al, unsigned short dh)
2859*4882a593Smuzhiyun {
2860*4882a593Smuzhiyun    unsigned short d1, d2, d3;
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun    switch(dl) {
2863*4882a593Smuzhiyun    case  0: d1 = dh; d2 = ah; d3 = al; break;
2864*4882a593Smuzhiyun    case  1: d1 = ah; d2 = al; d3 = dh; break;
2865*4882a593Smuzhiyun    default: d1 = al; d2 = dh; d3 = ah;
2866*4882a593Smuzhiyun    }
2867*4882a593Smuzhiyun    SiS_SetRegByte(DACData, (d1 << shiftflag));
2868*4882a593Smuzhiyun    SiS_SetRegByte(DACData, (d2 << shiftflag));
2869*4882a593Smuzhiyun    SiS_SetRegByte(DACData, (d3 << shiftflag));
2870*4882a593Smuzhiyun }
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun void
SiS_LoadDAC(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex)2873*4882a593Smuzhiyun SiS_LoadDAC(struct SiS_Private *SiS_Pr, unsigned short ModeNo, unsigned short ModeIdIndex)
2874*4882a593Smuzhiyun {
2875*4882a593Smuzhiyun    unsigned short data, data2, time, i, j, k, m, n, o;
2876*4882a593Smuzhiyun    unsigned short si, di, bx, sf;
2877*4882a593Smuzhiyun    SISIOADDRESS DACAddr, DACData;
2878*4882a593Smuzhiyun    const unsigned char *table = NULL;
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun    data = SiS_GetModeFlag(SiS_Pr, ModeNo, ModeIdIndex) & DACInfoFlag;
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun    j = time = 64;
2883*4882a593Smuzhiyun    if(data == 0x00)      table = SiS_MDA_DAC;
2884*4882a593Smuzhiyun    else if(data == 0x08) table = SiS_CGA_DAC;
2885*4882a593Smuzhiyun    else if(data == 0x10) table = SiS_EGA_DAC;
2886*4882a593Smuzhiyun    else if(data == 0x18) {
2887*4882a593Smuzhiyun       j = 16;
2888*4882a593Smuzhiyun       time = 256;
2889*4882a593Smuzhiyun       table = SiS_VGA_DAC;
2890*4882a593Smuzhiyun    }
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun    if( ( (SiS_Pr->SiS_VBInfo & SetCRT2ToLCD) &&        /* 301B-DH LCD */
2893*4882a593Smuzhiyun          (SiS_Pr->SiS_VBType & VB_NoLCD) )        ||
2894*4882a593Smuzhiyun        (SiS_Pr->SiS_VBInfo & SetCRT2ToLCDA)       ||   /* LCDA */
2895*4882a593Smuzhiyun        (!(SiS_Pr->SiS_SetFlag & ProgrammingCRT2)) ) {  /* Programming CRT1 */
2896*4882a593Smuzhiyun       SiS_SetRegByte(SiS_Pr->SiS_P3c6,0xFF);
2897*4882a593Smuzhiyun       DACAddr = SiS_Pr->SiS_P3c8;
2898*4882a593Smuzhiyun       DACData = SiS_Pr->SiS_P3c9;
2899*4882a593Smuzhiyun       sf = 0;
2900*4882a593Smuzhiyun    } else {
2901*4882a593Smuzhiyun       DACAddr = SiS_Pr->SiS_Part5Port;
2902*4882a593Smuzhiyun       DACData = SiS_Pr->SiS_Part5Port + 1;
2903*4882a593Smuzhiyun       sf = 2;
2904*4882a593Smuzhiyun    }
2905*4882a593Smuzhiyun 
2906*4882a593Smuzhiyun    SiS_SetRegByte(DACAddr,0x00);
2907*4882a593Smuzhiyun 
2908*4882a593Smuzhiyun    for(i = 0; i < j; i++) {
2909*4882a593Smuzhiyun       data = table[i];
2910*4882a593Smuzhiyun       for(k = 0; k < 3; k++) {
2911*4882a593Smuzhiyun 	data2 = 0;
2912*4882a593Smuzhiyun 	if(data & 0x01) data2 += 0x2A;
2913*4882a593Smuzhiyun 	if(data & 0x02) data2 += 0x15;
2914*4882a593Smuzhiyun 	SiS_SetRegByte(DACData, (data2 << sf));
2915*4882a593Smuzhiyun 	data >>= 2;
2916*4882a593Smuzhiyun       }
2917*4882a593Smuzhiyun    }
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun    if(time == 256) {
2920*4882a593Smuzhiyun       for(i = 16; i < 32; i++) {
2921*4882a593Smuzhiyun 	 data = table[i] << sf;
2922*4882a593Smuzhiyun 	 for(k = 0; k < 3; k++) SiS_SetRegByte(DACData, data);
2923*4882a593Smuzhiyun       }
2924*4882a593Smuzhiyun       si = 32;
2925*4882a593Smuzhiyun       for(m = 0; m < 9; m++) {
2926*4882a593Smuzhiyun 	 di = si;
2927*4882a593Smuzhiyun 	 bx = si + 4;
2928*4882a593Smuzhiyun 	 for(n = 0; n < 3; n++) {
2929*4882a593Smuzhiyun 	    for(o = 0; o < 5; o++) {
2930*4882a593Smuzhiyun 	       SiS_WriteDAC(SiS_Pr, DACData, sf, n, table[di], table[bx], table[si]);
2931*4882a593Smuzhiyun 	       si++;
2932*4882a593Smuzhiyun 	    }
2933*4882a593Smuzhiyun 	    si -= 2;
2934*4882a593Smuzhiyun 	    for(o = 0; o < 3; o++) {
2935*4882a593Smuzhiyun 	       SiS_WriteDAC(SiS_Pr, DACData, sf, n, table[di], table[si], table[bx]);
2936*4882a593Smuzhiyun 	       si--;
2937*4882a593Smuzhiyun 	    }
2938*4882a593Smuzhiyun 	 }            /* for n < 3 */
2939*4882a593Smuzhiyun 	 si += 5;
2940*4882a593Smuzhiyun       }               /* for m < 9 */
2941*4882a593Smuzhiyun    }
2942*4882a593Smuzhiyun }
2943*4882a593Smuzhiyun 
2944*4882a593Smuzhiyun /*********************************************/
2945*4882a593Smuzhiyun /*         SET CRT1 REGISTER GROUP           */
2946*4882a593Smuzhiyun /*********************************************/
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun static void
SiS_SetCRT1Group(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex)2949*4882a593Smuzhiyun SiS_SetCRT1Group(struct SiS_Private *SiS_Pr, unsigned short ModeNo, unsigned short ModeIdIndex)
2950*4882a593Smuzhiyun {
2951*4882a593Smuzhiyun    unsigned short StandTableIndex, RefreshRateTableIndex;
2952*4882a593Smuzhiyun 
2953*4882a593Smuzhiyun    SiS_Pr->SiS_CRT1Mode = ModeNo;
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun    StandTableIndex = SiS_GetModePtr(SiS_Pr, ModeNo, ModeIdIndex);
2956*4882a593Smuzhiyun 
2957*4882a593Smuzhiyun    if(SiS_Pr->SiS_SetFlag & LowModeTests) {
2958*4882a593Smuzhiyun       if(SiS_Pr->SiS_VBInfo & (SetSimuScanMode | SwitchCRT2)) {
2959*4882a593Smuzhiyun          SiS_DisableBridge(SiS_Pr);
2960*4882a593Smuzhiyun       }
2961*4882a593Smuzhiyun    }
2962*4882a593Smuzhiyun 
2963*4882a593Smuzhiyun    SiS_ResetSegmentRegisters(SiS_Pr);
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun    SiS_SetSeqRegs(SiS_Pr, StandTableIndex);
2966*4882a593Smuzhiyun    SiS_SetMiscRegs(SiS_Pr, StandTableIndex);
2967*4882a593Smuzhiyun    SiS_SetCRTCRegs(SiS_Pr, StandTableIndex);
2968*4882a593Smuzhiyun    SiS_SetATTRegs(SiS_Pr, StandTableIndex);
2969*4882a593Smuzhiyun    SiS_SetGRCRegs(SiS_Pr, StandTableIndex);
2970*4882a593Smuzhiyun    SiS_ClearExt1Regs(SiS_Pr, ModeNo);
2971*4882a593Smuzhiyun    SiS_ResetCRT1VCLK(SiS_Pr);
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun    SiS_Pr->SiS_SelectCRT2Rate = 0;
2974*4882a593Smuzhiyun    SiS_Pr->SiS_SetFlag &= (~ProgrammingCRT2);
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun    if(SiS_Pr->SiS_VBInfo & SetSimuScanMode) {
2977*4882a593Smuzhiyun       if(SiS_Pr->SiS_VBInfo & SetInSlaveMode) {
2978*4882a593Smuzhiyun          SiS_Pr->SiS_SetFlag |= ProgrammingCRT2;
2979*4882a593Smuzhiyun       }
2980*4882a593Smuzhiyun    }
2981*4882a593Smuzhiyun 
2982*4882a593Smuzhiyun    if(SiS_Pr->SiS_VBInfo & SetCRT2ToLCDA) {
2983*4882a593Smuzhiyun       SiS_Pr->SiS_SetFlag |= ProgrammingCRT2;
2984*4882a593Smuzhiyun    }
2985*4882a593Smuzhiyun 
2986*4882a593Smuzhiyun    RefreshRateTableIndex = SiS_GetRatePtr(SiS_Pr, ModeNo, ModeIdIndex);
2987*4882a593Smuzhiyun 
2988*4882a593Smuzhiyun    if(!(SiS_Pr->SiS_VBInfo & SetCRT2ToLCDA)) {
2989*4882a593Smuzhiyun       SiS_Pr->SiS_SetFlag &= ~ProgrammingCRT2;
2990*4882a593Smuzhiyun    }
2991*4882a593Smuzhiyun 
2992*4882a593Smuzhiyun    if(RefreshRateTableIndex != 0xFFFF) {
2993*4882a593Smuzhiyun       SiS_SetCRT1Sync(SiS_Pr, RefreshRateTableIndex);
2994*4882a593Smuzhiyun       SiS_SetCRT1CRTC(SiS_Pr, ModeNo, ModeIdIndex, RefreshRateTableIndex);
2995*4882a593Smuzhiyun       SiS_SetCRT1Offset(SiS_Pr, ModeNo, ModeIdIndex, RefreshRateTableIndex);
2996*4882a593Smuzhiyun       SiS_SetCRT1VCLK(SiS_Pr, ModeNo, ModeIdIndex, RefreshRateTableIndex);
2997*4882a593Smuzhiyun    }
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun    switch(SiS_Pr->ChipType) {
3000*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_300
3001*4882a593Smuzhiyun    case SIS_300:
3002*4882a593Smuzhiyun       SiS_SetCRT1FIFO_300(SiS_Pr, ModeNo, RefreshRateTableIndex);
3003*4882a593Smuzhiyun       break;
3004*4882a593Smuzhiyun    case SIS_540:
3005*4882a593Smuzhiyun    case SIS_630:
3006*4882a593Smuzhiyun    case SIS_730:
3007*4882a593Smuzhiyun       SiS_SetCRT1FIFO_630(SiS_Pr, ModeNo, RefreshRateTableIndex);
3008*4882a593Smuzhiyun       break;
3009*4882a593Smuzhiyun #endif
3010*4882a593Smuzhiyun    default:
3011*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
3012*4882a593Smuzhiyun       if(SiS_Pr->ChipType == XGI_20) {
3013*4882a593Smuzhiyun          unsigned char sr2b = 0, sr2c = 0;
3014*4882a593Smuzhiyun          switch(ModeNo) {
3015*4882a593Smuzhiyun 	 case 0x00:
3016*4882a593Smuzhiyun 	 case 0x01: sr2b = 0x4e; sr2c = 0xe9; break;
3017*4882a593Smuzhiyun 	 case 0x04:
3018*4882a593Smuzhiyun 	 case 0x05:
3019*4882a593Smuzhiyun 	 case 0x0d: sr2b = 0x1b; sr2c = 0xe3; break;
3020*4882a593Smuzhiyun 	 }
3021*4882a593Smuzhiyun 	 if(sr2b) {
3022*4882a593Smuzhiyun             SiS_SetReg(SiS_Pr->SiS_P3c4,0x2b,sr2b);
3023*4882a593Smuzhiyun 	    SiS_SetReg(SiS_Pr->SiS_P3c4,0x2c,sr2c);
3024*4882a593Smuzhiyun 	    SiS_SetRegByte(SiS_Pr->SiS_P3c2,(SiS_GetRegByte(SiS_Pr->SiS_P3cc) | 0x0c));
3025*4882a593Smuzhiyun 	 }
3026*4882a593Smuzhiyun       }
3027*4882a593Smuzhiyun       SiS_SetCRT1FIFO_310(SiS_Pr, ModeNo, ModeIdIndex);
3028*4882a593Smuzhiyun #endif
3029*4882a593Smuzhiyun       break;
3030*4882a593Smuzhiyun    }
3031*4882a593Smuzhiyun 
3032*4882a593Smuzhiyun    SiS_SetCRT1ModeRegs(SiS_Pr, ModeNo, ModeIdIndex, RefreshRateTableIndex);
3033*4882a593Smuzhiyun 
3034*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
3035*4882a593Smuzhiyun    if(SiS_Pr->ChipType == XGI_40) {
3036*4882a593Smuzhiyun       SiS_SetupDualChip(SiS_Pr);
3037*4882a593Smuzhiyun    }
3038*4882a593Smuzhiyun #endif
3039*4882a593Smuzhiyun 
3040*4882a593Smuzhiyun    SiS_LoadDAC(SiS_Pr, ModeNo, ModeIdIndex);
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun    if(SiS_Pr->SiS_flag_clearbuffer) {
3043*4882a593Smuzhiyun       SiS_ClearBuffer(SiS_Pr, ModeNo);
3044*4882a593Smuzhiyun    }
3045*4882a593Smuzhiyun 
3046*4882a593Smuzhiyun    if(!(SiS_Pr->SiS_VBInfo & (SetSimuScanMode | SwitchCRT2 | SetCRT2ToLCDA))) {
3047*4882a593Smuzhiyun       SiS_WaitRetrace1(SiS_Pr);
3048*4882a593Smuzhiyun       SiS_DisplayOn(SiS_Pr);
3049*4882a593Smuzhiyun    }
3050*4882a593Smuzhiyun }
3051*4882a593Smuzhiyun 
3052*4882a593Smuzhiyun /*********************************************/
3053*4882a593Smuzhiyun /*       HELPER: VIDEO BRIDGE PROG CLK       */
3054*4882a593Smuzhiyun /*********************************************/
3055*4882a593Smuzhiyun 
3056*4882a593Smuzhiyun static void
SiS_InitVB(struct SiS_Private * SiS_Pr)3057*4882a593Smuzhiyun SiS_InitVB(struct SiS_Private *SiS_Pr)
3058*4882a593Smuzhiyun {
3059*4882a593Smuzhiyun    unsigned char *ROMAddr = SiS_Pr->VirtualRomBase;
3060*4882a593Smuzhiyun 
3061*4882a593Smuzhiyun    SiS_Pr->Init_P4_0E = 0;
3062*4882a593Smuzhiyun    if(SiS_Pr->SiS_ROMNew) {
3063*4882a593Smuzhiyun       SiS_Pr->Init_P4_0E = ROMAddr[0x82];
3064*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType >= XGI_40) {
3065*4882a593Smuzhiyun       if(SiS_Pr->SiS_XGIROM) {
3066*4882a593Smuzhiyun          SiS_Pr->Init_P4_0E = ROMAddr[0x80];
3067*4882a593Smuzhiyun       }
3068*4882a593Smuzhiyun    }
3069*4882a593Smuzhiyun }
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun static void
SiS_ResetVB(struct SiS_Private * SiS_Pr)3072*4882a593Smuzhiyun SiS_ResetVB(struct SiS_Private *SiS_Pr)
3073*4882a593Smuzhiyun {
3074*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
3075*4882a593Smuzhiyun    unsigned char  *ROMAddr = SiS_Pr->VirtualRomBase;
3076*4882a593Smuzhiyun    unsigned short temp;
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun    /* VB programming clock */
3079*4882a593Smuzhiyun    if(SiS_Pr->SiS_UseROM) {
3080*4882a593Smuzhiyun       if(SiS_Pr->ChipType < SIS_330) {
3081*4882a593Smuzhiyun 	 temp = ROMAddr[VB310Data_1_2_Offset] | 0x40;
3082*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_ROMNew) temp = ROMAddr[0x80] | 0x40;
3083*4882a593Smuzhiyun 	 SiS_SetReg(SiS_Pr->SiS_Part1Port,0x02,temp);
3084*4882a593Smuzhiyun       } else if(SiS_Pr->ChipType >= SIS_661 && SiS_Pr->ChipType < XGI_20) {
3085*4882a593Smuzhiyun 	 temp = ROMAddr[0x7e] | 0x40;
3086*4882a593Smuzhiyun 	 if(SiS_Pr->SiS_ROMNew) temp = ROMAddr[0x80] | 0x40;
3087*4882a593Smuzhiyun 	 SiS_SetReg(SiS_Pr->SiS_Part1Port,0x02,temp);
3088*4882a593Smuzhiyun       }
3089*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType >= XGI_40) {
3090*4882a593Smuzhiyun       temp = 0x40;
3091*4882a593Smuzhiyun       if(SiS_Pr->SiS_XGIROM) temp |= ROMAddr[0x7e];
3092*4882a593Smuzhiyun       /* Can we do this on any chipset? */
3093*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_Part1Port,0x02,temp);
3094*4882a593Smuzhiyun    }
3095*4882a593Smuzhiyun #endif
3096*4882a593Smuzhiyun }
3097*4882a593Smuzhiyun 
3098*4882a593Smuzhiyun /*********************************************/
3099*4882a593Smuzhiyun /*    HELPER: SET VIDEO/CAPTURE REGISTERS    */
3100*4882a593Smuzhiyun /*********************************************/
3101*4882a593Smuzhiyun 
3102*4882a593Smuzhiyun static void
SiS_StrangeStuff(struct SiS_Private * SiS_Pr)3103*4882a593Smuzhiyun SiS_StrangeStuff(struct SiS_Private *SiS_Pr)
3104*4882a593Smuzhiyun {
3105*4882a593Smuzhiyun    /* SiS65x and XGI set up some sort of "lock mode" for text
3106*4882a593Smuzhiyun     * which locks CRT2 in some way to CRT1 timing. Disable
3107*4882a593Smuzhiyun     * this here.
3108*4882a593Smuzhiyun     */
3109*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
3110*4882a593Smuzhiyun    if((IS_SIS651) || (IS_SISM650) ||
3111*4882a593Smuzhiyun       SiS_Pr->ChipType == SIS_340 ||
3112*4882a593Smuzhiyun       SiS_Pr->ChipType == XGI_40) {
3113*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_VidCapt, 0x3f, 0x00);   /* Fiddle with capture regs */
3114*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_VidCapt, 0x00, 0x00);
3115*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_VidPlay, 0x00, 0x86);   /* (BIOS does NOT unlock) */
3116*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_VidPlay, 0x30, 0xfe); /* Fiddle with video regs */
3117*4882a593Smuzhiyun       SiS_SetRegAND(SiS_Pr->SiS_VidPlay, 0x3f, 0xef);
3118*4882a593Smuzhiyun    }
3119*4882a593Smuzhiyun    /* !!! This does not support modes < 0x13 !!! */
3120*4882a593Smuzhiyun #endif
3121*4882a593Smuzhiyun }
3122*4882a593Smuzhiyun 
3123*4882a593Smuzhiyun /*********************************************/
3124*4882a593Smuzhiyun /*     HELPER: SET AGP TIMING FOR SiS760     */
3125*4882a593Smuzhiyun /*********************************************/
3126*4882a593Smuzhiyun 
3127*4882a593Smuzhiyun static void
SiS_Handle760(struct SiS_Private * SiS_Pr)3128*4882a593Smuzhiyun SiS_Handle760(struct SiS_Private *SiS_Pr)
3129*4882a593Smuzhiyun {
3130*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
3131*4882a593Smuzhiyun    unsigned int somebase;
3132*4882a593Smuzhiyun    unsigned char temp1, temp2, temp3;
3133*4882a593Smuzhiyun 
3134*4882a593Smuzhiyun    if( (SiS_Pr->ChipType != SIS_760)                         ||
3135*4882a593Smuzhiyun        ((SiS_GetReg(SiS_Pr->SiS_P3d4, 0x5c) & 0xf8) != 0x80) ||
3136*4882a593Smuzhiyun        (!(SiS_Pr->SiS_SysFlags & SF_760LFB))                 ||
3137*4882a593Smuzhiyun        (!(SiS_Pr->SiS_SysFlags & SF_760UMA)) )
3138*4882a593Smuzhiyun       return;
3139*4882a593Smuzhiyun 
3140*4882a593Smuzhiyun    somebase = sisfb_read_mio_pci_word(SiS_Pr, 0x74);
3141*4882a593Smuzhiyun    somebase &= 0xffff;
3142*4882a593Smuzhiyun 
3143*4882a593Smuzhiyun    if(somebase == 0) return;
3144*4882a593Smuzhiyun 
3145*4882a593Smuzhiyun    temp3 = SiS_GetRegByte((somebase + 0x85)) & 0xb7;
3146*4882a593Smuzhiyun 
3147*4882a593Smuzhiyun    if(SiS_GetReg(SiS_Pr->SiS_P3d4,0x31) & 0x40) {
3148*4882a593Smuzhiyun       temp1 = 0x21;
3149*4882a593Smuzhiyun       temp2 = 0x03;
3150*4882a593Smuzhiyun       temp3 |= 0x08;
3151*4882a593Smuzhiyun    } else {
3152*4882a593Smuzhiyun       temp1 = 0x25;
3153*4882a593Smuzhiyun       temp2 = 0x0b;
3154*4882a593Smuzhiyun    }
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun    sisfb_write_nbridge_pci_byte(SiS_Pr, 0x7e, temp1);
3157*4882a593Smuzhiyun    sisfb_write_nbridge_pci_byte(SiS_Pr, 0x8d, temp2);
3158*4882a593Smuzhiyun 
3159*4882a593Smuzhiyun    SiS_SetRegByte((somebase + 0x85), temp3);
3160*4882a593Smuzhiyun #endif
3161*4882a593Smuzhiyun }
3162*4882a593Smuzhiyun 
3163*4882a593Smuzhiyun /*********************************************/
3164*4882a593Smuzhiyun /*                 SiSSetMode()              */
3165*4882a593Smuzhiyun /*********************************************/
3166*4882a593Smuzhiyun 
3167*4882a593Smuzhiyun bool
SiSSetMode(struct SiS_Private * SiS_Pr,unsigned short ModeNo)3168*4882a593Smuzhiyun SiSSetMode(struct SiS_Private *SiS_Pr, unsigned short ModeNo)
3169*4882a593Smuzhiyun {
3170*4882a593Smuzhiyun    SISIOADDRESS BaseAddr = SiS_Pr->IOAddress;
3171*4882a593Smuzhiyun    unsigned short RealModeNo, ModeIdIndex;
3172*4882a593Smuzhiyun    unsigned char  backupreg = 0;
3173*4882a593Smuzhiyun    unsigned short KeepLockReg;
3174*4882a593Smuzhiyun 
3175*4882a593Smuzhiyun    SiS_Pr->UseCustomMode = false;
3176*4882a593Smuzhiyun    SiS_Pr->CRT1UsesCustomMode = false;
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun    SiS_Pr->SiS_flag_clearbuffer = 0;
3179*4882a593Smuzhiyun 
3180*4882a593Smuzhiyun    if(SiS_Pr->UseCustomMode) {
3181*4882a593Smuzhiyun       ModeNo = 0xfe;
3182*4882a593Smuzhiyun    } else {
3183*4882a593Smuzhiyun       if(!(ModeNo & 0x80)) SiS_Pr->SiS_flag_clearbuffer = 1;
3184*4882a593Smuzhiyun       ModeNo &= 0x7f;
3185*4882a593Smuzhiyun    }
3186*4882a593Smuzhiyun 
3187*4882a593Smuzhiyun    /* Don't use FSTN mode for CRT1 */
3188*4882a593Smuzhiyun    RealModeNo = ModeNo;
3189*4882a593Smuzhiyun    if(ModeNo == 0x5b) ModeNo = 0x56;
3190*4882a593Smuzhiyun 
3191*4882a593Smuzhiyun    SiSInitPtr(SiS_Pr);
3192*4882a593Smuzhiyun    SiSRegInit(SiS_Pr, BaseAddr);
3193*4882a593Smuzhiyun    SiS_GetSysFlags(SiS_Pr);
3194*4882a593Smuzhiyun 
3195*4882a593Smuzhiyun    SiS_Pr->SiS_VGAINFO = 0x11;
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun    KeepLockReg = SiS_GetReg(SiS_Pr->SiS_P3c4,0x05);
3198*4882a593Smuzhiyun    SiS_SetReg(SiS_Pr->SiS_P3c4,0x05,0x86);
3199*4882a593Smuzhiyun 
3200*4882a593Smuzhiyun    SiSInitPCIetc(SiS_Pr);
3201*4882a593Smuzhiyun    SiSSetLVDSetc(SiS_Pr);
3202*4882a593Smuzhiyun    SiSDetermineROMUsage(SiS_Pr);
3203*4882a593Smuzhiyun 
3204*4882a593Smuzhiyun    SiS_UnLockCRT2(SiS_Pr);
3205*4882a593Smuzhiyun 
3206*4882a593Smuzhiyun    if(!SiS_Pr->UseCustomMode) {
3207*4882a593Smuzhiyun       if(!(SiS_SearchModeID(SiS_Pr, &ModeNo, &ModeIdIndex))) return false;
3208*4882a593Smuzhiyun    } else {
3209*4882a593Smuzhiyun       ModeIdIndex = 0;
3210*4882a593Smuzhiyun    }
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun    SiS_GetVBType(SiS_Pr);
3213*4882a593Smuzhiyun 
3214*4882a593Smuzhiyun    /* Init/restore some VB registers */
3215*4882a593Smuzhiyun    SiS_InitVB(SiS_Pr);
3216*4882a593Smuzhiyun    if(SiS_Pr->SiS_VBType & VB_SIS30xBLV) {
3217*4882a593Smuzhiyun       if(SiS_Pr->ChipType >= SIS_315H) {
3218*4882a593Smuzhiyun          SiS_ResetVB(SiS_Pr);
3219*4882a593Smuzhiyun 	 SiS_SetRegOR(SiS_Pr->SiS_P3c4,0x32,0x10);
3220*4882a593Smuzhiyun 	 SiS_SetRegOR(SiS_Pr->SiS_Part2Port,0x00,0x0c);
3221*4882a593Smuzhiyun          backupreg = SiS_GetReg(SiS_Pr->SiS_P3d4,0x38);
3222*4882a593Smuzhiyun       } else {
3223*4882a593Smuzhiyun          backupreg = SiS_GetReg(SiS_Pr->SiS_P3d4,0x35);
3224*4882a593Smuzhiyun       }
3225*4882a593Smuzhiyun    }
3226*4882a593Smuzhiyun 
3227*4882a593Smuzhiyun    /* Get VB information (connectors, connected devices) */
3228*4882a593Smuzhiyun    SiS_GetVBInfo(SiS_Pr, ModeNo, ModeIdIndex, (SiS_Pr->UseCustomMode) ? 0 : 1);
3229*4882a593Smuzhiyun    SiS_SetYPbPr(SiS_Pr);
3230*4882a593Smuzhiyun    SiS_SetTVMode(SiS_Pr, ModeNo, ModeIdIndex);
3231*4882a593Smuzhiyun    SiS_GetLCDResInfo(SiS_Pr, ModeNo, ModeIdIndex);
3232*4882a593Smuzhiyun    SiS_SetLowModeTest(SiS_Pr, ModeNo);
3233*4882a593Smuzhiyun 
3234*4882a593Smuzhiyun    /* Check memory size (kernel framebuffer driver only) */
3235*4882a593Smuzhiyun    if(!SiS_CheckMemorySize(SiS_Pr, ModeNo, ModeIdIndex)) {
3236*4882a593Smuzhiyun       return false;
3237*4882a593Smuzhiyun    }
3238*4882a593Smuzhiyun 
3239*4882a593Smuzhiyun    SiS_OpenCRTC(SiS_Pr);
3240*4882a593Smuzhiyun 
3241*4882a593Smuzhiyun    if(SiS_Pr->UseCustomMode) {
3242*4882a593Smuzhiyun       SiS_Pr->CRT1UsesCustomMode = true;
3243*4882a593Smuzhiyun       SiS_Pr->CSRClock_CRT1 = SiS_Pr->CSRClock;
3244*4882a593Smuzhiyun       SiS_Pr->CModeFlag_CRT1 = SiS_Pr->CModeFlag;
3245*4882a593Smuzhiyun    } else {
3246*4882a593Smuzhiyun       SiS_Pr->CRT1UsesCustomMode = false;
3247*4882a593Smuzhiyun    }
3248*4882a593Smuzhiyun 
3249*4882a593Smuzhiyun    /* Set mode on CRT1 */
3250*4882a593Smuzhiyun    if( (SiS_Pr->SiS_VBInfo & (SetSimuScanMode | SetCRT2ToLCDA)) ||
3251*4882a593Smuzhiyun        (!(SiS_Pr->SiS_VBInfo & SwitchCRT2)) ) {
3252*4882a593Smuzhiyun       SiS_SetCRT1Group(SiS_Pr, ModeNo, ModeIdIndex);
3253*4882a593Smuzhiyun    }
3254*4882a593Smuzhiyun 
3255*4882a593Smuzhiyun    /* Set mode on CRT2 */
3256*4882a593Smuzhiyun    if(SiS_Pr->SiS_VBInfo & (SetSimuScanMode | SwitchCRT2 | SetCRT2ToLCDA)) {
3257*4882a593Smuzhiyun       if( (SiS_Pr->SiS_VBType & VB_SISVB)    ||
3258*4882a593Smuzhiyun 	  (SiS_Pr->SiS_IF_DEF_LVDS     == 1) ||
3259*4882a593Smuzhiyun 	  (SiS_Pr->SiS_IF_DEF_CH70xx   != 0) ||
3260*4882a593Smuzhiyun 	  (SiS_Pr->SiS_IF_DEF_TRUMPION != 0) ) {
3261*4882a593Smuzhiyun 	 SiS_SetCRT2Group(SiS_Pr, RealModeNo);
3262*4882a593Smuzhiyun       }
3263*4882a593Smuzhiyun    }
3264*4882a593Smuzhiyun 
3265*4882a593Smuzhiyun    SiS_HandleCRT1(SiS_Pr);
3266*4882a593Smuzhiyun 
3267*4882a593Smuzhiyun    SiS_StrangeStuff(SiS_Pr);
3268*4882a593Smuzhiyun 
3269*4882a593Smuzhiyun    SiS_DisplayOn(SiS_Pr);
3270*4882a593Smuzhiyun    SiS_SetRegByte(SiS_Pr->SiS_P3c6,0xFF);
3271*4882a593Smuzhiyun 
3272*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
3273*4882a593Smuzhiyun    if(SiS_Pr->ChipType >= SIS_315H) {
3274*4882a593Smuzhiyun       if(SiS_Pr->SiS_IF_DEF_LVDS == 1) {
3275*4882a593Smuzhiyun 	 if(!(SiS_IsDualEdge(SiS_Pr))) {
3276*4882a593Smuzhiyun 	    SiS_SetRegAND(SiS_Pr->SiS_Part1Port,0x13,0xfb);
3277*4882a593Smuzhiyun 	 }
3278*4882a593Smuzhiyun       }
3279*4882a593Smuzhiyun    }
3280*4882a593Smuzhiyun #endif
3281*4882a593Smuzhiyun 
3282*4882a593Smuzhiyun    if(SiS_Pr->SiS_VBType & VB_SIS30xBLV) {
3283*4882a593Smuzhiyun       if(SiS_Pr->ChipType >= SIS_315H) {
3284*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
3285*4882a593Smuzhiyun 	 if(!SiS_Pr->SiS_ROMNew) {
3286*4882a593Smuzhiyun 	    if(SiS_IsVAMode(SiS_Pr)) {
3287*4882a593Smuzhiyun 	       SiS_SetRegOR(SiS_Pr->SiS_P3d4,0x35,0x01);
3288*4882a593Smuzhiyun 	    } else {
3289*4882a593Smuzhiyun 	       SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x35,0xFE);
3290*4882a593Smuzhiyun 	    }
3291*4882a593Smuzhiyun 	 }
3292*4882a593Smuzhiyun 
3293*4882a593Smuzhiyun 	 SiS_SetReg(SiS_Pr->SiS_P3d4,0x38,backupreg);
3294*4882a593Smuzhiyun 
3295*4882a593Smuzhiyun 	 if((IS_SIS650) && (SiS_GetReg(SiS_Pr->SiS_P3d4,0x30) & 0xfc)) {
3296*4882a593Smuzhiyun 	    if((ModeNo == 0x03) || (ModeNo == 0x10)) {
3297*4882a593Smuzhiyun 	       SiS_SetRegOR(SiS_Pr->SiS_P3d4,0x51,0x80);
3298*4882a593Smuzhiyun 	       SiS_SetRegOR(SiS_Pr->SiS_P3d4,0x56,0x08);
3299*4882a593Smuzhiyun 	    }
3300*4882a593Smuzhiyun 	 }
3301*4882a593Smuzhiyun 
3302*4882a593Smuzhiyun 	 if(SiS_GetReg(SiS_Pr->SiS_P3d4,0x30) & SetCRT2ToLCD) {
3303*4882a593Smuzhiyun 	    SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x38,0xfc);
3304*4882a593Smuzhiyun 	 }
3305*4882a593Smuzhiyun #endif
3306*4882a593Smuzhiyun       } else if((SiS_Pr->ChipType == SIS_630) ||
3307*4882a593Smuzhiyun 	        (SiS_Pr->ChipType == SIS_730)) {
3308*4882a593Smuzhiyun 	 SiS_SetReg(SiS_Pr->SiS_P3d4,0x35,backupreg);
3309*4882a593Smuzhiyun       }
3310*4882a593Smuzhiyun    }
3311*4882a593Smuzhiyun 
3312*4882a593Smuzhiyun    SiS_CloseCRTC(SiS_Pr);
3313*4882a593Smuzhiyun 
3314*4882a593Smuzhiyun    SiS_Handle760(SiS_Pr);
3315*4882a593Smuzhiyun 
3316*4882a593Smuzhiyun    /* We never lock registers in XF86 */
3317*4882a593Smuzhiyun    if(KeepLockReg != 0xA1) SiS_SetReg(SiS_Pr->SiS_P3c4,0x05,0x00);
3318*4882a593Smuzhiyun 
3319*4882a593Smuzhiyun    return true;
3320*4882a593Smuzhiyun }
3321*4882a593Smuzhiyun 
3322*4882a593Smuzhiyun #ifndef GETBITSTR
3323*4882a593Smuzhiyun #define GENBITSMASK(mask)   	GENMASK(1?mask,0?mask)
3324*4882a593Smuzhiyun #define GETBITS(var,mask)   	(((var) & GENBITSMASK(mask)) >> (0?mask))
3325*4882a593Smuzhiyun #define GETBITSTR(val,from,to)  ((GETBITS(val,from)) << (0?to))
3326*4882a593Smuzhiyun #endif
3327*4882a593Smuzhiyun 
3328*4882a593Smuzhiyun void
SiS_CalcCRRegisters(struct SiS_Private * SiS_Pr,int depth)3329*4882a593Smuzhiyun SiS_CalcCRRegisters(struct SiS_Private *SiS_Pr, int depth)
3330*4882a593Smuzhiyun {
3331*4882a593Smuzhiyun    int x = 1; /* Fix sync */
3332*4882a593Smuzhiyun 
3333*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[0]  =  ((SiS_Pr->CHTotal >> 3) - 5) & 0xff;		/* CR0 */
3334*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[1]  =  (SiS_Pr->CHDisplay >> 3) - 1;			/* CR1 */
3335*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[2]  =  (SiS_Pr->CHBlankStart >> 3) - 1;			/* CR2 */
3336*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[3]  =  (((SiS_Pr->CHBlankEnd >> 3) - 1) & 0x1F) | 0x80;	/* CR3 */
3337*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[4]  =  (SiS_Pr->CHSyncStart >> 3) + 3;			/* CR4 */
3338*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[5]  =  ((((SiS_Pr->CHBlankEnd >> 3) - 1) & 0x20) << 2) |	/* CR5 */
3339*4882a593Smuzhiyun 			    (((SiS_Pr->CHSyncEnd >> 3) + 3) & 0x1F);
3340*4882a593Smuzhiyun 
3341*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[6]  =  (SiS_Pr->CVTotal       - 2) & 0xFF;			/* CR6 */
3342*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[7]  =  (((SiS_Pr->CVTotal     - 2) & 0x100) >> 8)		/* CR7 */
3343*4882a593Smuzhiyun 			  | (((SiS_Pr->CVDisplay   - 1) & 0x100) >> 7)
3344*4882a593Smuzhiyun 			  | (((SiS_Pr->CVSyncStart - x) & 0x100) >> 6)
3345*4882a593Smuzhiyun 			  | (((SiS_Pr->CVBlankStart- 1) & 0x100) >> 5)
3346*4882a593Smuzhiyun 			  | 0x10
3347*4882a593Smuzhiyun 			  | (((SiS_Pr->CVTotal     - 2) & 0x200) >> 4)
3348*4882a593Smuzhiyun 			  | (((SiS_Pr->CVDisplay   - 1) & 0x200) >> 3)
3349*4882a593Smuzhiyun 			  | (((SiS_Pr->CVSyncStart - x) & 0x200) >> 2);
3350*4882a593Smuzhiyun 
3351*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[16] = ((((SiS_Pr->CVBlankStart - 1) & 0x200) >> 4) >> 5); 	/* CR9 */
3352*4882a593Smuzhiyun 
3353*4882a593Smuzhiyun    if(depth != 8) {
3354*4882a593Smuzhiyun       if(SiS_Pr->CHDisplay >= 1600)      SiS_Pr->CCRT1CRTC[16] |= 0x60;		/* SRE */
3355*4882a593Smuzhiyun       else if(SiS_Pr->CHDisplay >= 640)  SiS_Pr->CCRT1CRTC[16] |= 0x40;
3356*4882a593Smuzhiyun    }
3357*4882a593Smuzhiyun 
3358*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[8] =  (SiS_Pr->CVSyncStart  - x) & 0xFF;			/* CR10 */
3359*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[9] =  ((SiS_Pr->CVSyncEnd   - x) & 0x0F) | 0x80;		/* CR11 */
3360*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[10] = (SiS_Pr->CVDisplay    - 1) & 0xFF;			/* CR12 */
3361*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[11] = (SiS_Pr->CVBlankStart - 1) & 0xFF;			/* CR15 */
3362*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[12] = (SiS_Pr->CVBlankEnd   - 1) & 0xFF;			/* CR16 */
3363*4882a593Smuzhiyun 
3364*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[13] =							/* SRA */
3365*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CVTotal     -2), 10:10, 0:0) |
3366*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CVDisplay   -1), 10:10, 1:1) |
3367*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CVBlankStart-1), 10:10, 2:2) |
3368*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CVSyncStart -x), 10:10, 3:3) |
3369*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CVBlankEnd  -1),   8:8, 4:4) |
3370*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CVSyncEnd     ),   4:4, 5:5) ;
3371*4882a593Smuzhiyun 
3372*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[14] =							/* SRB */
3373*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CHTotal      >> 3) - 5, 9:8, 1:0) |
3374*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CHDisplay    >> 3) - 1, 9:8, 3:2) |
3375*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CHBlankStart >> 3) - 1, 9:8, 5:4) |
3376*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CHSyncStart  >> 3) + 3, 9:8, 7:6) ;
3377*4882a593Smuzhiyun 
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[15] =							/* SRC */
3380*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CHBlankEnd >> 3) - 1, 7:6, 1:0) |
3381*4882a593Smuzhiyun 			GETBITSTR((SiS_Pr->CHSyncEnd  >> 3) + 3, 5:5, 2:2) ;
3382*4882a593Smuzhiyun }
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun void
SiS_CalcLCDACRT1Timing(struct SiS_Private * SiS_Pr,unsigned short ModeNo,unsigned short ModeIdIndex)3385*4882a593Smuzhiyun SiS_CalcLCDACRT1Timing(struct SiS_Private *SiS_Pr, unsigned short ModeNo,
3386*4882a593Smuzhiyun 		unsigned short ModeIdIndex)
3387*4882a593Smuzhiyun {
3388*4882a593Smuzhiyun    unsigned short modeflag, tempax, tempbx = 0, remaining = 0;
3389*4882a593Smuzhiyun    unsigned short VGAHDE = SiS_Pr->SiS_VGAHDE;
3390*4882a593Smuzhiyun    int i, j;
3391*4882a593Smuzhiyun 
3392*4882a593Smuzhiyun    /* 1:1 data: use data set by setcrt1crtc() */
3393*4882a593Smuzhiyun    if(SiS_Pr->SiS_LCDInfo & LCDPass11) return;
3394*4882a593Smuzhiyun 
3395*4882a593Smuzhiyun    modeflag = SiS_GetModeFlag(SiS_Pr, ModeNo, ModeIdIndex);
3396*4882a593Smuzhiyun 
3397*4882a593Smuzhiyun    if(modeflag & HalfDCLK) VGAHDE >>= 1;
3398*4882a593Smuzhiyun 
3399*4882a593Smuzhiyun    SiS_Pr->CHDisplay = VGAHDE;
3400*4882a593Smuzhiyun    SiS_Pr->CHBlankStart = VGAHDE;
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun    SiS_Pr->CVDisplay = SiS_Pr->SiS_VGAVDE;
3403*4882a593Smuzhiyun    SiS_Pr->CVBlankStart = SiS_Pr->SiS_VGAVDE;
3404*4882a593Smuzhiyun 
3405*4882a593Smuzhiyun    if(SiS_Pr->ChipType < SIS_315H) {
3406*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_300
3407*4882a593Smuzhiyun       tempbx = SiS_Pr->SiS_VGAHT;
3408*4882a593Smuzhiyun       if(SiS_Pr->SiS_LCDInfo & DontExpandLCD) {
3409*4882a593Smuzhiyun          tempbx = SiS_Pr->PanelHT;
3410*4882a593Smuzhiyun       }
3411*4882a593Smuzhiyun       if(modeflag & HalfDCLK) tempbx >>= 1;
3412*4882a593Smuzhiyun       remaining = tempbx % 8;
3413*4882a593Smuzhiyun #endif
3414*4882a593Smuzhiyun    } else {
3415*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
3416*4882a593Smuzhiyun       /* OK for LCDA, LVDS */
3417*4882a593Smuzhiyun       tempbx = SiS_Pr->PanelHT - SiS_Pr->PanelXRes;
3418*4882a593Smuzhiyun       tempax = SiS_Pr->SiS_VGAHDE;  /* not /2 ! */
3419*4882a593Smuzhiyun       if(SiS_Pr->SiS_LCDInfo & DontExpandLCD) {
3420*4882a593Smuzhiyun          tempax = SiS_Pr->PanelXRes;
3421*4882a593Smuzhiyun       }
3422*4882a593Smuzhiyun       tempbx += tempax;
3423*4882a593Smuzhiyun       if(modeflag & HalfDCLK) tempbx -= VGAHDE;
3424*4882a593Smuzhiyun #endif
3425*4882a593Smuzhiyun    }
3426*4882a593Smuzhiyun    SiS_Pr->CHTotal = SiS_Pr->CHBlankEnd = tempbx;
3427*4882a593Smuzhiyun 
3428*4882a593Smuzhiyun    if(SiS_Pr->ChipType < SIS_315H) {
3429*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_300
3430*4882a593Smuzhiyun       if(SiS_Pr->SiS_VGAHDE == SiS_Pr->PanelXRes) {
3431*4882a593Smuzhiyun 	 SiS_Pr->CHSyncStart = SiS_Pr->SiS_VGAHDE + ((SiS_Pr->PanelHRS + 1) & ~1);
3432*4882a593Smuzhiyun 	 SiS_Pr->CHSyncEnd = SiS_Pr->CHSyncStart + SiS_Pr->PanelHRE;
3433*4882a593Smuzhiyun 	 if(modeflag & HalfDCLK) {
3434*4882a593Smuzhiyun 	    SiS_Pr->CHSyncStart >>= 1;
3435*4882a593Smuzhiyun 	    SiS_Pr->CHSyncEnd >>= 1;
3436*4882a593Smuzhiyun 	 }
3437*4882a593Smuzhiyun       } else if(SiS_Pr->SiS_LCDInfo & DontExpandLCD) {
3438*4882a593Smuzhiyun 	 tempax = (SiS_Pr->PanelXRes - SiS_Pr->SiS_VGAHDE) >> 1;
3439*4882a593Smuzhiyun 	 tempbx = (SiS_Pr->PanelHRS + 1) & ~1;
3440*4882a593Smuzhiyun 	 if(modeflag & HalfDCLK) {
3441*4882a593Smuzhiyun 	    tempax >>= 1;
3442*4882a593Smuzhiyun 	    tempbx >>= 1;
3443*4882a593Smuzhiyun 	 }
3444*4882a593Smuzhiyun 	 SiS_Pr->CHSyncStart = (VGAHDE + tempax + tempbx + 7) & ~7;
3445*4882a593Smuzhiyun 	 tempax = SiS_Pr->PanelHRE + 7;
3446*4882a593Smuzhiyun 	 if(modeflag & HalfDCLK) tempax >>= 1;
3447*4882a593Smuzhiyun 	 SiS_Pr->CHSyncEnd = (SiS_Pr->CHSyncStart + tempax) & ~7;
3448*4882a593Smuzhiyun       } else {
3449*4882a593Smuzhiyun 	 SiS_Pr->CHSyncStart = SiS_Pr->SiS_VGAHDE;
3450*4882a593Smuzhiyun 	 if(modeflag & HalfDCLK) {
3451*4882a593Smuzhiyun 	    SiS_Pr->CHSyncStart >>= 1;
3452*4882a593Smuzhiyun 	    tempax = ((SiS_Pr->CHTotal - SiS_Pr->CHSyncStart) / 3) << 1;
3453*4882a593Smuzhiyun 	    SiS_Pr->CHSyncEnd = SiS_Pr->CHSyncStart + tempax;
3454*4882a593Smuzhiyun 	 } else {
3455*4882a593Smuzhiyun 	    SiS_Pr->CHSyncEnd = (SiS_Pr->CHSyncStart + (SiS_Pr->CHTotal / 10) + 7) & ~7;
3456*4882a593Smuzhiyun 	    SiS_Pr->CHSyncStart += 8;
3457*4882a593Smuzhiyun 	 }
3458*4882a593Smuzhiyun       }
3459*4882a593Smuzhiyun #endif
3460*4882a593Smuzhiyun    } else {
3461*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_315
3462*4882a593Smuzhiyun       tempax = VGAHDE;
3463*4882a593Smuzhiyun       if(SiS_Pr->SiS_LCDInfo & DontExpandLCD) {
3464*4882a593Smuzhiyun 	 tempbx = SiS_Pr->PanelXRes;
3465*4882a593Smuzhiyun 	 if(modeflag & HalfDCLK) tempbx >>= 1;
3466*4882a593Smuzhiyun 	 tempax += ((tempbx - tempax) >> 1);
3467*4882a593Smuzhiyun       }
3468*4882a593Smuzhiyun       tempax += SiS_Pr->PanelHRS;
3469*4882a593Smuzhiyun       SiS_Pr->CHSyncStart = tempax;
3470*4882a593Smuzhiyun       tempax += SiS_Pr->PanelHRE;
3471*4882a593Smuzhiyun       SiS_Pr->CHSyncEnd = tempax;
3472*4882a593Smuzhiyun #endif
3473*4882a593Smuzhiyun    }
3474*4882a593Smuzhiyun 
3475*4882a593Smuzhiyun    tempbx = SiS_Pr->PanelVT - SiS_Pr->PanelYRes;
3476*4882a593Smuzhiyun    tempax = SiS_Pr->SiS_VGAVDE;
3477*4882a593Smuzhiyun    if(SiS_Pr->SiS_LCDInfo & DontExpandLCD) {
3478*4882a593Smuzhiyun       tempax = SiS_Pr->PanelYRes;
3479*4882a593Smuzhiyun    } else if(SiS_Pr->ChipType < SIS_315H) {
3480*4882a593Smuzhiyun #ifdef CONFIG_FB_SIS_300
3481*4882a593Smuzhiyun       /* Stupid hack for 640x400/320x200 */
3482*4882a593Smuzhiyun       if(SiS_Pr->SiS_LCDResInfo == Panel_1024x768) {
3483*4882a593Smuzhiyun 	 if((tempax + tempbx) == 438) tempbx += 16;
3484*4882a593Smuzhiyun       } else if((SiS_Pr->SiS_LCDResInfo == Panel_800x600) ||
3485*4882a593Smuzhiyun 		(SiS_Pr->SiS_LCDResInfo == Panel_1024x600)) {
3486*4882a593Smuzhiyun 	 tempax = 0;
3487*4882a593Smuzhiyun 	 tempbx = SiS_Pr->SiS_VGAVT;
3488*4882a593Smuzhiyun       }
3489*4882a593Smuzhiyun #endif
3490*4882a593Smuzhiyun    }
3491*4882a593Smuzhiyun    SiS_Pr->CVTotal = SiS_Pr->CVBlankEnd = tempbx + tempax;
3492*4882a593Smuzhiyun 
3493*4882a593Smuzhiyun    tempax = SiS_Pr->SiS_VGAVDE;
3494*4882a593Smuzhiyun    if(SiS_Pr->SiS_LCDInfo & DontExpandLCD) {
3495*4882a593Smuzhiyun       tempax += (SiS_Pr->PanelYRes - tempax) >> 1;
3496*4882a593Smuzhiyun    }
3497*4882a593Smuzhiyun    tempax += SiS_Pr->PanelVRS;
3498*4882a593Smuzhiyun    SiS_Pr->CVSyncStart = tempax;
3499*4882a593Smuzhiyun    tempax += SiS_Pr->PanelVRE;
3500*4882a593Smuzhiyun    SiS_Pr->CVSyncEnd = tempax;
3501*4882a593Smuzhiyun    if(SiS_Pr->ChipType < SIS_315H) {
3502*4882a593Smuzhiyun       SiS_Pr->CVSyncStart--;
3503*4882a593Smuzhiyun       SiS_Pr->CVSyncEnd--;
3504*4882a593Smuzhiyun    }
3505*4882a593Smuzhiyun 
3506*4882a593Smuzhiyun    SiS_CalcCRRegisters(SiS_Pr, 8);
3507*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[15] &= ~0xF8;
3508*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[15] |= (remaining << 4);
3509*4882a593Smuzhiyun    SiS_Pr->CCRT1CRTC[16] &= ~0xE0;
3510*4882a593Smuzhiyun 
3511*4882a593Smuzhiyun    SiS_SetRegAND(SiS_Pr->SiS_P3d4,0x11,0x7f);
3512*4882a593Smuzhiyun 
3513*4882a593Smuzhiyun    for(i = 0, j = 0; i <= 7; i++, j++) {
3514*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3d4,j,SiS_Pr->CCRT1CRTC[i]);
3515*4882a593Smuzhiyun    }
3516*4882a593Smuzhiyun    for(j = 0x10; i <= 10; i++, j++) {
3517*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3d4,j,SiS_Pr->CCRT1CRTC[i]);
3518*4882a593Smuzhiyun    }
3519*4882a593Smuzhiyun    for(j = 0x15; i <= 12; i++, j++) {
3520*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3d4,j,SiS_Pr->CCRT1CRTC[i]);
3521*4882a593Smuzhiyun    }
3522*4882a593Smuzhiyun    for(j = 0x0A; i <= 15; i++, j++) {
3523*4882a593Smuzhiyun       SiS_SetReg(SiS_Pr->SiS_P3c4,j,SiS_Pr->CCRT1CRTC[i]);
3524*4882a593Smuzhiyun    }
3525*4882a593Smuzhiyun 
3526*4882a593Smuzhiyun    tempax = SiS_Pr->CCRT1CRTC[16] & 0xE0;
3527*4882a593Smuzhiyun    SiS_SetRegANDOR(SiS_Pr->SiS_P3c4,0x0E,0x1F,tempax);
3528*4882a593Smuzhiyun 
3529*4882a593Smuzhiyun    tempax = (SiS_Pr->CCRT1CRTC[16] & 0x01) << 5;
3530*4882a593Smuzhiyun    if(modeflag & DoubleScanMode) tempax |= 0x80;
3531*4882a593Smuzhiyun    SiS_SetRegANDOR(SiS_Pr->SiS_P3d4,0x09,0x5F,tempax);
3532*4882a593Smuzhiyun 
3533*4882a593Smuzhiyun }
3534*4882a593Smuzhiyun 
3535*4882a593Smuzhiyun void
SiS_Generic_ConvertCRData(struct SiS_Private * SiS_Pr,unsigned char * crdata,int xres,int yres,struct fb_var_screeninfo * var,bool writeres)3536*4882a593Smuzhiyun SiS_Generic_ConvertCRData(struct SiS_Private *SiS_Pr, unsigned char *crdata,
3537*4882a593Smuzhiyun 			int xres, int yres,
3538*4882a593Smuzhiyun 			struct fb_var_screeninfo *var, bool writeres
3539*4882a593Smuzhiyun )
3540*4882a593Smuzhiyun {
3541*4882a593Smuzhiyun    unsigned short HRE, HBE, HRS, HBS, HDE, HT;
3542*4882a593Smuzhiyun    unsigned short VRE, VBE, VRS, VBS, VDE, VT;
3543*4882a593Smuzhiyun    unsigned char  sr_data, cr_data, cr_data2;
3544*4882a593Smuzhiyun    int            A, B, C, D, E, F, temp;
3545*4882a593Smuzhiyun 
3546*4882a593Smuzhiyun    sr_data = crdata[14];
3547*4882a593Smuzhiyun 
3548*4882a593Smuzhiyun    /* Horizontal total */
3549*4882a593Smuzhiyun    HT =  crdata[0] | ((unsigned short)(sr_data & 0x03) << 8);
3550*4882a593Smuzhiyun    A = HT + 5;
3551*4882a593Smuzhiyun 
3552*4882a593Smuzhiyun    /* Horizontal display enable end */
3553*4882a593Smuzhiyun    HDE = crdata[1] | ((unsigned short)(sr_data & 0x0C) << 6);
3554*4882a593Smuzhiyun    E = HDE + 1;
3555*4882a593Smuzhiyun 
3556*4882a593Smuzhiyun    /* Horizontal retrace (=sync) start */
3557*4882a593Smuzhiyun    HRS = crdata[4] | ((unsigned short)(sr_data & 0xC0) << 2);
3558*4882a593Smuzhiyun    F = HRS - E - 3;
3559*4882a593Smuzhiyun 
3560*4882a593Smuzhiyun    /* Horizontal blank start */
3561*4882a593Smuzhiyun    HBS = crdata[2] | ((unsigned short)(sr_data & 0x30) << 4);
3562*4882a593Smuzhiyun 
3563*4882a593Smuzhiyun    sr_data = crdata[15];
3564*4882a593Smuzhiyun    cr_data = crdata[5];
3565*4882a593Smuzhiyun 
3566*4882a593Smuzhiyun    /* Horizontal blank end */
3567*4882a593Smuzhiyun    HBE = (crdata[3] & 0x1f) |
3568*4882a593Smuzhiyun          ((unsigned short)(cr_data & 0x80) >> 2) |
3569*4882a593Smuzhiyun          ((unsigned short)(sr_data & 0x03) << 6);
3570*4882a593Smuzhiyun 
3571*4882a593Smuzhiyun    /* Horizontal retrace (=sync) end */
3572*4882a593Smuzhiyun    HRE = (cr_data & 0x1f) | ((sr_data & 0x04) << 3);
3573*4882a593Smuzhiyun 
3574*4882a593Smuzhiyun    temp = HBE - ((E - 1) & 255);
3575*4882a593Smuzhiyun    B = (temp > 0) ? temp : (temp + 256);
3576*4882a593Smuzhiyun 
3577*4882a593Smuzhiyun    temp = HRE - ((E + F + 3) & 63);
3578*4882a593Smuzhiyun    C = (temp > 0) ? temp : (temp + 64);
3579*4882a593Smuzhiyun 
3580*4882a593Smuzhiyun    D = B - F - C;
3581*4882a593Smuzhiyun 
3582*4882a593Smuzhiyun    if(writeres) var->xres = xres = E * 8;
3583*4882a593Smuzhiyun    var->left_margin = D * 8;
3584*4882a593Smuzhiyun    var->right_margin = F * 8;
3585*4882a593Smuzhiyun    var->hsync_len = C * 8;
3586*4882a593Smuzhiyun 
3587*4882a593Smuzhiyun    /* Vertical */
3588*4882a593Smuzhiyun    sr_data = crdata[13];
3589*4882a593Smuzhiyun    cr_data = crdata[7];
3590*4882a593Smuzhiyun 
3591*4882a593Smuzhiyun    /* Vertical total */
3592*4882a593Smuzhiyun    VT  = crdata[6] |
3593*4882a593Smuzhiyun 	 ((unsigned short)(cr_data & 0x01) << 8) |
3594*4882a593Smuzhiyun 	 ((unsigned short)(cr_data & 0x20) << 4) |
3595*4882a593Smuzhiyun 	 ((unsigned short)(sr_data & 0x01) << 10);
3596*4882a593Smuzhiyun    A = VT + 2;
3597*4882a593Smuzhiyun 
3598*4882a593Smuzhiyun    /* Vertical display enable end */
3599*4882a593Smuzhiyun    VDE = crdata[10] |
3600*4882a593Smuzhiyun 	 ((unsigned short)(cr_data & 0x02) << 7) |
3601*4882a593Smuzhiyun 	 ((unsigned short)(cr_data & 0x40) << 3) |
3602*4882a593Smuzhiyun 	 ((unsigned short)(sr_data & 0x02) << 9);
3603*4882a593Smuzhiyun    E = VDE + 1;
3604*4882a593Smuzhiyun 
3605*4882a593Smuzhiyun    /* Vertical retrace (=sync) start */
3606*4882a593Smuzhiyun    VRS = crdata[8] |
3607*4882a593Smuzhiyun 	 ((unsigned short)(cr_data & 0x04) << 6) |
3608*4882a593Smuzhiyun 	 ((unsigned short)(cr_data & 0x80) << 2) |
3609*4882a593Smuzhiyun 	 ((unsigned short)(sr_data & 0x08) << 7);
3610*4882a593Smuzhiyun    F = VRS + 1 - E;
3611*4882a593Smuzhiyun 
3612*4882a593Smuzhiyun    cr_data2 = (crdata[16] & 0x01) << 5;
3613*4882a593Smuzhiyun 
3614*4882a593Smuzhiyun    /* Vertical blank start */
3615*4882a593Smuzhiyun    VBS = crdata[11] |
3616*4882a593Smuzhiyun 	 ((unsigned short)(cr_data  & 0x08) << 5) |
3617*4882a593Smuzhiyun 	 ((unsigned short)(cr_data2 & 0x20) << 4) |
3618*4882a593Smuzhiyun 	 ((unsigned short)(sr_data  & 0x04) << 8);
3619*4882a593Smuzhiyun 
3620*4882a593Smuzhiyun    /* Vertical blank end */
3621*4882a593Smuzhiyun    VBE = crdata[12] | ((unsigned short)(sr_data & 0x10) << 4);
3622*4882a593Smuzhiyun    temp = VBE - ((E - 1) & 511);
3623*4882a593Smuzhiyun    B = (temp > 0) ? temp : (temp + 512);
3624*4882a593Smuzhiyun 
3625*4882a593Smuzhiyun    /* Vertical retrace (=sync) end */
3626*4882a593Smuzhiyun    VRE = (crdata[9] & 0x0f) | ((sr_data & 0x20) >> 1);
3627*4882a593Smuzhiyun    temp = VRE - ((E + F - 1) & 31);
3628*4882a593Smuzhiyun    C = (temp > 0) ? temp : (temp + 32);
3629*4882a593Smuzhiyun 
3630*4882a593Smuzhiyun    D = B - F - C;
3631*4882a593Smuzhiyun 
3632*4882a593Smuzhiyun    if(writeres) var->yres = yres = E;
3633*4882a593Smuzhiyun    var->upper_margin = D;
3634*4882a593Smuzhiyun    var->lower_margin = F;
3635*4882a593Smuzhiyun    var->vsync_len = C;
3636*4882a593Smuzhiyun 
3637*4882a593Smuzhiyun    if((xres == 320) && ((yres == 200) || (yres == 240))) {
3638*4882a593Smuzhiyun 	/* Terrible hack, but correct CRTC data for
3639*4882a593Smuzhiyun 	 * these modes only produces a black screen...
3640*4882a593Smuzhiyun 	 * (HRE is 0, leading into a too large C and
3641*4882a593Smuzhiyun 	 * a negative D. The CRT controller does not
3642*4882a593Smuzhiyun 	 * seem to like correcting HRE to 50)
3643*4882a593Smuzhiyun 	 */
3644*4882a593Smuzhiyun       var->left_margin = (400 - 376);
3645*4882a593Smuzhiyun       var->right_margin = (328 - 320);
3646*4882a593Smuzhiyun       var->hsync_len = (376 - 328);
3647*4882a593Smuzhiyun 
3648*4882a593Smuzhiyun    }
3649*4882a593Smuzhiyun 
3650*4882a593Smuzhiyun }
3651*4882a593Smuzhiyun 
3652*4882a593Smuzhiyun 
3653*4882a593Smuzhiyun 
3654*4882a593Smuzhiyun 
3655