1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SH7760/SH7763 LCDC Framebuffer driver.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (c) 2006-2008 MSC Vertriebsges.m.b.H.,
6*4882a593Smuzhiyun * Manuel Lauss <mano@roarinelk.homelinux.net>
7*4882a593Smuzhiyun * (c) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * PLEASE HAVE A LOOK AT Documentation/fb/sh7760fb.rst!
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Thanks to Siegfried Schaefer <s.schaefer at schaefer-edv.de>
12*4882a593Smuzhiyun * for his original source and testing!
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * sh7760_setcolreg get from drivers/video/sh_mobile_lcdcfb.c
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/completion.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/dma-mapping.h>
20*4882a593Smuzhiyun #include <linux/fb.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/kernel.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/platform_device.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <asm/sh7760fb.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct sh7760fb_par {
31*4882a593Smuzhiyun void __iomem *base;
32*4882a593Smuzhiyun int irq;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct sh7760fb_platdata *pd; /* display information */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun dma_addr_t fbdma; /* physical address */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun int rot; /* rotation enabled? */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun u32 pseudo_palette[16];
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct platform_device *dev;
43*4882a593Smuzhiyun struct resource *ioarea;
44*4882a593Smuzhiyun struct completion vsync; /* vsync irq event */
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
sh7760fb_irq(int irq,void * data)47*4882a593Smuzhiyun static irqreturn_t sh7760fb_irq(int irq, void *data)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun struct completion *c = data;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun complete(c);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return IRQ_HANDLED;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* wait_for_lps - wait until power supply has reached a certain state. */
wait_for_lps(struct sh7760fb_par * par,int val)57*4882a593Smuzhiyun static int wait_for_lps(struct sh7760fb_par *par, int val)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun int i = 100;
60*4882a593Smuzhiyun while (--i && ((ioread16(par->base + LDPMMR) & 3) != val))
61*4882a593Smuzhiyun msleep(1);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (i <= 0)
64*4882a593Smuzhiyun return -ETIMEDOUT;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* en/disable the LCDC */
sh7760fb_blank(int blank,struct fb_info * info)70*4882a593Smuzhiyun static int sh7760fb_blank(int blank, struct fb_info *info)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun struct sh7760fb_par *par = info->par;
73*4882a593Smuzhiyun struct sh7760fb_platdata *pd = par->pd;
74*4882a593Smuzhiyun unsigned short cntr = ioread16(par->base + LDCNTR);
75*4882a593Smuzhiyun unsigned short intr = ioread16(par->base + LDINTR);
76*4882a593Smuzhiyun int lps;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (blank == FB_BLANK_UNBLANK) {
79*4882a593Smuzhiyun intr |= VINT_START;
80*4882a593Smuzhiyun cntr = LDCNTR_DON2 | LDCNTR_DON;
81*4882a593Smuzhiyun lps = 3;
82*4882a593Smuzhiyun } else {
83*4882a593Smuzhiyun intr &= ~VINT_START;
84*4882a593Smuzhiyun cntr = LDCNTR_DON2;
85*4882a593Smuzhiyun lps = 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (pd->blank)
89*4882a593Smuzhiyun pd->blank(blank);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun iowrite16(intr, par->base + LDINTR);
92*4882a593Smuzhiyun iowrite16(cntr, par->base + LDCNTR);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return wait_for_lps(par, lps);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
sh7760_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int transp,struct fb_info * info)97*4882a593Smuzhiyun static int sh7760_setcolreg (u_int regno,
98*4882a593Smuzhiyun u_int red, u_int green, u_int blue,
99*4882a593Smuzhiyun u_int transp, struct fb_info *info)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun u32 *palette = info->pseudo_palette;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (regno >= 16)
104*4882a593Smuzhiyun return -EINVAL;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* only FB_VISUAL_TRUECOLOR supported */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun red >>= 16 - info->var.red.length;
109*4882a593Smuzhiyun green >>= 16 - info->var.green.length;
110*4882a593Smuzhiyun blue >>= 16 - info->var.blue.length;
111*4882a593Smuzhiyun transp >>= 16 - info->var.transp.length;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun palette[regno] = (red << info->var.red.offset) |
114*4882a593Smuzhiyun (green << info->var.green.offset) |
115*4882a593Smuzhiyun (blue << info->var.blue.offset) |
116*4882a593Smuzhiyun (transp << info->var.transp.offset);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
sh7760fb_get_color_info(struct device * dev,u16 lddfr,int * bpp,int * gray)121*4882a593Smuzhiyun static int sh7760fb_get_color_info(struct device *dev,
122*4882a593Smuzhiyun u16 lddfr, int *bpp, int *gray)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun int lbpp, lgray;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun lgray = lbpp = 0;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun switch (lddfr & LDDFR_COLOR_MASK) {
129*4882a593Smuzhiyun case LDDFR_1BPP_MONO:
130*4882a593Smuzhiyun lgray = 1;
131*4882a593Smuzhiyun lbpp = 1;
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun case LDDFR_2BPP_MONO:
134*4882a593Smuzhiyun lgray = 1;
135*4882a593Smuzhiyun lbpp = 2;
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun case LDDFR_4BPP_MONO:
138*4882a593Smuzhiyun lgray = 1;
139*4882a593Smuzhiyun case LDDFR_4BPP:
140*4882a593Smuzhiyun lbpp = 4;
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun case LDDFR_6BPP_MONO:
143*4882a593Smuzhiyun lgray = 1;
144*4882a593Smuzhiyun case LDDFR_8BPP:
145*4882a593Smuzhiyun lbpp = 8;
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun case LDDFR_16BPP_RGB555:
148*4882a593Smuzhiyun case LDDFR_16BPP_RGB565:
149*4882a593Smuzhiyun lbpp = 16;
150*4882a593Smuzhiyun lgray = 0;
151*4882a593Smuzhiyun break;
152*4882a593Smuzhiyun default:
153*4882a593Smuzhiyun dev_dbg(dev, "unsupported LDDFR bit depth.\n");
154*4882a593Smuzhiyun return -EINVAL;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (bpp)
158*4882a593Smuzhiyun *bpp = lbpp;
159*4882a593Smuzhiyun if (gray)
160*4882a593Smuzhiyun *gray = lgray;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
sh7760fb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)165*4882a593Smuzhiyun static int sh7760fb_check_var(struct fb_var_screeninfo *var,
166*4882a593Smuzhiyun struct fb_info *info)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct fb_fix_screeninfo *fix = &info->fix;
169*4882a593Smuzhiyun struct sh7760fb_par *par = info->par;
170*4882a593Smuzhiyun int ret, bpp;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* get color info from register value */
173*4882a593Smuzhiyun ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, NULL);
174*4882a593Smuzhiyun if (ret)
175*4882a593Smuzhiyun return ret;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun var->bits_per_pixel = bpp;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if ((var->grayscale) && (var->bits_per_pixel == 1))
180*4882a593Smuzhiyun fix->visual = FB_VISUAL_MONO10;
181*4882a593Smuzhiyun else if (var->bits_per_pixel >= 15)
182*4882a593Smuzhiyun fix->visual = FB_VISUAL_TRUECOLOR;
183*4882a593Smuzhiyun else
184*4882a593Smuzhiyun fix->visual = FB_VISUAL_PSEUDOCOLOR;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* TODO: add some more validation here */
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun * sh7760fb_set_par - set videomode.
192*4882a593Smuzhiyun *
193*4882a593Smuzhiyun * NOTE: The rotation, grayscale and DSTN codepaths are
194*4882a593Smuzhiyun * totally untested!
195*4882a593Smuzhiyun */
sh7760fb_set_par(struct fb_info * info)196*4882a593Smuzhiyun static int sh7760fb_set_par(struct fb_info *info)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct sh7760fb_par *par = info->par;
199*4882a593Smuzhiyun struct fb_videomode *vm = par->pd->def_mode;
200*4882a593Smuzhiyun unsigned long sbase, dstn_off, ldsarl, stride;
201*4882a593Smuzhiyun unsigned short hsynp, hsynw, htcn, hdcn;
202*4882a593Smuzhiyun unsigned short vsynp, vsynw, vtln, vdln;
203*4882a593Smuzhiyun unsigned short lddfr, ldmtr;
204*4882a593Smuzhiyun int ret, bpp, gray;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun par->rot = par->pd->rotate;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* rotate only works with xres <= 320 */
209*4882a593Smuzhiyun if (par->rot && (vm->xres > 320)) {
210*4882a593Smuzhiyun dev_dbg(info->dev, "rotation disabled due to display size\n");
211*4882a593Smuzhiyun par->rot = 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* calculate LCDC reg vals from display parameters */
215*4882a593Smuzhiyun hsynp = vm->right_margin + vm->xres;
216*4882a593Smuzhiyun hsynw = vm->hsync_len;
217*4882a593Smuzhiyun htcn = vm->left_margin + hsynp + hsynw;
218*4882a593Smuzhiyun hdcn = vm->xres;
219*4882a593Smuzhiyun vsynp = vm->lower_margin + vm->yres;
220*4882a593Smuzhiyun vsynw = vm->vsync_len;
221*4882a593Smuzhiyun vtln = vm->upper_margin + vsynp + vsynw;
222*4882a593Smuzhiyun vdln = vm->yres;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* get color info from register value */
225*4882a593Smuzhiyun ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, &gray);
226*4882a593Smuzhiyun if (ret)
227*4882a593Smuzhiyun return ret;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun dev_dbg(info->dev, "%dx%d %dbpp %s (orientation %s)\n", hdcn,
230*4882a593Smuzhiyun vdln, bpp, gray ? "grayscale" : "color",
231*4882a593Smuzhiyun par->rot ? "rotated" : "normal");
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun #ifdef CONFIG_CPU_LITTLE_ENDIAN
234*4882a593Smuzhiyun lddfr = par->pd->lddfr | (1 << 8);
235*4882a593Smuzhiyun #else
236*4882a593Smuzhiyun lddfr = par->pd->lddfr & ~(1 << 8);
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun ldmtr = par->pd->ldmtr;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (!(vm->sync & FB_SYNC_HOR_HIGH_ACT))
242*4882a593Smuzhiyun ldmtr |= LDMTR_CL1POL;
243*4882a593Smuzhiyun if (!(vm->sync & FB_SYNC_VERT_HIGH_ACT))
244*4882a593Smuzhiyun ldmtr |= LDMTR_FLMPOL;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* shut down LCDC before changing display parameters */
247*4882a593Smuzhiyun sh7760fb_blank(FB_BLANK_POWERDOWN, info);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun iowrite16(par->pd->ldickr, par->base + LDICKR); /* pixclock */
250*4882a593Smuzhiyun iowrite16(ldmtr, par->base + LDMTR); /* polarities */
251*4882a593Smuzhiyun iowrite16(lddfr, par->base + LDDFR); /* color/depth */
252*4882a593Smuzhiyun iowrite16((par->rot ? 1 << 13 : 0), par->base + LDSMR); /* rotate */
253*4882a593Smuzhiyun iowrite16(par->pd->ldpmmr, par->base + LDPMMR); /* Power Management */
254*4882a593Smuzhiyun iowrite16(par->pd->ldpspr, par->base + LDPSPR); /* Power Supply Ctrl */
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* display resolution */
257*4882a593Smuzhiyun iowrite16(((htcn >> 3) - 1) | (((hdcn >> 3) - 1) << 8),
258*4882a593Smuzhiyun par->base + LDHCNR);
259*4882a593Smuzhiyun iowrite16(vdln - 1, par->base + LDVDLNR);
260*4882a593Smuzhiyun iowrite16(vtln - 1, par->base + LDVTLNR);
261*4882a593Smuzhiyun /* h/v sync signals */
262*4882a593Smuzhiyun iowrite16((vsynp - 1) | ((vsynw - 1) << 12), par->base + LDVSYNR);
263*4882a593Smuzhiyun iowrite16(((hsynp >> 3) - 1) | (((hsynw >> 3) - 1) << 12),
264*4882a593Smuzhiyun par->base + LDHSYNR);
265*4882a593Smuzhiyun /* AC modulation sig */
266*4882a593Smuzhiyun iowrite16(par->pd->ldaclnr, par->base + LDACLNR);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun stride = (par->rot) ? vtln : hdcn;
269*4882a593Smuzhiyun if (!gray)
270*4882a593Smuzhiyun stride *= (bpp + 7) >> 3;
271*4882a593Smuzhiyun else {
272*4882a593Smuzhiyun if (bpp == 1)
273*4882a593Smuzhiyun stride >>= 3;
274*4882a593Smuzhiyun else if (bpp == 2)
275*4882a593Smuzhiyun stride >>= 2;
276*4882a593Smuzhiyun else if (bpp == 4)
277*4882a593Smuzhiyun stride >>= 1;
278*4882a593Smuzhiyun /* 6 bpp == 8 bpp */
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* if rotated, stride must be power of 2 */
282*4882a593Smuzhiyun if (par->rot) {
283*4882a593Smuzhiyun unsigned long bit = 1 << 31;
284*4882a593Smuzhiyun while (bit) {
285*4882a593Smuzhiyun if (stride & bit)
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun bit >>= 1;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun if (stride & ~bit)
290*4882a593Smuzhiyun stride = bit << 1; /* not P-o-2, round up */
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun iowrite16(stride, par->base + LDLAOR);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* set display mem start address */
295*4882a593Smuzhiyun sbase = (unsigned long)par->fbdma;
296*4882a593Smuzhiyun if (par->rot)
297*4882a593Smuzhiyun sbase += (hdcn - 1) * stride;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun iowrite32(sbase, par->base + LDSARU);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun * for DSTN need to set address for lower half.
303*4882a593Smuzhiyun * I (mlau) don't know which address to set it to,
304*4882a593Smuzhiyun * so I guessed at (stride * yres/2).
305*4882a593Smuzhiyun */
306*4882a593Smuzhiyun if (((ldmtr & 0x003f) >= LDMTR_DSTN_MONO_8) &&
307*4882a593Smuzhiyun ((ldmtr & 0x003f) <= LDMTR_DSTN_COLOR_16)) {
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun dev_dbg(info->dev, " ***** DSTN untested! *****\n");
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun dstn_off = stride;
312*4882a593Smuzhiyun if (par->rot)
313*4882a593Smuzhiyun dstn_off *= hdcn >> 1;
314*4882a593Smuzhiyun else
315*4882a593Smuzhiyun dstn_off *= vdln >> 1;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun ldsarl = sbase + dstn_off;
318*4882a593Smuzhiyun } else
319*4882a593Smuzhiyun ldsarl = 0;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun iowrite32(ldsarl, par->base + LDSARL); /* mem for lower half of DSTN */
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun info->fix.line_length = stride;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun sh7760fb_check_var(&info->var, info);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun sh7760fb_blank(FB_BLANK_UNBLANK, info); /* panel on! */
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun dev_dbg(info->dev, "hdcn : %6d htcn : %6d\n", hdcn, htcn);
330*4882a593Smuzhiyun dev_dbg(info->dev, "hsynw : %6d hsynp : %6d\n", hsynw, hsynp);
331*4882a593Smuzhiyun dev_dbg(info->dev, "vdln : %6d vtln : %6d\n", vdln, vtln);
332*4882a593Smuzhiyun dev_dbg(info->dev, "vsynw : %6d vsynp : %6d\n", vsynw, vsynp);
333*4882a593Smuzhiyun dev_dbg(info->dev, "clksrc: %6d clkdiv: %6d\n",
334*4882a593Smuzhiyun (par->pd->ldickr >> 12) & 3, par->pd->ldickr & 0x1f);
335*4882a593Smuzhiyun dev_dbg(info->dev, "ldpmmr: 0x%04x ldpspr: 0x%04x\n", par->pd->ldpmmr,
336*4882a593Smuzhiyun par->pd->ldpspr);
337*4882a593Smuzhiyun dev_dbg(info->dev, "ldmtr : 0x%04x lddfr : 0x%04x\n", ldmtr, lddfr);
338*4882a593Smuzhiyun dev_dbg(info->dev, "ldlaor: %ld\n", stride);
339*4882a593Smuzhiyun dev_dbg(info->dev, "ldsaru: 0x%08lx ldsarl: 0x%08lx\n", sbase, ldsarl);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun static const struct fb_ops sh7760fb_ops = {
345*4882a593Smuzhiyun .owner = THIS_MODULE,
346*4882a593Smuzhiyun .fb_blank = sh7760fb_blank,
347*4882a593Smuzhiyun .fb_check_var = sh7760fb_check_var,
348*4882a593Smuzhiyun .fb_setcolreg = sh7760_setcolreg,
349*4882a593Smuzhiyun .fb_set_par = sh7760fb_set_par,
350*4882a593Smuzhiyun .fb_fillrect = cfb_fillrect,
351*4882a593Smuzhiyun .fb_copyarea = cfb_copyarea,
352*4882a593Smuzhiyun .fb_imageblit = cfb_imageblit,
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun
sh7760fb_free_mem(struct fb_info * info)355*4882a593Smuzhiyun static void sh7760fb_free_mem(struct fb_info *info)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct sh7760fb_par *par = info->par;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (!info->screen_base)
360*4882a593Smuzhiyun return;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun dma_free_coherent(info->dev, info->screen_size,
363*4882a593Smuzhiyun info->screen_base, par->fbdma);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun par->fbdma = 0;
366*4882a593Smuzhiyun info->screen_base = NULL;
367*4882a593Smuzhiyun info->screen_size = 0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* allocate the framebuffer memory. This memory must be in Area3,
371*4882a593Smuzhiyun * (dictated by the DMA engine) and contiguous, at a 512 byte boundary.
372*4882a593Smuzhiyun */
sh7760fb_alloc_mem(struct fb_info * info)373*4882a593Smuzhiyun static int sh7760fb_alloc_mem(struct fb_info *info)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun struct sh7760fb_par *par = info->par;
376*4882a593Smuzhiyun void *fbmem;
377*4882a593Smuzhiyun unsigned long vram;
378*4882a593Smuzhiyun int ret, bpp;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (info->screen_base)
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* get color info from register value */
384*4882a593Smuzhiyun ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, NULL);
385*4882a593Smuzhiyun if (ret) {
386*4882a593Smuzhiyun printk(KERN_ERR "colinfo\n");
387*4882a593Smuzhiyun return ret;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* min VRAM: xres_min = 16, yres_min = 1, bpp = 1: 2byte -> 1 page
391*4882a593Smuzhiyun max VRAM: xres_max = 1024, yres_max = 1024, bpp = 16: 2MB */
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun vram = info->var.xres * info->var.yres;
394*4882a593Smuzhiyun if (info->var.grayscale) {
395*4882a593Smuzhiyun if (bpp == 1)
396*4882a593Smuzhiyun vram >>= 3;
397*4882a593Smuzhiyun else if (bpp == 2)
398*4882a593Smuzhiyun vram >>= 2;
399*4882a593Smuzhiyun else if (bpp == 4)
400*4882a593Smuzhiyun vram >>= 1;
401*4882a593Smuzhiyun } else if (bpp > 8)
402*4882a593Smuzhiyun vram *= 2;
403*4882a593Smuzhiyun if ((vram < 1) || (vram > 1024 * 2048)) {
404*4882a593Smuzhiyun dev_dbg(info->dev, "too much VRAM required. Check settings\n");
405*4882a593Smuzhiyun return -ENODEV;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (vram < PAGE_SIZE)
409*4882a593Smuzhiyun vram = PAGE_SIZE;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun fbmem = dma_alloc_coherent(info->dev, vram, &par->fbdma, GFP_KERNEL);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (!fbmem)
414*4882a593Smuzhiyun return -ENOMEM;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if ((par->fbdma & SH7760FB_DMA_MASK) != SH7760FB_DMA_MASK) {
417*4882a593Smuzhiyun sh7760fb_free_mem(info);
418*4882a593Smuzhiyun dev_err(info->dev, "kernel gave me memory at 0x%08lx, which is"
419*4882a593Smuzhiyun "unusable for the LCDC\n", (unsigned long)par->fbdma);
420*4882a593Smuzhiyun return -ENOMEM;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun info->screen_base = fbmem;
424*4882a593Smuzhiyun info->screen_size = vram;
425*4882a593Smuzhiyun info->fix.smem_start = (unsigned long)info->screen_base;
426*4882a593Smuzhiyun info->fix.smem_len = info->screen_size;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
sh7760fb_probe(struct platform_device * pdev)431*4882a593Smuzhiyun static int sh7760fb_probe(struct platform_device *pdev)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun struct fb_info *info;
434*4882a593Smuzhiyun struct resource *res;
435*4882a593Smuzhiyun struct sh7760fb_par *par;
436*4882a593Smuzhiyun int ret;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
439*4882a593Smuzhiyun if (unlikely(res == NULL)) {
440*4882a593Smuzhiyun dev_err(&pdev->dev, "invalid resource\n");
441*4882a593Smuzhiyun return -EINVAL;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct sh7760fb_par), &pdev->dev);
445*4882a593Smuzhiyun if (!info)
446*4882a593Smuzhiyun return -ENOMEM;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun par = info->par;
449*4882a593Smuzhiyun par->dev = pdev;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun par->pd = pdev->dev.platform_data;
452*4882a593Smuzhiyun if (!par->pd) {
453*4882a593Smuzhiyun dev_dbg(info->dev, "no display setup data!\n");
454*4882a593Smuzhiyun ret = -ENODEV;
455*4882a593Smuzhiyun goto out_fb;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun par->ioarea = request_mem_region(res->start,
459*4882a593Smuzhiyun resource_size(res), pdev->name);
460*4882a593Smuzhiyun if (!par->ioarea) {
461*4882a593Smuzhiyun dev_err(&pdev->dev, "mmio area busy\n");
462*4882a593Smuzhiyun ret = -EBUSY;
463*4882a593Smuzhiyun goto out_fb;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun par->base = ioremap(res->start, resource_size(res));
467*4882a593Smuzhiyun if (!par->base) {
468*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot remap\n");
469*4882a593Smuzhiyun ret = -ENODEV;
470*4882a593Smuzhiyun goto out_res;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun iowrite16(0, par->base + LDINTR); /* disable vsync irq */
474*4882a593Smuzhiyun par->irq = platform_get_irq(pdev, 0);
475*4882a593Smuzhiyun if (par->irq >= 0) {
476*4882a593Smuzhiyun ret = request_irq(par->irq, sh7760fb_irq, 0,
477*4882a593Smuzhiyun "sh7760-lcdc", &par->vsync);
478*4882a593Smuzhiyun if (ret) {
479*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot grab IRQ\n");
480*4882a593Smuzhiyun par->irq = -ENXIO;
481*4882a593Smuzhiyun } else
482*4882a593Smuzhiyun disable_irq_nosync(par->irq);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun fb_videomode_to_var(&info->var, par->pd->def_mode);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun ret = sh7760fb_alloc_mem(info);
488*4882a593Smuzhiyun if (ret) {
489*4882a593Smuzhiyun dev_dbg(info->dev, "framebuffer memory allocation failed!\n");
490*4882a593Smuzhiyun goto out_unmap;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun info->pseudo_palette = par->pseudo_palette;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* fixup color register bitpositions. These are fixed by hardware */
496*4882a593Smuzhiyun info->var.red.offset = 11;
497*4882a593Smuzhiyun info->var.red.length = 5;
498*4882a593Smuzhiyun info->var.red.msb_right = 0;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun info->var.green.offset = 5;
501*4882a593Smuzhiyun info->var.green.length = 6;
502*4882a593Smuzhiyun info->var.green.msb_right = 0;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun info->var.blue.offset = 0;
505*4882a593Smuzhiyun info->var.blue.length = 5;
506*4882a593Smuzhiyun info->var.blue.msb_right = 0;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun info->var.transp.offset = 0;
509*4882a593Smuzhiyun info->var.transp.length = 0;
510*4882a593Smuzhiyun info->var.transp.msb_right = 0;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun strcpy(info->fix.id, "sh7760-lcdc");
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* set the DON2 bit now, before cmap allocation, as it will randomize
515*4882a593Smuzhiyun * palette memory.
516*4882a593Smuzhiyun */
517*4882a593Smuzhiyun iowrite16(LDCNTR_DON2, par->base + LDCNTR);
518*4882a593Smuzhiyun info->fbops = &sh7760fb_ops;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun ret = fb_alloc_cmap(&info->cmap, 256, 0);
521*4882a593Smuzhiyun if (ret) {
522*4882a593Smuzhiyun dev_dbg(info->dev, "Unable to allocate cmap memory\n");
523*4882a593Smuzhiyun goto out_mem;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun ret = register_framebuffer(info);
527*4882a593Smuzhiyun if (ret < 0) {
528*4882a593Smuzhiyun dev_dbg(info->dev, "cannot register fb!\n");
529*4882a593Smuzhiyun goto out_cmap;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun platform_set_drvdata(pdev, info);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun printk(KERN_INFO "%s: memory at phys 0x%08lx-0x%08lx, size %ld KiB\n",
534*4882a593Smuzhiyun pdev->name,
535*4882a593Smuzhiyun (unsigned long)par->fbdma,
536*4882a593Smuzhiyun (unsigned long)(par->fbdma + info->screen_size - 1),
537*4882a593Smuzhiyun info->screen_size >> 10);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return 0;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun out_cmap:
542*4882a593Smuzhiyun sh7760fb_blank(FB_BLANK_POWERDOWN, info);
543*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
544*4882a593Smuzhiyun out_mem:
545*4882a593Smuzhiyun sh7760fb_free_mem(info);
546*4882a593Smuzhiyun out_unmap:
547*4882a593Smuzhiyun if (par->irq >= 0)
548*4882a593Smuzhiyun free_irq(par->irq, &par->vsync);
549*4882a593Smuzhiyun iounmap(par->base);
550*4882a593Smuzhiyun out_res:
551*4882a593Smuzhiyun release_mem_region(res->start, resource_size(res));
552*4882a593Smuzhiyun out_fb:
553*4882a593Smuzhiyun framebuffer_release(info);
554*4882a593Smuzhiyun return ret;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
sh7760fb_remove(struct platform_device * dev)557*4882a593Smuzhiyun static int sh7760fb_remove(struct platform_device *dev)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun struct fb_info *info = platform_get_drvdata(dev);
560*4882a593Smuzhiyun struct sh7760fb_par *par = info->par;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun sh7760fb_blank(FB_BLANK_POWERDOWN, info);
563*4882a593Smuzhiyun unregister_framebuffer(info);
564*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
565*4882a593Smuzhiyun sh7760fb_free_mem(info);
566*4882a593Smuzhiyun if (par->irq >= 0)
567*4882a593Smuzhiyun free_irq(par->irq, &par->vsync);
568*4882a593Smuzhiyun iounmap(par->base);
569*4882a593Smuzhiyun release_mem_region(par->ioarea->start, resource_size(par->ioarea));
570*4882a593Smuzhiyun framebuffer_release(info);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun static struct platform_driver sh7760_lcdc_driver = {
576*4882a593Smuzhiyun .driver = {
577*4882a593Smuzhiyun .name = "sh7760-lcdc",
578*4882a593Smuzhiyun },
579*4882a593Smuzhiyun .probe = sh7760fb_probe,
580*4882a593Smuzhiyun .remove = sh7760fb_remove,
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun module_platform_driver(sh7760_lcdc_driver);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun MODULE_AUTHOR("Nobuhiro Iwamatsu, Manuel Lauss");
586*4882a593Smuzhiyun MODULE_DESCRIPTION("FBdev for SH7760/63 integrated LCD Controller");
587*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
588