1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * linux/drivers/video/s3fb.c -- Frame buffer device driver for S3 Trio/Virge
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
7*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive for
8*4882a593Smuzhiyun * more details.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Code is based on David Boucher's viafb (http://davesdomain.org.uk/viafb/)
11*4882a593Smuzhiyun * which is based on the code of neofb.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/string.h>
18*4882a593Smuzhiyun #include <linux/mm.h>
19*4882a593Smuzhiyun #include <linux/tty.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/fb.h>
22*4882a593Smuzhiyun #include <linux/svga.h>
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/pci.h>
25*4882a593Smuzhiyun #include <linux/console.h> /* Why should fb driver call console functions? because console_lock() */
26*4882a593Smuzhiyun #include <video/vga.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <linux/i2c.h>
29*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct s3fb_info {
32*4882a593Smuzhiyun int chip, rev, mclk_freq;
33*4882a593Smuzhiyun int wc_cookie;
34*4882a593Smuzhiyun struct vgastate state;
35*4882a593Smuzhiyun struct mutex open_lock;
36*4882a593Smuzhiyun unsigned int ref_count;
37*4882a593Smuzhiyun u32 pseudo_palette[16];
38*4882a593Smuzhiyun #ifdef CONFIG_FB_S3_DDC
39*4882a593Smuzhiyun u8 __iomem *mmio;
40*4882a593Smuzhiyun bool ddc_registered;
41*4882a593Smuzhiyun struct i2c_adapter ddc_adapter;
42*4882a593Smuzhiyun struct i2c_algo_bit_data ddc_algo;
43*4882a593Smuzhiyun #endif
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static const struct svga_fb_format s3fb_formats[] = {
50*4882a593Smuzhiyun { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
51*4882a593Smuzhiyun FB_TYPE_TEXT, FB_AUX_TEXT_SVGA_STEP4, FB_VISUAL_PSEUDOCOLOR, 8, 16},
52*4882a593Smuzhiyun { 4, {0, 4, 0}, {0, 4, 0}, {0, 4, 0}, {0, 0, 0}, 0,
53*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 16},
54*4882a593Smuzhiyun { 4, {0, 4, 0}, {0, 4, 0}, {0, 4, 0}, {0, 0, 0}, 1,
55*4882a593Smuzhiyun FB_TYPE_INTERLEAVED_PLANES, 1, FB_VISUAL_PSEUDOCOLOR, 8, 16},
56*4882a593Smuzhiyun { 8, {0, 8, 0}, {0, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
57*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 4, 8},
58*4882a593Smuzhiyun {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
59*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 4},
60*4882a593Smuzhiyun {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
61*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 4},
62*4882a593Smuzhiyun {24, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
63*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 1, 2},
64*4882a593Smuzhiyun {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
65*4882a593Smuzhiyun FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 1, 2},
66*4882a593Smuzhiyun SVGA_FORMAT_END
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static const struct svga_pll s3_pll = {3, 129, 3, 33, 0, 3,
71*4882a593Smuzhiyun 35000, 240000, 14318};
72*4882a593Smuzhiyun static const struct svga_pll s3_trio3d_pll = {3, 129, 3, 31, 0, 4,
73*4882a593Smuzhiyun 230000, 460000, 14318};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static const int s3_memsizes[] = {4096, 0, 3072, 8192, 2048, 6144, 1024, 512};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const char * const s3_names[] = {"S3 Unknown", "S3 Trio32", "S3 Trio64", "S3 Trio64V+",
78*4882a593Smuzhiyun "S3 Trio64UV+", "S3 Trio64V2/DX", "S3 Trio64V2/GX",
79*4882a593Smuzhiyun "S3 Plato/PX", "S3 Aurora64V+", "S3 Virge",
80*4882a593Smuzhiyun "S3 Virge/VX", "S3 Virge/DX", "S3 Virge/GX",
81*4882a593Smuzhiyun "S3 Virge/GX2", "S3 Virge/GX2+", "",
82*4882a593Smuzhiyun "S3 Trio3D/1X", "S3 Trio3D/2X", "S3 Trio3D/2X",
83*4882a593Smuzhiyun "S3 Trio3D", "S3 Virge/MX"};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define CHIP_UNKNOWN 0x00
86*4882a593Smuzhiyun #define CHIP_732_TRIO32 0x01
87*4882a593Smuzhiyun #define CHIP_764_TRIO64 0x02
88*4882a593Smuzhiyun #define CHIP_765_TRIO64VP 0x03
89*4882a593Smuzhiyun #define CHIP_767_TRIO64UVP 0x04
90*4882a593Smuzhiyun #define CHIP_775_TRIO64V2_DX 0x05
91*4882a593Smuzhiyun #define CHIP_785_TRIO64V2_GX 0x06
92*4882a593Smuzhiyun #define CHIP_551_PLATO_PX 0x07
93*4882a593Smuzhiyun #define CHIP_M65_AURORA64VP 0x08
94*4882a593Smuzhiyun #define CHIP_325_VIRGE 0x09
95*4882a593Smuzhiyun #define CHIP_988_VIRGE_VX 0x0A
96*4882a593Smuzhiyun #define CHIP_375_VIRGE_DX 0x0B
97*4882a593Smuzhiyun #define CHIP_385_VIRGE_GX 0x0C
98*4882a593Smuzhiyun #define CHIP_357_VIRGE_GX2 0x0D
99*4882a593Smuzhiyun #define CHIP_359_VIRGE_GX2P 0x0E
100*4882a593Smuzhiyun #define CHIP_360_TRIO3D_1X 0x10
101*4882a593Smuzhiyun #define CHIP_362_TRIO3D_2X 0x11
102*4882a593Smuzhiyun #define CHIP_368_TRIO3D_2X 0x12
103*4882a593Smuzhiyun #define CHIP_365_TRIO3D 0x13
104*4882a593Smuzhiyun #define CHIP_260_VIRGE_MX 0x14
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define CHIP_XXX_TRIO 0x80
107*4882a593Smuzhiyun #define CHIP_XXX_TRIO64V2_DXGX 0x81
108*4882a593Smuzhiyun #define CHIP_XXX_VIRGE_DXGX 0x82
109*4882a593Smuzhiyun #define CHIP_36X_TRIO3D_1X_2X 0x83
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define CHIP_UNDECIDED_FLAG 0x80
112*4882a593Smuzhiyun #define CHIP_MASK 0xFF
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define MMIO_OFFSET 0x1000000
115*4882a593Smuzhiyun #define MMIO_SIZE 0x10000
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* CRT timing register sets */
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const struct vga_regset s3_h_total_regs[] = {{0x00, 0, 7}, {0x5D, 0, 0}, VGA_REGSET_END};
120*4882a593Smuzhiyun static const struct vga_regset s3_h_display_regs[] = {{0x01, 0, 7}, {0x5D, 1, 1}, VGA_REGSET_END};
121*4882a593Smuzhiyun static const struct vga_regset s3_h_blank_start_regs[] = {{0x02, 0, 7}, {0x5D, 2, 2}, VGA_REGSET_END};
122*4882a593Smuzhiyun static const struct vga_regset s3_h_blank_end_regs[] = {{0x03, 0, 4}, {0x05, 7, 7}, VGA_REGSET_END};
123*4882a593Smuzhiyun static const struct vga_regset s3_h_sync_start_regs[] = {{0x04, 0, 7}, {0x5D, 4, 4}, VGA_REGSET_END};
124*4882a593Smuzhiyun static const struct vga_regset s3_h_sync_end_regs[] = {{0x05, 0, 4}, VGA_REGSET_END};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static const struct vga_regset s3_v_total_regs[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x5E, 0, 0}, VGA_REGSET_END};
127*4882a593Smuzhiyun static const struct vga_regset s3_v_display_regs[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x5E, 1, 1}, VGA_REGSET_END};
128*4882a593Smuzhiyun static const struct vga_regset s3_v_blank_start_regs[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x5E, 2, 2}, VGA_REGSET_END};
129*4882a593Smuzhiyun static const struct vga_regset s3_v_blank_end_regs[] = {{0x16, 0, 7}, VGA_REGSET_END};
130*4882a593Smuzhiyun static const struct vga_regset s3_v_sync_start_regs[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x5E, 4, 4}, VGA_REGSET_END};
131*4882a593Smuzhiyun static const struct vga_regset s3_v_sync_end_regs[] = {{0x11, 0, 3}, VGA_REGSET_END};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static const struct vga_regset s3_line_compare_regs[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, {0x5E, 6, 6}, VGA_REGSET_END};
134*4882a593Smuzhiyun static const struct vga_regset s3_start_address_regs[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x69, 0, 4}, VGA_REGSET_END};
135*4882a593Smuzhiyun static const struct vga_regset s3_offset_regs[] = {{0x13, 0, 7}, {0x51, 4, 5}, VGA_REGSET_END}; /* set 0x43 bit 2 to 0 */
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static const struct vga_regset s3_dtpc_regs[] = {{0x3B, 0, 7}, {0x5D, 6, 6}, VGA_REGSET_END};
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static const struct svga_timing_regs s3_timing_regs = {
140*4882a593Smuzhiyun s3_h_total_regs, s3_h_display_regs, s3_h_blank_start_regs,
141*4882a593Smuzhiyun s3_h_blank_end_regs, s3_h_sync_start_regs, s3_h_sync_end_regs,
142*4882a593Smuzhiyun s3_v_total_regs, s3_v_display_regs, s3_v_blank_start_regs,
143*4882a593Smuzhiyun s3_v_blank_end_regs, s3_v_sync_start_regs, s3_v_sync_end_regs,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Module parameters */
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static char *mode_option;
153*4882a593Smuzhiyun static int mtrr = 1;
154*4882a593Smuzhiyun static int fasttext = 1;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun MODULE_AUTHOR("(c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>");
158*4882a593Smuzhiyun MODULE_LICENSE("GPL");
159*4882a593Smuzhiyun MODULE_DESCRIPTION("fbdev driver for S3 Trio/Virge");
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun module_param(mode_option, charp, 0444);
162*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
163*4882a593Smuzhiyun module_param_named(mode, mode_option, charp, 0444);
164*4882a593Smuzhiyun MODULE_PARM_DESC(mode, "Default video mode ('640x480-8@60', etc) (deprecated)");
165*4882a593Smuzhiyun module_param(mtrr, int, 0444);
166*4882a593Smuzhiyun MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun module_param(fasttext, int, 0644);
169*4882a593Smuzhiyun MODULE_PARM_DESC(fasttext, "Enable S3 fast text mode (1=enable, 0=disable, default=1)");
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #ifdef CONFIG_FB_S3_DDC
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define DDC_REG 0xaa /* Trio 3D/1X/2X */
177*4882a593Smuzhiyun #define DDC_MMIO_REG 0xff20 /* all other chips */
178*4882a593Smuzhiyun #define DDC_SCL_OUT (1 << 0)
179*4882a593Smuzhiyun #define DDC_SDA_OUT (1 << 1)
180*4882a593Smuzhiyun #define DDC_SCL_IN (1 << 2)
181*4882a593Smuzhiyun #define DDC_SDA_IN (1 << 3)
182*4882a593Smuzhiyun #define DDC_DRIVE_EN (1 << 4)
183*4882a593Smuzhiyun
s3fb_ddc_needs_mmio(int chip)184*4882a593Smuzhiyun static bool s3fb_ddc_needs_mmio(int chip)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun return !(chip == CHIP_360_TRIO3D_1X ||
187*4882a593Smuzhiyun chip == CHIP_362_TRIO3D_2X ||
188*4882a593Smuzhiyun chip == CHIP_368_TRIO3D_2X);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
s3fb_ddc_read(struct s3fb_info * par)191*4882a593Smuzhiyun static u8 s3fb_ddc_read(struct s3fb_info *par)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun if (s3fb_ddc_needs_mmio(par->chip))
194*4882a593Smuzhiyun return readb(par->mmio + DDC_MMIO_REG);
195*4882a593Smuzhiyun else
196*4882a593Smuzhiyun return vga_rcrt(par->state.vgabase, DDC_REG);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
s3fb_ddc_write(struct s3fb_info * par,u8 val)199*4882a593Smuzhiyun static void s3fb_ddc_write(struct s3fb_info *par, u8 val)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun if (s3fb_ddc_needs_mmio(par->chip))
202*4882a593Smuzhiyun writeb(val, par->mmio + DDC_MMIO_REG);
203*4882a593Smuzhiyun else
204*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, DDC_REG, val);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
s3fb_ddc_setscl(void * data,int val)207*4882a593Smuzhiyun static void s3fb_ddc_setscl(void *data, int val)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct s3fb_info *par = data;
210*4882a593Smuzhiyun unsigned char reg;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun reg = s3fb_ddc_read(par) | DDC_DRIVE_EN;
213*4882a593Smuzhiyun if (val)
214*4882a593Smuzhiyun reg |= DDC_SCL_OUT;
215*4882a593Smuzhiyun else
216*4882a593Smuzhiyun reg &= ~DDC_SCL_OUT;
217*4882a593Smuzhiyun s3fb_ddc_write(par, reg);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
s3fb_ddc_setsda(void * data,int val)220*4882a593Smuzhiyun static void s3fb_ddc_setsda(void *data, int val)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct s3fb_info *par = data;
223*4882a593Smuzhiyun unsigned char reg;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun reg = s3fb_ddc_read(par) | DDC_DRIVE_EN;
226*4882a593Smuzhiyun if (val)
227*4882a593Smuzhiyun reg |= DDC_SDA_OUT;
228*4882a593Smuzhiyun else
229*4882a593Smuzhiyun reg &= ~DDC_SDA_OUT;
230*4882a593Smuzhiyun s3fb_ddc_write(par, reg);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
s3fb_ddc_getscl(void * data)233*4882a593Smuzhiyun static int s3fb_ddc_getscl(void *data)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct s3fb_info *par = data;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return !!(s3fb_ddc_read(par) & DDC_SCL_IN);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
s3fb_ddc_getsda(void * data)240*4882a593Smuzhiyun static int s3fb_ddc_getsda(void *data)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct s3fb_info *par = data;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return !!(s3fb_ddc_read(par) & DDC_SDA_IN);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
s3fb_setup_ddc_bus(struct fb_info * info)247*4882a593Smuzhiyun static int s3fb_setup_ddc_bus(struct fb_info *info)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct s3fb_info *par = info->par;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun strlcpy(par->ddc_adapter.name, info->fix.id,
252*4882a593Smuzhiyun sizeof(par->ddc_adapter.name));
253*4882a593Smuzhiyun par->ddc_adapter.owner = THIS_MODULE;
254*4882a593Smuzhiyun par->ddc_adapter.class = I2C_CLASS_DDC;
255*4882a593Smuzhiyun par->ddc_adapter.algo_data = &par->ddc_algo;
256*4882a593Smuzhiyun par->ddc_adapter.dev.parent = info->device;
257*4882a593Smuzhiyun par->ddc_algo.setsda = s3fb_ddc_setsda;
258*4882a593Smuzhiyun par->ddc_algo.setscl = s3fb_ddc_setscl;
259*4882a593Smuzhiyun par->ddc_algo.getsda = s3fb_ddc_getsda;
260*4882a593Smuzhiyun par->ddc_algo.getscl = s3fb_ddc_getscl;
261*4882a593Smuzhiyun par->ddc_algo.udelay = 10;
262*4882a593Smuzhiyun par->ddc_algo.timeout = 20;
263*4882a593Smuzhiyun par->ddc_algo.data = par;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun i2c_set_adapdata(&par->ddc_adapter, par);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun * some Virge cards have external MUX to switch chip I2C bus between
269*4882a593Smuzhiyun * DDC and extension pins - switch it do DDC
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun /* vga_wseq(par->state.vgabase, 0x08, 0x06); - not needed, already unlocked */
272*4882a593Smuzhiyun if (par->chip == CHIP_357_VIRGE_GX2 ||
273*4882a593Smuzhiyun par->chip == CHIP_359_VIRGE_GX2P ||
274*4882a593Smuzhiyun par->chip == CHIP_260_VIRGE_MX)
275*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x0d, 0x01, 0x03);
276*4882a593Smuzhiyun else
277*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x0d, 0x00, 0x03);
278*4882a593Smuzhiyun /* some Virge need this or the DDC is ignored */
279*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x5c, 0x03, 0x03);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return i2c_bit_add_bus(&par->ddc_adapter);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun #endif /* CONFIG_FB_S3_DDC */
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Set font in S3 fast text mode */
289*4882a593Smuzhiyun
s3fb_settile_fast(struct fb_info * info,struct fb_tilemap * map)290*4882a593Smuzhiyun static void s3fb_settile_fast(struct fb_info *info, struct fb_tilemap *map)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun const u8 *font = map->data;
293*4882a593Smuzhiyun u8 __iomem *fb = (u8 __iomem *) info->screen_base;
294*4882a593Smuzhiyun int i, c;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if ((map->width != 8) || (map->height != 16) ||
297*4882a593Smuzhiyun (map->depth != 1) || (map->length != 256)) {
298*4882a593Smuzhiyun fb_err(info, "unsupported font parameters: width %d, height %d, depth %d, length %d\n",
299*4882a593Smuzhiyun map->width, map->height, map->depth, map->length);
300*4882a593Smuzhiyun return;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun fb += 2;
304*4882a593Smuzhiyun for (i = 0; i < map->height; i++) {
305*4882a593Smuzhiyun for (c = 0; c < map->length; c++) {
306*4882a593Smuzhiyun fb_writeb(font[c * map->height + i], fb + c * 4);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun fb += 1024;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
s3fb_tilecursor(struct fb_info * info,struct fb_tilecursor * cursor)312*4882a593Smuzhiyun static void s3fb_tilecursor(struct fb_info *info, struct fb_tilecursor *cursor)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct s3fb_info *par = info->par;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun svga_tilecursor(par->state.vgabase, info, cursor);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static struct fb_tile_ops s3fb_tile_ops = {
320*4882a593Smuzhiyun .fb_settile = svga_settile,
321*4882a593Smuzhiyun .fb_tilecopy = svga_tilecopy,
322*4882a593Smuzhiyun .fb_tilefill = svga_tilefill,
323*4882a593Smuzhiyun .fb_tileblit = svga_tileblit,
324*4882a593Smuzhiyun .fb_tilecursor = s3fb_tilecursor,
325*4882a593Smuzhiyun .fb_get_tilemax = svga_get_tilemax,
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static struct fb_tile_ops s3fb_fast_tile_ops = {
329*4882a593Smuzhiyun .fb_settile = s3fb_settile_fast,
330*4882a593Smuzhiyun .fb_tilecopy = svga_tilecopy,
331*4882a593Smuzhiyun .fb_tilefill = svga_tilefill,
332*4882a593Smuzhiyun .fb_tileblit = svga_tileblit,
333*4882a593Smuzhiyun .fb_tilecursor = s3fb_tilecursor,
334*4882a593Smuzhiyun .fb_get_tilemax = svga_get_tilemax,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* image data is MSB-first, fb structure is MSB-first too */
expand_color(u32 c)341*4882a593Smuzhiyun static inline u32 expand_color(u32 c)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun return ((c & 1) | ((c & 2) << 7) | ((c & 4) << 14) | ((c & 8) << 21)) * 0xFF;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* s3fb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
s3fb_iplan_imageblit(struct fb_info * info,const struct fb_image * image)347*4882a593Smuzhiyun static void s3fb_iplan_imageblit(struct fb_info *info, const struct fb_image *image)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun u32 fg = expand_color(image->fg_color);
350*4882a593Smuzhiyun u32 bg = expand_color(image->bg_color);
351*4882a593Smuzhiyun const u8 *src1, *src;
352*4882a593Smuzhiyun u8 __iomem *dst1;
353*4882a593Smuzhiyun u32 __iomem *dst;
354*4882a593Smuzhiyun u32 val;
355*4882a593Smuzhiyun int x, y;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun src1 = image->data;
358*4882a593Smuzhiyun dst1 = info->screen_base + (image->dy * info->fix.line_length)
359*4882a593Smuzhiyun + ((image->dx / 8) * 4);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun for (y = 0; y < image->height; y++) {
362*4882a593Smuzhiyun src = src1;
363*4882a593Smuzhiyun dst = (u32 __iomem *) dst1;
364*4882a593Smuzhiyun for (x = 0; x < image->width; x += 8) {
365*4882a593Smuzhiyun val = *(src++) * 0x01010101;
366*4882a593Smuzhiyun val = (val & fg) | (~val & bg);
367*4882a593Smuzhiyun fb_writel(val, dst++);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun src1 += image->width / 8;
370*4882a593Smuzhiyun dst1 += info->fix.line_length;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* s3fb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
s3fb_iplan_fillrect(struct fb_info * info,const struct fb_fillrect * rect)376*4882a593Smuzhiyun static void s3fb_iplan_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun u32 fg = expand_color(rect->color);
379*4882a593Smuzhiyun u8 __iomem *dst1;
380*4882a593Smuzhiyun u32 __iomem *dst;
381*4882a593Smuzhiyun int x, y;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun dst1 = info->screen_base + (rect->dy * info->fix.line_length)
384*4882a593Smuzhiyun + ((rect->dx / 8) * 4);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun for (y = 0; y < rect->height; y++) {
387*4882a593Smuzhiyun dst = (u32 __iomem *) dst1;
388*4882a593Smuzhiyun for (x = 0; x < rect->width; x += 8) {
389*4882a593Smuzhiyun fb_writel(fg, dst++);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun dst1 += info->fix.line_length;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
expand_pixel(u32 c)397*4882a593Smuzhiyun static inline u32 expand_pixel(u32 c)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun return (((c & 1) << 24) | ((c & 2) << 27) | ((c & 4) << 14) | ((c & 8) << 17) |
400*4882a593Smuzhiyun ((c & 16) << 4) | ((c & 32) << 7) | ((c & 64) >> 6) | ((c & 128) >> 3)) * 0xF;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* s3fb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
s3fb_cfb4_imageblit(struct fb_info * info,const struct fb_image * image)404*4882a593Smuzhiyun static void s3fb_cfb4_imageblit(struct fb_info *info, const struct fb_image *image)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun u32 fg = image->fg_color * 0x11111111;
407*4882a593Smuzhiyun u32 bg = image->bg_color * 0x11111111;
408*4882a593Smuzhiyun const u8 *src1, *src;
409*4882a593Smuzhiyun u8 __iomem *dst1;
410*4882a593Smuzhiyun u32 __iomem *dst;
411*4882a593Smuzhiyun u32 val;
412*4882a593Smuzhiyun int x, y;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun src1 = image->data;
415*4882a593Smuzhiyun dst1 = info->screen_base + (image->dy * info->fix.line_length)
416*4882a593Smuzhiyun + ((image->dx / 8) * 4);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun for (y = 0; y < image->height; y++) {
419*4882a593Smuzhiyun src = src1;
420*4882a593Smuzhiyun dst = (u32 __iomem *) dst1;
421*4882a593Smuzhiyun for (x = 0; x < image->width; x += 8) {
422*4882a593Smuzhiyun val = expand_pixel(*(src++));
423*4882a593Smuzhiyun val = (val & fg) | (~val & bg);
424*4882a593Smuzhiyun fb_writel(val, dst++);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun src1 += image->width / 8;
427*4882a593Smuzhiyun dst1 += info->fix.line_length;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
s3fb_imageblit(struct fb_info * info,const struct fb_image * image)431*4882a593Smuzhiyun static void s3fb_imageblit(struct fb_info *info, const struct fb_image *image)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun if ((info->var.bits_per_pixel == 4) && (image->depth == 1)
434*4882a593Smuzhiyun && ((image->width % 8) == 0) && ((image->dx % 8) == 0)) {
435*4882a593Smuzhiyun if (info->fix.type == FB_TYPE_INTERLEAVED_PLANES)
436*4882a593Smuzhiyun s3fb_iplan_imageblit(info, image);
437*4882a593Smuzhiyun else
438*4882a593Smuzhiyun s3fb_cfb4_imageblit(info, image);
439*4882a593Smuzhiyun } else
440*4882a593Smuzhiyun cfb_imageblit(info, image);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
s3fb_fillrect(struct fb_info * info,const struct fb_fillrect * rect)443*4882a593Smuzhiyun static void s3fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun if ((info->var.bits_per_pixel == 4)
446*4882a593Smuzhiyun && ((rect->width % 8) == 0) && ((rect->dx % 8) == 0)
447*4882a593Smuzhiyun && (info->fix.type == FB_TYPE_INTERLEAVED_PLANES))
448*4882a593Smuzhiyun s3fb_iplan_fillrect(info, rect);
449*4882a593Smuzhiyun else
450*4882a593Smuzhiyun cfb_fillrect(info, rect);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun
s3_set_pixclock(struct fb_info * info,u32 pixclock)458*4882a593Smuzhiyun static void s3_set_pixclock(struct fb_info *info, u32 pixclock)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun struct s3fb_info *par = info->par;
461*4882a593Smuzhiyun u16 m, n, r;
462*4882a593Smuzhiyun u8 regval;
463*4882a593Smuzhiyun int rv;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun rv = svga_compute_pll((par->chip == CHIP_365_TRIO3D) ? &s3_trio3d_pll : &s3_pll,
466*4882a593Smuzhiyun 1000000000 / pixclock, &m, &n, &r, info->node);
467*4882a593Smuzhiyun if (rv < 0) {
468*4882a593Smuzhiyun fb_err(info, "cannot set requested pixclock, keeping old value\n");
469*4882a593Smuzhiyun return;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* Set VGA misc register */
473*4882a593Smuzhiyun regval = vga_r(par->state.vgabase, VGA_MIS_R);
474*4882a593Smuzhiyun vga_w(par->state.vgabase, VGA_MIS_W, regval | VGA_MIS_ENB_PLL_LOAD);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* Set S3 clock registers */
477*4882a593Smuzhiyun if (par->chip == CHIP_357_VIRGE_GX2 ||
478*4882a593Smuzhiyun par->chip == CHIP_359_VIRGE_GX2P ||
479*4882a593Smuzhiyun par->chip == CHIP_360_TRIO3D_1X ||
480*4882a593Smuzhiyun par->chip == CHIP_362_TRIO3D_2X ||
481*4882a593Smuzhiyun par->chip == CHIP_368_TRIO3D_2X ||
482*4882a593Smuzhiyun par->chip == CHIP_260_VIRGE_MX) {
483*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x12, (n - 2) | ((r & 3) << 6)); /* n and two bits of r */
484*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x29, r >> 2); /* remaining highest bit of r */
485*4882a593Smuzhiyun } else
486*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x12, (n - 2) | (r << 5));
487*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x13, m - 2);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun udelay(1000);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* Activate clock - write 0, 1, 0 to seq/15 bit 5 */
492*4882a593Smuzhiyun regval = vga_rseq (par->state.vgabase, 0x15); /* | 0x80; */
493*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x15, regval & ~(1<<5));
494*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x15, regval | (1<<5));
495*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x15, regval & ~(1<<5));
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* Open framebuffer */
500*4882a593Smuzhiyun
s3fb_open(struct fb_info * info,int user)501*4882a593Smuzhiyun static int s3fb_open(struct fb_info *info, int user)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct s3fb_info *par = info->par;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
506*4882a593Smuzhiyun if (par->ref_count == 0) {
507*4882a593Smuzhiyun void __iomem *vgabase = par->state.vgabase;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun memset(&(par->state), 0, sizeof(struct vgastate));
510*4882a593Smuzhiyun par->state.vgabase = vgabase;
511*4882a593Smuzhiyun par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS | VGA_SAVE_CMAP;
512*4882a593Smuzhiyun par->state.num_crtc = 0x70;
513*4882a593Smuzhiyun par->state.num_seq = 0x20;
514*4882a593Smuzhiyun save_vga(&(par->state));
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun par->ref_count++;
518*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun return 0;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* Close framebuffer */
524*4882a593Smuzhiyun
s3fb_release(struct fb_info * info,int user)525*4882a593Smuzhiyun static int s3fb_release(struct fb_info *info, int user)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun struct s3fb_info *par = info->par;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
530*4882a593Smuzhiyun if (par->ref_count == 0) {
531*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
532*4882a593Smuzhiyun return -EINVAL;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if (par->ref_count == 1)
536*4882a593Smuzhiyun restore_vga(&(par->state));
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun par->ref_count--;
539*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun return 0;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* Validate passed in var */
545*4882a593Smuzhiyun
s3fb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)546*4882a593Smuzhiyun static int s3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun struct s3fb_info *par = info->par;
549*4882a593Smuzhiyun int rv, mem, step;
550*4882a593Smuzhiyun u16 m, n, r;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* Find appropriate format */
553*4882a593Smuzhiyun rv = svga_match_format (s3fb_formats, var, NULL);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* 32bpp mode is not supported on VIRGE VX,
556*4882a593Smuzhiyun 24bpp is not supported on others */
557*4882a593Smuzhiyun if ((par->chip == CHIP_988_VIRGE_VX) ? (rv == 7) : (rv == 6))
558*4882a593Smuzhiyun rv = -EINVAL;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (rv < 0) {
561*4882a593Smuzhiyun fb_err(info, "unsupported mode requested\n");
562*4882a593Smuzhiyun return rv;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /* Do not allow to have real resoulution larger than virtual */
566*4882a593Smuzhiyun if (var->xres > var->xres_virtual)
567*4882a593Smuzhiyun var->xres_virtual = var->xres;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun if (var->yres > var->yres_virtual)
570*4882a593Smuzhiyun var->yres_virtual = var->yres;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* Round up xres_virtual to have proper alignment of lines */
573*4882a593Smuzhiyun step = s3fb_formats[rv].xresstep - 1;
574*4882a593Smuzhiyun var->xres_virtual = (var->xres_virtual+step) & ~step;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* Check whether have enough memory */
577*4882a593Smuzhiyun mem = ((var->bits_per_pixel * var->xres_virtual) >> 3) * var->yres_virtual;
578*4882a593Smuzhiyun if (mem > info->screen_size) {
579*4882a593Smuzhiyun fb_err(info, "not enough framebuffer memory (%d kB requested , %u kB available)\n",
580*4882a593Smuzhiyun mem >> 10, (unsigned int) (info->screen_size >> 10));
581*4882a593Smuzhiyun return -EINVAL;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun rv = svga_check_timings (&s3_timing_regs, var, info->node);
585*4882a593Smuzhiyun if (rv < 0) {
586*4882a593Smuzhiyun fb_err(info, "invalid timings requested\n");
587*4882a593Smuzhiyun return rv;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun rv = svga_compute_pll(&s3_pll, PICOS2KHZ(var->pixclock), &m, &n, &r,
591*4882a593Smuzhiyun info->node);
592*4882a593Smuzhiyun if (rv < 0) {
593*4882a593Smuzhiyun fb_err(info, "invalid pixclock value requested\n");
594*4882a593Smuzhiyun return rv;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* Set video mode from par */
601*4882a593Smuzhiyun
s3fb_set_par(struct fb_info * info)602*4882a593Smuzhiyun static int s3fb_set_par(struct fb_info *info)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun struct s3fb_info *par = info->par;
605*4882a593Smuzhiyun u32 value, mode, hmul, offset_value, screen_size, multiplex, dbytes;
606*4882a593Smuzhiyun u32 bpp = info->var.bits_per_pixel;
607*4882a593Smuzhiyun u32 htotal, hsstart;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (bpp != 0) {
610*4882a593Smuzhiyun info->fix.ypanstep = 1;
611*4882a593Smuzhiyun info->fix.line_length = (info->var.xres_virtual * bpp) / 8;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun info->flags &= ~FBINFO_MISC_TILEBLITTING;
614*4882a593Smuzhiyun info->tileops = NULL;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
617*4882a593Smuzhiyun info->pixmap.blit_x = (bpp == 4) ? (1 << (8 - 1)) : (~(u32)0);
618*4882a593Smuzhiyun info->pixmap.blit_y = ~(u32)0;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun offset_value = (info->var.xres_virtual * bpp) / 64;
621*4882a593Smuzhiyun screen_size = info->var.yres_virtual * info->fix.line_length;
622*4882a593Smuzhiyun } else {
623*4882a593Smuzhiyun info->fix.ypanstep = 16;
624*4882a593Smuzhiyun info->fix.line_length = 0;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun info->flags |= FBINFO_MISC_TILEBLITTING;
627*4882a593Smuzhiyun info->tileops = fasttext ? &s3fb_fast_tile_ops : &s3fb_tile_ops;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* supports 8x16 tiles only */
630*4882a593Smuzhiyun info->pixmap.blit_x = 1 << (8 - 1);
631*4882a593Smuzhiyun info->pixmap.blit_y = 1 << (16 - 1);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun offset_value = info->var.xres_virtual / 16;
634*4882a593Smuzhiyun screen_size = (info->var.xres_virtual * info->var.yres_virtual) / 64;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun info->var.xoffset = 0;
638*4882a593Smuzhiyun info->var.yoffset = 0;
639*4882a593Smuzhiyun info->var.activate = FB_ACTIVATE_NOW;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* Unlock registers */
642*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x38, 0x48);
643*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x39, 0xA5);
644*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x08, 0x06);
645*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x11, 0x00, 0x80);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* Blank screen and turn off sync */
648*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
649*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x17, 0x00, 0x80);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* Set default values */
652*4882a593Smuzhiyun svga_set_default_gfx_regs(par->state.vgabase);
653*4882a593Smuzhiyun svga_set_default_atc_regs(par->state.vgabase);
654*4882a593Smuzhiyun svga_set_default_seq_regs(par->state.vgabase);
655*4882a593Smuzhiyun svga_set_default_crt_regs(par->state.vgabase);
656*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, s3_line_compare_regs, 0xFFFFFFFF);
657*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, s3_start_address_regs, 0);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* S3 specific initialization */
660*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x58, 0x10, 0x10); /* enable linear framebuffer */
661*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x31, 0x08, 0x08); /* enable sequencer access to framebuffer above 256 kB */
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* svga_wcrt_mask(par->state.vgabase, 0x33, 0x08, 0x08); */ /* DDR ? */
664*4882a593Smuzhiyun /* svga_wcrt_mask(par->state.vgabase, 0x43, 0x01, 0x01); */ /* DDR ? */
665*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x33, 0x00, 0x08); /* no DDR ? */
666*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x43, 0x00, 0x01); /* no DDR ? */
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x5D, 0x00, 0x28); /* Clear strange HSlen bits */
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* svga_wcrt_mask(par->state.vgabase, 0x58, 0x03, 0x03); */
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /* svga_wcrt_mask(par->state.vgabase, 0x53, 0x12, 0x13); */ /* enable MMIO */
673*4882a593Smuzhiyun /* svga_wcrt_mask(par->state.vgabase, 0x40, 0x08, 0x08); */ /* enable write buffer */
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* Set the offset register */
677*4882a593Smuzhiyun fb_dbg(info, "offset register : %d\n", offset_value);
678*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, s3_offset_regs, offset_value);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (par->chip != CHIP_357_VIRGE_GX2 &&
681*4882a593Smuzhiyun par->chip != CHIP_359_VIRGE_GX2P &&
682*4882a593Smuzhiyun par->chip != CHIP_360_TRIO3D_1X &&
683*4882a593Smuzhiyun par->chip != CHIP_362_TRIO3D_2X &&
684*4882a593Smuzhiyun par->chip != CHIP_368_TRIO3D_2X &&
685*4882a593Smuzhiyun par->chip != CHIP_260_VIRGE_MX) {
686*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x54, 0x18); /* M parameter */
687*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x60, 0xff); /* N parameter */
688*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x61, 0xff); /* L parameter */
689*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x62, 0xff); /* L parameter */
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x3A, 0x35);
693*4882a593Smuzhiyun svga_wattr(par->state.vgabase, 0x33, 0x00);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (info->var.vmode & FB_VMODE_DOUBLE)
696*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x09, 0x80, 0x80);
697*4882a593Smuzhiyun else
698*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x09, 0x00, 0x80);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (info->var.vmode & FB_VMODE_INTERLACED)
701*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x42, 0x20, 0x20);
702*4882a593Smuzhiyun else
703*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x42, 0x00, 0x20);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* Disable hardware graphics cursor */
706*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x45, 0x00, 0x01);
707*4882a593Smuzhiyun /* Disable Streams engine */
708*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0x0C);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun mode = svga_match_format(s3fb_formats, &(info->var), &(info->fix));
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /* S3 virge DX hack */
713*4882a593Smuzhiyun if (par->chip == CHIP_375_VIRGE_DX) {
714*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x86, 0x80);
715*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x90, 0x00);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /* S3 virge VX hack */
719*4882a593Smuzhiyun if (par->chip == CHIP_988_VIRGE_VX) {
720*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x50, 0x00);
721*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x67, 0x50);
722*4882a593Smuzhiyun msleep(10); /* screen remains blank sometimes without this */
723*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x63, (mode <= 2) ? 0x90 : 0x09);
724*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x66, 0x90);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if (par->chip == CHIP_357_VIRGE_GX2 ||
728*4882a593Smuzhiyun par->chip == CHIP_359_VIRGE_GX2P ||
729*4882a593Smuzhiyun par->chip == CHIP_360_TRIO3D_1X ||
730*4882a593Smuzhiyun par->chip == CHIP_362_TRIO3D_2X ||
731*4882a593Smuzhiyun par->chip == CHIP_368_TRIO3D_2X ||
732*4882a593Smuzhiyun par->chip == CHIP_365_TRIO3D ||
733*4882a593Smuzhiyun par->chip == CHIP_375_VIRGE_DX ||
734*4882a593Smuzhiyun par->chip == CHIP_385_VIRGE_GX ||
735*4882a593Smuzhiyun par->chip == CHIP_260_VIRGE_MX) {
736*4882a593Smuzhiyun dbytes = info->var.xres * ((bpp+7)/8);
737*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x91, (dbytes + 7) / 8);
738*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x90, (((dbytes + 7) / 8) >> 8) | 0x80);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x66, 0x81);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun if (par->chip == CHIP_357_VIRGE_GX2 ||
744*4882a593Smuzhiyun par->chip == CHIP_359_VIRGE_GX2P ||
745*4882a593Smuzhiyun par->chip == CHIP_360_TRIO3D_1X ||
746*4882a593Smuzhiyun par->chip == CHIP_362_TRIO3D_2X ||
747*4882a593Smuzhiyun par->chip == CHIP_368_TRIO3D_2X ||
748*4882a593Smuzhiyun par->chip == CHIP_260_VIRGE_MX)
749*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x34, 0x00);
750*4882a593Smuzhiyun else /* enable Data Transfer Position Control (DTPC) */
751*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x34, 0x10);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x31, 0x00, 0x40);
754*4882a593Smuzhiyun multiplex = 0;
755*4882a593Smuzhiyun hmul = 1;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* Set mode-specific register values */
758*4882a593Smuzhiyun switch (mode) {
759*4882a593Smuzhiyun case 0:
760*4882a593Smuzhiyun fb_dbg(info, "text mode\n");
761*4882a593Smuzhiyun svga_set_textmode_vga_regs(par->state.vgabase);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* Set additional registers like in 8-bit mode */
764*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
765*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /* Disable enhanced mode */
768*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x3A, 0x00, 0x30);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun if (fasttext) {
771*4882a593Smuzhiyun fb_dbg(info, "high speed text mode set\n");
772*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x31, 0x40, 0x40);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun break;
775*4882a593Smuzhiyun case 1:
776*4882a593Smuzhiyun fb_dbg(info, "4 bit pseudocolor\n");
777*4882a593Smuzhiyun vga_wgfx(par->state.vgabase, VGA_GFX_MODE, 0x40);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* Set additional registers like in 8-bit mode */
780*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
781*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* disable enhanced mode */
784*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x3A, 0x00, 0x30);
785*4882a593Smuzhiyun break;
786*4882a593Smuzhiyun case 2:
787*4882a593Smuzhiyun fb_dbg(info, "4 bit pseudocolor, planar\n");
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /* Set additional registers like in 8-bit mode */
790*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
791*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /* disable enhanced mode */
794*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x3A, 0x00, 0x30);
795*4882a593Smuzhiyun break;
796*4882a593Smuzhiyun case 3:
797*4882a593Smuzhiyun fb_dbg(info, "8 bit pseudocolor\n");
798*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
799*4882a593Smuzhiyun if (info->var.pixclock > 20000 ||
800*4882a593Smuzhiyun par->chip == CHIP_357_VIRGE_GX2 ||
801*4882a593Smuzhiyun par->chip == CHIP_359_VIRGE_GX2P ||
802*4882a593Smuzhiyun par->chip == CHIP_360_TRIO3D_1X ||
803*4882a593Smuzhiyun par->chip == CHIP_362_TRIO3D_2X ||
804*4882a593Smuzhiyun par->chip == CHIP_368_TRIO3D_2X ||
805*4882a593Smuzhiyun par->chip == CHIP_260_VIRGE_MX)
806*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
807*4882a593Smuzhiyun else {
808*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x10, 0xF0);
809*4882a593Smuzhiyun multiplex = 1;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun break;
812*4882a593Smuzhiyun case 4:
813*4882a593Smuzhiyun fb_dbg(info, "5/5/5 truecolor\n");
814*4882a593Smuzhiyun if (par->chip == CHIP_988_VIRGE_VX) {
815*4882a593Smuzhiyun if (info->var.pixclock > 20000)
816*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x20, 0xF0);
817*4882a593Smuzhiyun else
818*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x30, 0xF0);
819*4882a593Smuzhiyun } else if (par->chip == CHIP_365_TRIO3D) {
820*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
821*4882a593Smuzhiyun if (info->var.pixclock > 8695) {
822*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x30, 0xF0);
823*4882a593Smuzhiyun hmul = 2;
824*4882a593Smuzhiyun } else {
825*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x20, 0xF0);
826*4882a593Smuzhiyun multiplex = 1;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun } else {
829*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
830*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x30, 0xF0);
831*4882a593Smuzhiyun if (par->chip != CHIP_357_VIRGE_GX2 &&
832*4882a593Smuzhiyun par->chip != CHIP_359_VIRGE_GX2P &&
833*4882a593Smuzhiyun par->chip != CHIP_360_TRIO3D_1X &&
834*4882a593Smuzhiyun par->chip != CHIP_362_TRIO3D_2X &&
835*4882a593Smuzhiyun par->chip != CHIP_368_TRIO3D_2X &&
836*4882a593Smuzhiyun par->chip != CHIP_260_VIRGE_MX)
837*4882a593Smuzhiyun hmul = 2;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun break;
840*4882a593Smuzhiyun case 5:
841*4882a593Smuzhiyun fb_dbg(info, "5/6/5 truecolor\n");
842*4882a593Smuzhiyun if (par->chip == CHIP_988_VIRGE_VX) {
843*4882a593Smuzhiyun if (info->var.pixclock > 20000)
844*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x40, 0xF0);
845*4882a593Smuzhiyun else
846*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x50, 0xF0);
847*4882a593Smuzhiyun } else if (par->chip == CHIP_365_TRIO3D) {
848*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
849*4882a593Smuzhiyun if (info->var.pixclock > 8695) {
850*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x50, 0xF0);
851*4882a593Smuzhiyun hmul = 2;
852*4882a593Smuzhiyun } else {
853*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x40, 0xF0);
854*4882a593Smuzhiyun multiplex = 1;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun } else {
857*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
858*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0x50, 0xF0);
859*4882a593Smuzhiyun if (par->chip != CHIP_357_VIRGE_GX2 &&
860*4882a593Smuzhiyun par->chip != CHIP_359_VIRGE_GX2P &&
861*4882a593Smuzhiyun par->chip != CHIP_360_TRIO3D_1X &&
862*4882a593Smuzhiyun par->chip != CHIP_362_TRIO3D_2X &&
863*4882a593Smuzhiyun par->chip != CHIP_368_TRIO3D_2X &&
864*4882a593Smuzhiyun par->chip != CHIP_260_VIRGE_MX)
865*4882a593Smuzhiyun hmul = 2;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun break;
868*4882a593Smuzhiyun case 6:
869*4882a593Smuzhiyun /* VIRGE VX case */
870*4882a593Smuzhiyun fb_dbg(info, "8/8/8 truecolor\n");
871*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0xD0, 0xF0);
872*4882a593Smuzhiyun break;
873*4882a593Smuzhiyun case 7:
874*4882a593Smuzhiyun fb_dbg(info, "8/8/8/8 truecolor\n");
875*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x50, 0x30, 0x30);
876*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x67, 0xD0, 0xF0);
877*4882a593Smuzhiyun break;
878*4882a593Smuzhiyun default:
879*4882a593Smuzhiyun fb_err(info, "unsupported mode - bug\n");
880*4882a593Smuzhiyun return -EINVAL;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun if (par->chip != CHIP_988_VIRGE_VX) {
884*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x15, multiplex ? 0x10 : 0x00, 0x10);
885*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x18, multiplex ? 0x80 : 0x00, 0x80);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun s3_set_pixclock(info, info->var.pixclock);
889*4882a593Smuzhiyun svga_set_timings(par->state.vgabase, &s3_timing_regs, &(info->var), hmul, 1,
890*4882a593Smuzhiyun (info->var.vmode & FB_VMODE_DOUBLE) ? 2 : 1,
891*4882a593Smuzhiyun (info->var.vmode & FB_VMODE_INTERLACED) ? 2 : 1,
892*4882a593Smuzhiyun hmul, info->node);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* Set interlaced mode start/end register */
895*4882a593Smuzhiyun htotal = info->var.xres + info->var.left_margin + info->var.right_margin + info->var.hsync_len;
896*4882a593Smuzhiyun htotal = ((htotal * hmul) / 8) - 5;
897*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x3C, (htotal + 1) / 2);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* Set Data Transfer Position */
900*4882a593Smuzhiyun hsstart = ((info->var.xres + info->var.right_margin) * hmul) / 8;
901*4882a593Smuzhiyun /* + 2 is needed for Virge/VX, does no harm on other cards */
902*4882a593Smuzhiyun value = clamp((htotal + hsstart + 1) / 2 + 2, hsstart + 4, htotal + 1);
903*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, s3_dtpc_regs, value);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun if (screen_size > info->screen_size)
906*4882a593Smuzhiyun screen_size = info->screen_size;
907*4882a593Smuzhiyun memset_io(info->screen_base, 0x00, screen_size);
908*4882a593Smuzhiyun /* Device and screen back on */
909*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x17, 0x80, 0x80);
910*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* Set a colour register */
916*4882a593Smuzhiyun
s3fb_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int transp,struct fb_info * fb)917*4882a593Smuzhiyun static int s3fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
918*4882a593Smuzhiyun u_int transp, struct fb_info *fb)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun switch (fb->var.bits_per_pixel) {
921*4882a593Smuzhiyun case 0:
922*4882a593Smuzhiyun case 4:
923*4882a593Smuzhiyun if (regno >= 16)
924*4882a593Smuzhiyun return -EINVAL;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun if ((fb->var.bits_per_pixel == 4) &&
927*4882a593Smuzhiyun (fb->var.nonstd == 0)) {
928*4882a593Smuzhiyun outb(0xF0, VGA_PEL_MSK);
929*4882a593Smuzhiyun outb(regno*16, VGA_PEL_IW);
930*4882a593Smuzhiyun } else {
931*4882a593Smuzhiyun outb(0x0F, VGA_PEL_MSK);
932*4882a593Smuzhiyun outb(regno, VGA_PEL_IW);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun outb(red >> 10, VGA_PEL_D);
935*4882a593Smuzhiyun outb(green >> 10, VGA_PEL_D);
936*4882a593Smuzhiyun outb(blue >> 10, VGA_PEL_D);
937*4882a593Smuzhiyun break;
938*4882a593Smuzhiyun case 8:
939*4882a593Smuzhiyun if (regno >= 256)
940*4882a593Smuzhiyun return -EINVAL;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun outb(0xFF, VGA_PEL_MSK);
943*4882a593Smuzhiyun outb(regno, VGA_PEL_IW);
944*4882a593Smuzhiyun outb(red >> 10, VGA_PEL_D);
945*4882a593Smuzhiyun outb(green >> 10, VGA_PEL_D);
946*4882a593Smuzhiyun outb(blue >> 10, VGA_PEL_D);
947*4882a593Smuzhiyun break;
948*4882a593Smuzhiyun case 16:
949*4882a593Smuzhiyun if (regno >= 16)
950*4882a593Smuzhiyun return 0;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun if (fb->var.green.length == 5)
953*4882a593Smuzhiyun ((u32*)fb->pseudo_palette)[regno] = ((red & 0xF800) >> 1) |
954*4882a593Smuzhiyun ((green & 0xF800) >> 6) | ((blue & 0xF800) >> 11);
955*4882a593Smuzhiyun else if (fb->var.green.length == 6)
956*4882a593Smuzhiyun ((u32*)fb->pseudo_palette)[regno] = (red & 0xF800) |
957*4882a593Smuzhiyun ((green & 0xFC00) >> 5) | ((blue & 0xF800) >> 11);
958*4882a593Smuzhiyun else return -EINVAL;
959*4882a593Smuzhiyun break;
960*4882a593Smuzhiyun case 24:
961*4882a593Smuzhiyun case 32:
962*4882a593Smuzhiyun if (regno >= 16)
963*4882a593Smuzhiyun return 0;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun ((u32*)fb->pseudo_palette)[regno] = ((red & 0xFF00) << 8) |
966*4882a593Smuzhiyun (green & 0xFF00) | ((blue & 0xFF00) >> 8);
967*4882a593Smuzhiyun break;
968*4882a593Smuzhiyun default:
969*4882a593Smuzhiyun return -EINVAL;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun return 0;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* Set the display blanking state */
977*4882a593Smuzhiyun
s3fb_blank(int blank_mode,struct fb_info * info)978*4882a593Smuzhiyun static int s3fb_blank(int blank_mode, struct fb_info *info)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun struct s3fb_info *par = info->par;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun switch (blank_mode) {
983*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
984*4882a593Smuzhiyun fb_dbg(info, "unblank\n");
985*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x56, 0x00, 0x06);
986*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
987*4882a593Smuzhiyun break;
988*4882a593Smuzhiyun case FB_BLANK_NORMAL:
989*4882a593Smuzhiyun fb_dbg(info, "blank\n");
990*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x56, 0x00, 0x06);
991*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
992*4882a593Smuzhiyun break;
993*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
994*4882a593Smuzhiyun fb_dbg(info, "hsync\n");
995*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x56, 0x02, 0x06);
996*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
997*4882a593Smuzhiyun break;
998*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
999*4882a593Smuzhiyun fb_dbg(info, "vsync\n");
1000*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x56, 0x04, 0x06);
1001*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
1002*4882a593Smuzhiyun break;
1003*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
1004*4882a593Smuzhiyun fb_dbg(info, "sync down\n");
1005*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x56, 0x06, 0x06);
1006*4882a593Smuzhiyun svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
1007*4882a593Smuzhiyun break;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /* Pan the display */
1015*4882a593Smuzhiyun
s3fb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)1016*4882a593Smuzhiyun static int s3fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun struct s3fb_info *par = info->par;
1019*4882a593Smuzhiyun unsigned int offset;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* Calculate the offset */
1022*4882a593Smuzhiyun if (info->var.bits_per_pixel == 0) {
1023*4882a593Smuzhiyun offset = (var->yoffset / 16) * (info->var.xres_virtual / 2)
1024*4882a593Smuzhiyun + (var->xoffset / 2);
1025*4882a593Smuzhiyun offset = offset >> 2;
1026*4882a593Smuzhiyun } else {
1027*4882a593Smuzhiyun offset = (var->yoffset * info->fix.line_length) +
1028*4882a593Smuzhiyun (var->xoffset * info->var.bits_per_pixel / 8);
1029*4882a593Smuzhiyun offset = offset >> 2;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /* Set the offset */
1033*4882a593Smuzhiyun svga_wcrt_multi(par->state.vgabase, s3_start_address_regs, offset);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun return 0;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* Frame buffer operations */
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun static const struct fb_ops s3fb_ops = {
1043*4882a593Smuzhiyun .owner = THIS_MODULE,
1044*4882a593Smuzhiyun .fb_open = s3fb_open,
1045*4882a593Smuzhiyun .fb_release = s3fb_release,
1046*4882a593Smuzhiyun .fb_check_var = s3fb_check_var,
1047*4882a593Smuzhiyun .fb_set_par = s3fb_set_par,
1048*4882a593Smuzhiyun .fb_setcolreg = s3fb_setcolreg,
1049*4882a593Smuzhiyun .fb_blank = s3fb_blank,
1050*4882a593Smuzhiyun .fb_pan_display = s3fb_pan_display,
1051*4882a593Smuzhiyun .fb_fillrect = s3fb_fillrect,
1052*4882a593Smuzhiyun .fb_copyarea = cfb_copyarea,
1053*4882a593Smuzhiyun .fb_imageblit = s3fb_imageblit,
1054*4882a593Smuzhiyun .fb_get_caps = svga_get_caps,
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
1058*4882a593Smuzhiyun
s3_identification(struct s3fb_info * par)1059*4882a593Smuzhiyun static int s3_identification(struct s3fb_info *par)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun int chip = par->chip;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun if (chip == CHIP_XXX_TRIO) {
1064*4882a593Smuzhiyun u8 cr30 = vga_rcrt(par->state.vgabase, 0x30);
1065*4882a593Smuzhiyun u8 cr2e = vga_rcrt(par->state.vgabase, 0x2e);
1066*4882a593Smuzhiyun u8 cr2f = vga_rcrt(par->state.vgabase, 0x2f);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun if ((cr30 == 0xE0) || (cr30 == 0xE1)) {
1069*4882a593Smuzhiyun if (cr2e == 0x10)
1070*4882a593Smuzhiyun return CHIP_732_TRIO32;
1071*4882a593Smuzhiyun if (cr2e == 0x11) {
1072*4882a593Smuzhiyun if (! (cr2f & 0x40))
1073*4882a593Smuzhiyun return CHIP_764_TRIO64;
1074*4882a593Smuzhiyun else
1075*4882a593Smuzhiyun return CHIP_765_TRIO64VP;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun if (chip == CHIP_XXX_TRIO64V2_DXGX) {
1081*4882a593Smuzhiyun u8 cr6f = vga_rcrt(par->state.vgabase, 0x6f);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun if (! (cr6f & 0x01))
1084*4882a593Smuzhiyun return CHIP_775_TRIO64V2_DX;
1085*4882a593Smuzhiyun else
1086*4882a593Smuzhiyun return CHIP_785_TRIO64V2_GX;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun if (chip == CHIP_XXX_VIRGE_DXGX) {
1090*4882a593Smuzhiyun u8 cr6f = vga_rcrt(par->state.vgabase, 0x6f);
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun if (! (cr6f & 0x01))
1093*4882a593Smuzhiyun return CHIP_375_VIRGE_DX;
1094*4882a593Smuzhiyun else
1095*4882a593Smuzhiyun return CHIP_385_VIRGE_GX;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (chip == CHIP_36X_TRIO3D_1X_2X) {
1099*4882a593Smuzhiyun switch (vga_rcrt(par->state.vgabase, 0x2f)) {
1100*4882a593Smuzhiyun case 0x00:
1101*4882a593Smuzhiyun return CHIP_360_TRIO3D_1X;
1102*4882a593Smuzhiyun case 0x01:
1103*4882a593Smuzhiyun return CHIP_362_TRIO3D_2X;
1104*4882a593Smuzhiyun case 0x02:
1105*4882a593Smuzhiyun return CHIP_368_TRIO3D_2X;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun return CHIP_UNKNOWN;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* PCI probe */
1114*4882a593Smuzhiyun
s3_pci_probe(struct pci_dev * dev,const struct pci_device_id * id)1115*4882a593Smuzhiyun static int s3_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun struct pci_bus_region bus_reg;
1118*4882a593Smuzhiyun struct resource vga_res;
1119*4882a593Smuzhiyun struct fb_info *info;
1120*4882a593Smuzhiyun struct s3fb_info *par;
1121*4882a593Smuzhiyun int rc;
1122*4882a593Smuzhiyun u8 regval, cr38, cr39;
1123*4882a593Smuzhiyun bool found = false;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun /* Ignore secondary VGA device because there is no VGA arbitration */
1126*4882a593Smuzhiyun if (! svga_primary_device(dev)) {
1127*4882a593Smuzhiyun dev_info(&(dev->dev), "ignoring secondary device\n");
1128*4882a593Smuzhiyun return -ENODEV;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* Allocate and fill driver data structure */
1132*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct s3fb_info), &(dev->dev));
1133*4882a593Smuzhiyun if (!info)
1134*4882a593Smuzhiyun return -ENOMEM;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun par = info->par;
1137*4882a593Smuzhiyun mutex_init(&par->open_lock);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun info->flags = FBINFO_PARTIAL_PAN_OK | FBINFO_HWACCEL_YPAN;
1140*4882a593Smuzhiyun info->fbops = &s3fb_ops;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* Prepare PCI device */
1143*4882a593Smuzhiyun rc = pci_enable_device(dev);
1144*4882a593Smuzhiyun if (rc < 0) {
1145*4882a593Smuzhiyun dev_err(info->device, "cannot enable PCI device\n");
1146*4882a593Smuzhiyun goto err_enable_device;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun rc = pci_request_regions(dev, "s3fb");
1150*4882a593Smuzhiyun if (rc < 0) {
1151*4882a593Smuzhiyun dev_err(info->device, "cannot reserve framebuffer region\n");
1152*4882a593Smuzhiyun goto err_request_regions;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun info->fix.smem_start = pci_resource_start(dev, 0);
1157*4882a593Smuzhiyun info->fix.smem_len = pci_resource_len(dev, 0);
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun /* Map physical IO memory address into kernel space */
1160*4882a593Smuzhiyun info->screen_base = pci_iomap_wc(dev, 0, 0);
1161*4882a593Smuzhiyun if (! info->screen_base) {
1162*4882a593Smuzhiyun rc = -ENOMEM;
1163*4882a593Smuzhiyun dev_err(info->device, "iomap for framebuffer failed\n");
1164*4882a593Smuzhiyun goto err_iomap;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun bus_reg.start = 0;
1168*4882a593Smuzhiyun bus_reg.end = 64 * 1024;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun vga_res.flags = IORESOURCE_IO;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun pcibios_bus_to_resource(dev->bus, &vga_res, &bus_reg);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun par->state.vgabase = (void __iomem *) (unsigned long) vga_res.start;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /* Unlock regs */
1177*4882a593Smuzhiyun cr38 = vga_rcrt(par->state.vgabase, 0x38);
1178*4882a593Smuzhiyun cr39 = vga_rcrt(par->state.vgabase, 0x39);
1179*4882a593Smuzhiyun vga_wseq(par->state.vgabase, 0x08, 0x06);
1180*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x38, 0x48);
1181*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x39, 0xA5);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* Identify chip type */
1184*4882a593Smuzhiyun par->chip = id->driver_data & CHIP_MASK;
1185*4882a593Smuzhiyun par->rev = vga_rcrt(par->state.vgabase, 0x2f);
1186*4882a593Smuzhiyun if (par->chip & CHIP_UNDECIDED_FLAG)
1187*4882a593Smuzhiyun par->chip = s3_identification(par);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /* Find how many physical memory there is on card */
1190*4882a593Smuzhiyun /* 0x36 register is accessible even if other registers are locked */
1191*4882a593Smuzhiyun regval = vga_rcrt(par->state.vgabase, 0x36);
1192*4882a593Smuzhiyun if (par->chip == CHIP_360_TRIO3D_1X ||
1193*4882a593Smuzhiyun par->chip == CHIP_362_TRIO3D_2X ||
1194*4882a593Smuzhiyun par->chip == CHIP_368_TRIO3D_2X ||
1195*4882a593Smuzhiyun par->chip == CHIP_365_TRIO3D) {
1196*4882a593Smuzhiyun switch ((regval & 0xE0) >> 5) {
1197*4882a593Smuzhiyun case 0: /* 8MB -- only 4MB usable for display */
1198*4882a593Smuzhiyun case 1: /* 4MB with 32-bit bus */
1199*4882a593Smuzhiyun case 2: /* 4MB */
1200*4882a593Smuzhiyun info->screen_size = 4 << 20;
1201*4882a593Smuzhiyun break;
1202*4882a593Smuzhiyun case 4: /* 2MB on 365 Trio3D */
1203*4882a593Smuzhiyun case 6: /* 2MB */
1204*4882a593Smuzhiyun info->screen_size = 2 << 20;
1205*4882a593Smuzhiyun break;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun } else if (par->chip == CHIP_357_VIRGE_GX2 ||
1208*4882a593Smuzhiyun par->chip == CHIP_359_VIRGE_GX2P ||
1209*4882a593Smuzhiyun par->chip == CHIP_260_VIRGE_MX) {
1210*4882a593Smuzhiyun switch ((regval & 0xC0) >> 6) {
1211*4882a593Smuzhiyun case 1: /* 4MB */
1212*4882a593Smuzhiyun info->screen_size = 4 << 20;
1213*4882a593Smuzhiyun break;
1214*4882a593Smuzhiyun case 3: /* 2MB */
1215*4882a593Smuzhiyun info->screen_size = 2 << 20;
1216*4882a593Smuzhiyun break;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun } else if (par->chip == CHIP_988_VIRGE_VX) {
1219*4882a593Smuzhiyun switch ((regval & 0x60) >> 5) {
1220*4882a593Smuzhiyun case 0: /* 2MB */
1221*4882a593Smuzhiyun info->screen_size = 2 << 20;
1222*4882a593Smuzhiyun break;
1223*4882a593Smuzhiyun case 1: /* 4MB */
1224*4882a593Smuzhiyun info->screen_size = 4 << 20;
1225*4882a593Smuzhiyun break;
1226*4882a593Smuzhiyun case 2: /* 6MB */
1227*4882a593Smuzhiyun info->screen_size = 6 << 20;
1228*4882a593Smuzhiyun break;
1229*4882a593Smuzhiyun case 3: /* 8MB */
1230*4882a593Smuzhiyun info->screen_size = 8 << 20;
1231*4882a593Smuzhiyun break;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun /* off-screen memory */
1234*4882a593Smuzhiyun regval = vga_rcrt(par->state.vgabase, 0x37);
1235*4882a593Smuzhiyun switch ((regval & 0x60) >> 5) {
1236*4882a593Smuzhiyun case 1: /* 4MB */
1237*4882a593Smuzhiyun info->screen_size -= 4 << 20;
1238*4882a593Smuzhiyun break;
1239*4882a593Smuzhiyun case 2: /* 2MB */
1240*4882a593Smuzhiyun info->screen_size -= 2 << 20;
1241*4882a593Smuzhiyun break;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun } else
1244*4882a593Smuzhiyun info->screen_size = s3_memsizes[regval >> 5] << 10;
1245*4882a593Smuzhiyun info->fix.smem_len = info->screen_size;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun /* Find MCLK frequency */
1248*4882a593Smuzhiyun regval = vga_rseq(par->state.vgabase, 0x10);
1249*4882a593Smuzhiyun par->mclk_freq = ((vga_rseq(par->state.vgabase, 0x11) + 2) * 14318) / ((regval & 0x1F) + 2);
1250*4882a593Smuzhiyun par->mclk_freq = par->mclk_freq >> (regval >> 5);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun /* Restore locks */
1253*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x38, cr38);
1254*4882a593Smuzhiyun vga_wcrt(par->state.vgabase, 0x39, cr39);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun strcpy(info->fix.id, s3_names [par->chip]);
1257*4882a593Smuzhiyun info->fix.mmio_start = 0;
1258*4882a593Smuzhiyun info->fix.mmio_len = 0;
1259*4882a593Smuzhiyun info->fix.type = FB_TYPE_PACKED_PIXELS;
1260*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
1261*4882a593Smuzhiyun info->fix.ypanstep = 0;
1262*4882a593Smuzhiyun info->fix.accel = FB_ACCEL_NONE;
1263*4882a593Smuzhiyun info->pseudo_palette = (void*) (par->pseudo_palette);
1264*4882a593Smuzhiyun info->var.bits_per_pixel = 8;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun #ifdef CONFIG_FB_S3_DDC
1267*4882a593Smuzhiyun /* Enable MMIO if needed */
1268*4882a593Smuzhiyun if (s3fb_ddc_needs_mmio(par->chip)) {
1269*4882a593Smuzhiyun par->mmio = ioremap(info->fix.smem_start + MMIO_OFFSET, MMIO_SIZE);
1270*4882a593Smuzhiyun if (par->mmio)
1271*4882a593Smuzhiyun svga_wcrt_mask(par->state.vgabase, 0x53, 0x08, 0x08); /* enable MMIO */
1272*4882a593Smuzhiyun else
1273*4882a593Smuzhiyun dev_err(info->device, "unable to map MMIO at 0x%lx, disabling DDC",
1274*4882a593Smuzhiyun info->fix.smem_start + MMIO_OFFSET);
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun if (!s3fb_ddc_needs_mmio(par->chip) || par->mmio)
1277*4882a593Smuzhiyun if (s3fb_setup_ddc_bus(info) == 0) {
1278*4882a593Smuzhiyun u8 *edid = fb_ddc_read(&par->ddc_adapter);
1279*4882a593Smuzhiyun par->ddc_registered = true;
1280*4882a593Smuzhiyun if (edid) {
1281*4882a593Smuzhiyun fb_edid_to_monspecs(edid, &info->monspecs);
1282*4882a593Smuzhiyun kfree(edid);
1283*4882a593Smuzhiyun if (!info->monspecs.modedb)
1284*4882a593Smuzhiyun dev_err(info->device, "error getting mode database\n");
1285*4882a593Smuzhiyun else {
1286*4882a593Smuzhiyun const struct fb_videomode *m;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun fb_videomode_to_modelist(info->monspecs.modedb,
1289*4882a593Smuzhiyun info->monspecs.modedb_len,
1290*4882a593Smuzhiyun &info->modelist);
1291*4882a593Smuzhiyun m = fb_find_best_display(&info->monspecs, &info->modelist);
1292*4882a593Smuzhiyun if (m) {
1293*4882a593Smuzhiyun fb_videomode_to_var(&info->var, m);
1294*4882a593Smuzhiyun /* fill all other info->var's fields */
1295*4882a593Smuzhiyun if (s3fb_check_var(&info->var, info) == 0)
1296*4882a593Smuzhiyun found = true;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun #endif
1302*4882a593Smuzhiyun if (!mode_option && !found)
1303*4882a593Smuzhiyun mode_option = "640x480-8@60";
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun /* Prepare startup mode */
1306*4882a593Smuzhiyun if (mode_option) {
1307*4882a593Smuzhiyun rc = fb_find_mode(&info->var, info, mode_option,
1308*4882a593Smuzhiyun info->monspecs.modedb, info->monspecs.modedb_len,
1309*4882a593Smuzhiyun NULL, info->var.bits_per_pixel);
1310*4882a593Smuzhiyun if (!rc || rc == 4) {
1311*4882a593Smuzhiyun rc = -EINVAL;
1312*4882a593Smuzhiyun dev_err(info->device, "mode %s not found\n", mode_option);
1313*4882a593Smuzhiyun fb_destroy_modedb(info->monspecs.modedb);
1314*4882a593Smuzhiyun info->monspecs.modedb = NULL;
1315*4882a593Smuzhiyun goto err_find_mode;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun fb_destroy_modedb(info->monspecs.modedb);
1320*4882a593Smuzhiyun info->monspecs.modedb = NULL;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun /* maximize virtual vertical size for fast scrolling */
1323*4882a593Smuzhiyun info->var.yres_virtual = info->fix.smem_len * 8 /
1324*4882a593Smuzhiyun (info->var.bits_per_pixel * info->var.xres_virtual);
1325*4882a593Smuzhiyun if (info->var.yres_virtual < info->var.yres) {
1326*4882a593Smuzhiyun dev_err(info->device, "virtual vertical size smaller than real\n");
1327*4882a593Smuzhiyun rc = -EINVAL;
1328*4882a593Smuzhiyun goto err_find_mode;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun rc = fb_alloc_cmap(&info->cmap, 256, 0);
1332*4882a593Smuzhiyun if (rc < 0) {
1333*4882a593Smuzhiyun dev_err(info->device, "cannot allocate colormap\n");
1334*4882a593Smuzhiyun goto err_alloc_cmap;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun rc = register_framebuffer(info);
1338*4882a593Smuzhiyun if (rc < 0) {
1339*4882a593Smuzhiyun dev_err(info->device, "cannot register framebuffer\n");
1340*4882a593Smuzhiyun goto err_reg_fb;
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun fb_info(info, "%s on %s, %d MB RAM, %d MHz MCLK\n",
1344*4882a593Smuzhiyun info->fix.id, pci_name(dev),
1345*4882a593Smuzhiyun info->fix.smem_len >> 20, (par->mclk_freq + 500) / 1000);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun if (par->chip == CHIP_UNKNOWN)
1348*4882a593Smuzhiyun fb_info(info, "unknown chip, CR2D=%x, CR2E=%x, CRT2F=%x, CRT30=%x\n",
1349*4882a593Smuzhiyun vga_rcrt(par->state.vgabase, 0x2d),
1350*4882a593Smuzhiyun vga_rcrt(par->state.vgabase, 0x2e),
1351*4882a593Smuzhiyun vga_rcrt(par->state.vgabase, 0x2f),
1352*4882a593Smuzhiyun vga_rcrt(par->state.vgabase, 0x30));
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun /* Record a reference to the driver data */
1355*4882a593Smuzhiyun pci_set_drvdata(dev, info);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun if (mtrr)
1358*4882a593Smuzhiyun par->wc_cookie = arch_phys_wc_add(info->fix.smem_start,
1359*4882a593Smuzhiyun info->fix.smem_len);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun return 0;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun /* Error handling */
1364*4882a593Smuzhiyun err_reg_fb:
1365*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1366*4882a593Smuzhiyun err_alloc_cmap:
1367*4882a593Smuzhiyun err_find_mode:
1368*4882a593Smuzhiyun #ifdef CONFIG_FB_S3_DDC
1369*4882a593Smuzhiyun if (par->ddc_registered)
1370*4882a593Smuzhiyun i2c_del_adapter(&par->ddc_adapter);
1371*4882a593Smuzhiyun if (par->mmio)
1372*4882a593Smuzhiyun iounmap(par->mmio);
1373*4882a593Smuzhiyun #endif
1374*4882a593Smuzhiyun pci_iounmap(dev, info->screen_base);
1375*4882a593Smuzhiyun err_iomap:
1376*4882a593Smuzhiyun pci_release_regions(dev);
1377*4882a593Smuzhiyun err_request_regions:
1378*4882a593Smuzhiyun /* pci_disable_device(dev); */
1379*4882a593Smuzhiyun err_enable_device:
1380*4882a593Smuzhiyun framebuffer_release(info);
1381*4882a593Smuzhiyun return rc;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun /* PCI remove */
1386*4882a593Smuzhiyun
s3_pci_remove(struct pci_dev * dev)1387*4882a593Smuzhiyun static void s3_pci_remove(struct pci_dev *dev)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(dev);
1390*4882a593Smuzhiyun struct s3fb_info __maybe_unused *par;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun if (info) {
1393*4882a593Smuzhiyun par = info->par;
1394*4882a593Smuzhiyun arch_phys_wc_del(par->wc_cookie);
1395*4882a593Smuzhiyun unregister_framebuffer(info);
1396*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun #ifdef CONFIG_FB_S3_DDC
1399*4882a593Smuzhiyun if (par->ddc_registered)
1400*4882a593Smuzhiyun i2c_del_adapter(&par->ddc_adapter);
1401*4882a593Smuzhiyun if (par->mmio)
1402*4882a593Smuzhiyun iounmap(par->mmio);
1403*4882a593Smuzhiyun #endif
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun pci_iounmap(dev, info->screen_base);
1406*4882a593Smuzhiyun pci_release_regions(dev);
1407*4882a593Smuzhiyun /* pci_disable_device(dev); */
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun framebuffer_release(info);
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun /* PCI suspend */
1414*4882a593Smuzhiyun
s3_pci_suspend(struct device * dev)1415*4882a593Smuzhiyun static int __maybe_unused s3_pci_suspend(struct device *dev)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(dev);
1418*4882a593Smuzhiyun struct s3fb_info *par = info->par;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun dev_info(info->device, "suspend\n");
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun console_lock();
1423*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun if (par->ref_count == 0) {
1426*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
1427*4882a593Smuzhiyun console_unlock();
1428*4882a593Smuzhiyun return 0;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun fb_set_suspend(info, 1);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
1434*4882a593Smuzhiyun console_unlock();
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun return 0;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun /* PCI resume */
1441*4882a593Smuzhiyun
s3_pci_resume(struct device * dev)1442*4882a593Smuzhiyun static int __maybe_unused s3_pci_resume(struct device *dev)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(dev);
1445*4882a593Smuzhiyun struct s3fb_info *par = info->par;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun dev_info(info->device, "resume\n");
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun console_lock();
1450*4882a593Smuzhiyun mutex_lock(&(par->open_lock));
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun if (par->ref_count == 0) {
1453*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
1454*4882a593Smuzhiyun console_unlock();
1455*4882a593Smuzhiyun return 0;
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun s3fb_set_par(info);
1459*4882a593Smuzhiyun fb_set_suspend(info, 0);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun mutex_unlock(&(par->open_lock));
1462*4882a593Smuzhiyun console_unlock();
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun return 0;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun static const struct dev_pm_ops s3_pci_pm_ops = {
1468*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1469*4882a593Smuzhiyun .suspend = s3_pci_suspend,
1470*4882a593Smuzhiyun .resume = s3_pci_resume,
1471*4882a593Smuzhiyun .freeze = NULL,
1472*4882a593Smuzhiyun .thaw = s3_pci_resume,
1473*4882a593Smuzhiyun .poweroff = s3_pci_suspend,
1474*4882a593Smuzhiyun .restore = s3_pci_resume,
1475*4882a593Smuzhiyun #endif
1476*4882a593Smuzhiyun };
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun /* List of boards that we are trying to support */
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun static const struct pci_device_id s3_devices[] = {
1481*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8810), .driver_data = CHIP_XXX_TRIO},
1482*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8811), .driver_data = CHIP_XXX_TRIO},
1483*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8812), .driver_data = CHIP_M65_AURORA64VP},
1484*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8814), .driver_data = CHIP_767_TRIO64UVP},
1485*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8901), .driver_data = CHIP_XXX_TRIO64V2_DXGX},
1486*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8902), .driver_data = CHIP_551_PLATO_PX},
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x5631), .driver_data = CHIP_325_VIRGE},
1489*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x883D), .driver_data = CHIP_988_VIRGE_VX},
1490*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A01), .driver_data = CHIP_XXX_VIRGE_DXGX},
1491*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A10), .driver_data = CHIP_357_VIRGE_GX2},
1492*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A11), .driver_data = CHIP_359_VIRGE_GX2P},
1493*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A12), .driver_data = CHIP_359_VIRGE_GX2P},
1494*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A13), .driver_data = CHIP_36X_TRIO3D_1X_2X},
1495*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8904), .driver_data = CHIP_365_TRIO3D},
1496*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8C01), .driver_data = CHIP_260_VIRGE_MX},
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun {0, 0, 0, 0, 0, 0, 0}
1499*4882a593Smuzhiyun };
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, s3_devices);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun static struct pci_driver s3fb_pci_driver = {
1505*4882a593Smuzhiyun .name = "s3fb",
1506*4882a593Smuzhiyun .id_table = s3_devices,
1507*4882a593Smuzhiyun .probe = s3_pci_probe,
1508*4882a593Smuzhiyun .remove = s3_pci_remove,
1509*4882a593Smuzhiyun .driver.pm = &s3_pci_pm_ops,
1510*4882a593Smuzhiyun };
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun /* Parse user specified options */
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun #ifndef MODULE
s3fb_setup(char * options)1515*4882a593Smuzhiyun static int __init s3fb_setup(char *options)
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun char *opt;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun if (!options || !*options)
1520*4882a593Smuzhiyun return 0;
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun while ((opt = strsep(&options, ",")) != NULL) {
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun if (!*opt)
1525*4882a593Smuzhiyun continue;
1526*4882a593Smuzhiyun else if (!strncmp(opt, "mtrr:", 5))
1527*4882a593Smuzhiyun mtrr = simple_strtoul(opt + 5, NULL, 0);
1528*4882a593Smuzhiyun else if (!strncmp(opt, "fasttext:", 9))
1529*4882a593Smuzhiyun fasttext = simple_strtoul(opt + 9, NULL, 0);
1530*4882a593Smuzhiyun else
1531*4882a593Smuzhiyun mode_option = opt;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun return 0;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun #endif
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun /* Cleanup */
1539*4882a593Smuzhiyun
s3fb_cleanup(void)1540*4882a593Smuzhiyun static void __exit s3fb_cleanup(void)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun pr_debug("s3fb: cleaning up\n");
1543*4882a593Smuzhiyun pci_unregister_driver(&s3fb_pci_driver);
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun /* Driver Initialisation */
1547*4882a593Smuzhiyun
s3fb_init(void)1548*4882a593Smuzhiyun static int __init s3fb_init(void)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun #ifndef MODULE
1552*4882a593Smuzhiyun char *option = NULL;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun if (fb_get_options("s3fb", &option))
1555*4882a593Smuzhiyun return -ENODEV;
1556*4882a593Smuzhiyun s3fb_setup(option);
1557*4882a593Smuzhiyun #endif
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun pr_debug("s3fb: initializing\n");
1560*4882a593Smuzhiyun return pci_register_driver(&s3fb_pci_driver);
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun /* Modularization */
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun module_init(s3fb_init);
1568*4882a593Smuzhiyun module_exit(s3fb_cleanup);
1569