xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/s3c2410fb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* linux/drivers/video/s3c2410fb.c
2*4882a593Smuzhiyun  *	Copyright (c) 2004,2005 Arnaud Patard
3*4882a593Smuzhiyun  *	Copyright (c) 2004-2008 Ben Dooks
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * S3C2410 LCD Framebuffer Driver
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
8*4882a593Smuzhiyun  * License.  See the file COPYING in the main directory of this archive for
9*4882a593Smuzhiyun  * more details.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Driver based on skeletonfb.c, sa1100fb.c and others.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/err.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <linux/string.h>
21*4882a593Smuzhiyun #include <linux/mm.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/fb.h>
25*4882a593Smuzhiyun #include <linux/init.h>
26*4882a593Smuzhiyun #include <linux/dma-mapping.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h>
29*4882a593Smuzhiyun #include <linux/clk.h>
30*4882a593Smuzhiyun #include <linux/cpufreq.h>
31*4882a593Smuzhiyun #include <linux/io.h>
32*4882a593Smuzhiyun #include <linux/platform_data/fb-s3c2410.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <asm/div64.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <asm/mach/map.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #ifdef CONFIG_PM
39*4882a593Smuzhiyun #include <linux/pm.h>
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include "s3c2410fb.h"
43*4882a593Smuzhiyun #include "s3c2410fb-regs-lcd.h"
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Debugging stuff */
46*4882a593Smuzhiyun static int debug = IS_BUILTIN(CONFIG_FB_S3C2410_DEBUG);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define dprintk(msg...) \
49*4882a593Smuzhiyun do { \
50*4882a593Smuzhiyun 	if (debug) \
51*4882a593Smuzhiyun 		pr_debug(msg); \
52*4882a593Smuzhiyun } while (0)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* useful functions */
55*4882a593Smuzhiyun 
is_s3c2412(struct s3c2410fb_info * fbi)56*4882a593Smuzhiyun static int is_s3c2412(struct s3c2410fb_info *fbi)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	return (fbi->drv_type == DRV_S3C2412);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* s3c2410fb_set_lcdaddr
62*4882a593Smuzhiyun  *
63*4882a593Smuzhiyun  * initialise lcd controller address pointers
64*4882a593Smuzhiyun  */
s3c2410fb_set_lcdaddr(struct fb_info * info)65*4882a593Smuzhiyun static void s3c2410fb_set_lcdaddr(struct fb_info *info)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	unsigned long saddr1, saddr2, saddr3;
68*4882a593Smuzhiyun 	struct s3c2410fb_info *fbi = info->par;
69*4882a593Smuzhiyun 	void __iomem *regs = fbi->io;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	saddr1  = info->fix.smem_start >> 1;
72*4882a593Smuzhiyun 	saddr2  = info->fix.smem_start;
73*4882a593Smuzhiyun 	saddr2 += info->fix.line_length * info->var.yres;
74*4882a593Smuzhiyun 	saddr2 >>= 1;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	saddr3 = S3C2410_OFFSIZE(0) |
77*4882a593Smuzhiyun 		 S3C2410_PAGEWIDTH((info->fix.line_length / 2) & 0x3ff);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	dprintk("LCDSADDR1 = 0x%08lx\n", saddr1);
80*4882a593Smuzhiyun 	dprintk("LCDSADDR2 = 0x%08lx\n", saddr2);
81*4882a593Smuzhiyun 	dprintk("LCDSADDR3 = 0x%08lx\n", saddr3);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	writel(saddr1, regs + S3C2410_LCDSADDR1);
84*4882a593Smuzhiyun 	writel(saddr2, regs + S3C2410_LCDSADDR2);
85*4882a593Smuzhiyun 	writel(saddr3, regs + S3C2410_LCDSADDR3);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* s3c2410fb_calc_pixclk()
89*4882a593Smuzhiyun  *
90*4882a593Smuzhiyun  * calculate divisor for clk->pixclk
91*4882a593Smuzhiyun  */
s3c2410fb_calc_pixclk(struct s3c2410fb_info * fbi,unsigned long pixclk)92*4882a593Smuzhiyun static unsigned int s3c2410fb_calc_pixclk(struct s3c2410fb_info *fbi,
93*4882a593Smuzhiyun 					  unsigned long pixclk)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	unsigned long clk = fbi->clk_rate;
96*4882a593Smuzhiyun 	unsigned long long div;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* pixclk is in picoseconds, our clock is in Hz
99*4882a593Smuzhiyun 	 *
100*4882a593Smuzhiyun 	 * Hz -> picoseconds is / 10^-12
101*4882a593Smuzhiyun 	 */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	div = (unsigned long long)clk * pixclk;
104*4882a593Smuzhiyun 	div >>= 12;			/* div / 2^12 */
105*4882a593Smuzhiyun 	do_div(div, 625 * 625UL * 625); /* div / 5^12 */
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	dprintk("pixclk %ld, divisor is %ld\n", pixclk, (long)div);
108*4882a593Smuzhiyun 	return div;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun  *	s3c2410fb_check_var():
113*4882a593Smuzhiyun  *	Get the video params out of 'var'. If a value doesn't fit, round it up,
114*4882a593Smuzhiyun  *	if it's too big, return -EINVAL.
115*4882a593Smuzhiyun  *
116*4882a593Smuzhiyun  */
s3c2410fb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)117*4882a593Smuzhiyun static int s3c2410fb_check_var(struct fb_var_screeninfo *var,
118*4882a593Smuzhiyun 			       struct fb_info *info)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct s3c2410fb_info *fbi = info->par;
121*4882a593Smuzhiyun 	struct s3c2410fb_mach_info *mach_info = dev_get_platdata(fbi->dev);
122*4882a593Smuzhiyun 	struct s3c2410fb_display *display = NULL;
123*4882a593Smuzhiyun 	struct s3c2410fb_display *default_display = mach_info->displays +
124*4882a593Smuzhiyun 						    mach_info->default_display;
125*4882a593Smuzhiyun 	int type = default_display->type;
126*4882a593Smuzhiyun 	unsigned i;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	dprintk("check_var(var=%p, info=%p)\n", var, info);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* validate x/y resolution */
131*4882a593Smuzhiyun 	/* choose default mode if possible */
132*4882a593Smuzhiyun 	if (var->yres == default_display->yres &&
133*4882a593Smuzhiyun 	    var->xres == default_display->xres &&
134*4882a593Smuzhiyun 	    var->bits_per_pixel == default_display->bpp)
135*4882a593Smuzhiyun 		display = default_display;
136*4882a593Smuzhiyun 	else
137*4882a593Smuzhiyun 		for (i = 0; i < mach_info->num_displays; i++)
138*4882a593Smuzhiyun 			if (type == mach_info->displays[i].type &&
139*4882a593Smuzhiyun 			    var->yres == mach_info->displays[i].yres &&
140*4882a593Smuzhiyun 			    var->xres == mach_info->displays[i].xres &&
141*4882a593Smuzhiyun 			    var->bits_per_pixel == mach_info->displays[i].bpp) {
142*4882a593Smuzhiyun 				display = mach_info->displays + i;
143*4882a593Smuzhiyun 				break;
144*4882a593Smuzhiyun 			}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (!display) {
147*4882a593Smuzhiyun 		dprintk("wrong resolution or depth %dx%d at %d bpp\n",
148*4882a593Smuzhiyun 			var->xres, var->yres, var->bits_per_pixel);
149*4882a593Smuzhiyun 		return -EINVAL;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* it is always the size as the display */
153*4882a593Smuzhiyun 	var->xres_virtual = display->xres;
154*4882a593Smuzhiyun 	var->yres_virtual = display->yres;
155*4882a593Smuzhiyun 	var->height = display->height;
156*4882a593Smuzhiyun 	var->width = display->width;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* copy lcd settings */
159*4882a593Smuzhiyun 	var->pixclock = display->pixclock;
160*4882a593Smuzhiyun 	var->left_margin = display->left_margin;
161*4882a593Smuzhiyun 	var->right_margin = display->right_margin;
162*4882a593Smuzhiyun 	var->upper_margin = display->upper_margin;
163*4882a593Smuzhiyun 	var->lower_margin = display->lower_margin;
164*4882a593Smuzhiyun 	var->vsync_len = display->vsync_len;
165*4882a593Smuzhiyun 	var->hsync_len = display->hsync_len;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	fbi->regs.lcdcon5 = display->lcdcon5;
168*4882a593Smuzhiyun 	/* set display type */
169*4882a593Smuzhiyun 	fbi->regs.lcdcon1 = display->type;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	var->transp.offset = 0;
172*4882a593Smuzhiyun 	var->transp.length = 0;
173*4882a593Smuzhiyun 	/* set r/g/b positions */
174*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
175*4882a593Smuzhiyun 	case 1:
176*4882a593Smuzhiyun 	case 2:
177*4882a593Smuzhiyun 	case 4:
178*4882a593Smuzhiyun 		var->red.offset	= 0;
179*4882a593Smuzhiyun 		var->red.length	= var->bits_per_pixel;
180*4882a593Smuzhiyun 		var->green	= var->red;
181*4882a593Smuzhiyun 		var->blue	= var->red;
182*4882a593Smuzhiyun 		break;
183*4882a593Smuzhiyun 	case 8:
184*4882a593Smuzhiyun 		if (display->type != S3C2410_LCDCON1_TFT) {
185*4882a593Smuzhiyun 			/* 8 bpp 332 */
186*4882a593Smuzhiyun 			var->red.length		= 3;
187*4882a593Smuzhiyun 			var->red.offset		= 5;
188*4882a593Smuzhiyun 			var->green.length	= 3;
189*4882a593Smuzhiyun 			var->green.offset	= 2;
190*4882a593Smuzhiyun 			var->blue.length	= 2;
191*4882a593Smuzhiyun 			var->blue.offset	= 0;
192*4882a593Smuzhiyun 		} else {
193*4882a593Smuzhiyun 			var->red.offset		= 0;
194*4882a593Smuzhiyun 			var->red.length		= 8;
195*4882a593Smuzhiyun 			var->green		= var->red;
196*4882a593Smuzhiyun 			var->blue		= var->red;
197*4882a593Smuzhiyun 		}
198*4882a593Smuzhiyun 		break;
199*4882a593Smuzhiyun 	case 12:
200*4882a593Smuzhiyun 		/* 12 bpp 444 */
201*4882a593Smuzhiyun 		var->red.length		= 4;
202*4882a593Smuzhiyun 		var->red.offset		= 8;
203*4882a593Smuzhiyun 		var->green.length	= 4;
204*4882a593Smuzhiyun 		var->green.offset	= 4;
205*4882a593Smuzhiyun 		var->blue.length	= 4;
206*4882a593Smuzhiyun 		var->blue.offset	= 0;
207*4882a593Smuzhiyun 		break;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	default:
210*4882a593Smuzhiyun 	case 16:
211*4882a593Smuzhiyun 		if (display->lcdcon5 & S3C2410_LCDCON5_FRM565) {
212*4882a593Smuzhiyun 			/* 16 bpp, 565 format */
213*4882a593Smuzhiyun 			var->red.offset		= 11;
214*4882a593Smuzhiyun 			var->green.offset	= 5;
215*4882a593Smuzhiyun 			var->blue.offset	= 0;
216*4882a593Smuzhiyun 			var->red.length		= 5;
217*4882a593Smuzhiyun 			var->green.length	= 6;
218*4882a593Smuzhiyun 			var->blue.length	= 5;
219*4882a593Smuzhiyun 		} else {
220*4882a593Smuzhiyun 			/* 16 bpp, 5551 format */
221*4882a593Smuzhiyun 			var->red.offset		= 11;
222*4882a593Smuzhiyun 			var->green.offset	= 6;
223*4882a593Smuzhiyun 			var->blue.offset	= 1;
224*4882a593Smuzhiyun 			var->red.length		= 5;
225*4882a593Smuzhiyun 			var->green.length	= 5;
226*4882a593Smuzhiyun 			var->blue.length	= 5;
227*4882a593Smuzhiyun 		}
228*4882a593Smuzhiyun 		break;
229*4882a593Smuzhiyun 	case 32:
230*4882a593Smuzhiyun 		/* 24 bpp 888 and 8 dummy */
231*4882a593Smuzhiyun 		var->red.length		= 8;
232*4882a593Smuzhiyun 		var->red.offset		= 16;
233*4882a593Smuzhiyun 		var->green.length	= 8;
234*4882a593Smuzhiyun 		var->green.offset	= 8;
235*4882a593Smuzhiyun 		var->blue.length	= 8;
236*4882a593Smuzhiyun 		var->blue.offset	= 0;
237*4882a593Smuzhiyun 		break;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /* s3c2410fb_calculate_stn_lcd_regs
243*4882a593Smuzhiyun  *
244*4882a593Smuzhiyun  * calculate register values from var settings
245*4882a593Smuzhiyun  */
s3c2410fb_calculate_stn_lcd_regs(const struct fb_info * info,struct s3c2410fb_hw * regs)246*4882a593Smuzhiyun static void s3c2410fb_calculate_stn_lcd_regs(const struct fb_info *info,
247*4882a593Smuzhiyun 					     struct s3c2410fb_hw *regs)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	const struct s3c2410fb_info *fbi = info->par;
250*4882a593Smuzhiyun 	const struct fb_var_screeninfo *var = &info->var;
251*4882a593Smuzhiyun 	int type = regs->lcdcon1 & ~S3C2410_LCDCON1_TFT;
252*4882a593Smuzhiyun 	int hs = var->xres >> 2;
253*4882a593Smuzhiyun 	unsigned wdly = (var->left_margin >> 4) - 1;
254*4882a593Smuzhiyun 	unsigned wlh = (var->hsync_len >> 4) - 1;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (type != S3C2410_LCDCON1_STN4)
257*4882a593Smuzhiyun 		hs >>= 1;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
260*4882a593Smuzhiyun 	case 1:
261*4882a593Smuzhiyun 		regs->lcdcon1 |= S3C2410_LCDCON1_STN1BPP;
262*4882a593Smuzhiyun 		break;
263*4882a593Smuzhiyun 	case 2:
264*4882a593Smuzhiyun 		regs->lcdcon1 |= S3C2410_LCDCON1_STN2GREY;
265*4882a593Smuzhiyun 		break;
266*4882a593Smuzhiyun 	case 4:
267*4882a593Smuzhiyun 		regs->lcdcon1 |= S3C2410_LCDCON1_STN4GREY;
268*4882a593Smuzhiyun 		break;
269*4882a593Smuzhiyun 	case 8:
270*4882a593Smuzhiyun 		regs->lcdcon1 |= S3C2410_LCDCON1_STN8BPP;
271*4882a593Smuzhiyun 		hs *= 3;
272*4882a593Smuzhiyun 		break;
273*4882a593Smuzhiyun 	case 12:
274*4882a593Smuzhiyun 		regs->lcdcon1 |= S3C2410_LCDCON1_STN12BPP;
275*4882a593Smuzhiyun 		hs *= 3;
276*4882a593Smuzhiyun 		break;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	default:
279*4882a593Smuzhiyun 		/* invalid pixel depth */
280*4882a593Smuzhiyun 		dev_err(fbi->dev, "invalid bpp %d\n",
281*4882a593Smuzhiyun 			var->bits_per_pixel);
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 	/* update X/Y info */
284*4882a593Smuzhiyun 	dprintk("setting horz: lft=%d, rt=%d, sync=%d\n",
285*4882a593Smuzhiyun 		var->left_margin, var->right_margin, var->hsync_len);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	regs->lcdcon2 = S3C2410_LCDCON2_LINEVAL(var->yres - 1);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (wdly > 3)
290*4882a593Smuzhiyun 		wdly = 3;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (wlh > 3)
293*4882a593Smuzhiyun 		wlh = 3;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	regs->lcdcon3 =	S3C2410_LCDCON3_WDLY(wdly) |
296*4882a593Smuzhiyun 			S3C2410_LCDCON3_LINEBLANK(var->right_margin / 8) |
297*4882a593Smuzhiyun 			S3C2410_LCDCON3_HOZVAL(hs - 1);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	regs->lcdcon4 = S3C2410_LCDCON4_WLH(wlh);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* s3c2410fb_calculate_tft_lcd_regs
303*4882a593Smuzhiyun  *
304*4882a593Smuzhiyun  * calculate register values from var settings
305*4882a593Smuzhiyun  */
s3c2410fb_calculate_tft_lcd_regs(const struct fb_info * info,struct s3c2410fb_hw * regs)306*4882a593Smuzhiyun static void s3c2410fb_calculate_tft_lcd_regs(const struct fb_info *info,
307*4882a593Smuzhiyun 					     struct s3c2410fb_hw *regs)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	const struct s3c2410fb_info *fbi = info->par;
310*4882a593Smuzhiyun 	const struct fb_var_screeninfo *var = &info->var;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
313*4882a593Smuzhiyun 	case 1:
314*4882a593Smuzhiyun 		regs->lcdcon1 |= S3C2410_LCDCON1_TFT1BPP;
315*4882a593Smuzhiyun 		break;
316*4882a593Smuzhiyun 	case 2:
317*4882a593Smuzhiyun 		regs->lcdcon1 |= S3C2410_LCDCON1_TFT2BPP;
318*4882a593Smuzhiyun 		break;
319*4882a593Smuzhiyun 	case 4:
320*4882a593Smuzhiyun 		regs->lcdcon1 |= S3C2410_LCDCON1_TFT4BPP;
321*4882a593Smuzhiyun 		break;
322*4882a593Smuzhiyun 	case 8:
323*4882a593Smuzhiyun 		regs->lcdcon1 |= S3C2410_LCDCON1_TFT8BPP;
324*4882a593Smuzhiyun 		regs->lcdcon5 |= S3C2410_LCDCON5_BSWP |
325*4882a593Smuzhiyun 				 S3C2410_LCDCON5_FRM565;
326*4882a593Smuzhiyun 		regs->lcdcon5 &= ~S3C2410_LCDCON5_HWSWP;
327*4882a593Smuzhiyun 		break;
328*4882a593Smuzhiyun 	case 16:
329*4882a593Smuzhiyun 		regs->lcdcon1 |= S3C2410_LCDCON1_TFT16BPP;
330*4882a593Smuzhiyun 		regs->lcdcon5 &= ~S3C2410_LCDCON5_BSWP;
331*4882a593Smuzhiyun 		regs->lcdcon5 |= S3C2410_LCDCON5_HWSWP;
332*4882a593Smuzhiyun 		break;
333*4882a593Smuzhiyun 	case 32:
334*4882a593Smuzhiyun 		regs->lcdcon1 |= S3C2410_LCDCON1_TFT24BPP;
335*4882a593Smuzhiyun 		regs->lcdcon5 &= ~(S3C2410_LCDCON5_BSWP |
336*4882a593Smuzhiyun 				   S3C2410_LCDCON5_HWSWP |
337*4882a593Smuzhiyun 				   S3C2410_LCDCON5_BPP24BL);
338*4882a593Smuzhiyun 		break;
339*4882a593Smuzhiyun 	default:
340*4882a593Smuzhiyun 		/* invalid pixel depth */
341*4882a593Smuzhiyun 		dev_err(fbi->dev, "invalid bpp %d\n",
342*4882a593Smuzhiyun 			var->bits_per_pixel);
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 	/* update X/Y info */
345*4882a593Smuzhiyun 	dprintk("setting vert: up=%d, low=%d, sync=%d\n",
346*4882a593Smuzhiyun 		var->upper_margin, var->lower_margin, var->vsync_len);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	dprintk("setting horz: lft=%d, rt=%d, sync=%d\n",
349*4882a593Smuzhiyun 		var->left_margin, var->right_margin, var->hsync_len);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	regs->lcdcon2 = S3C2410_LCDCON2_LINEVAL(var->yres - 1) |
352*4882a593Smuzhiyun 			S3C2410_LCDCON2_VBPD(var->upper_margin - 1) |
353*4882a593Smuzhiyun 			S3C2410_LCDCON2_VFPD(var->lower_margin - 1) |
354*4882a593Smuzhiyun 			S3C2410_LCDCON2_VSPW(var->vsync_len - 1);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	regs->lcdcon3 = S3C2410_LCDCON3_HBPD(var->right_margin - 1) |
357*4882a593Smuzhiyun 			S3C2410_LCDCON3_HFPD(var->left_margin - 1) |
358*4882a593Smuzhiyun 			S3C2410_LCDCON3_HOZVAL(var->xres - 1);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	regs->lcdcon4 = S3C2410_LCDCON4_HSPW(var->hsync_len - 1);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun /* s3c2410fb_activate_var
364*4882a593Smuzhiyun  *
365*4882a593Smuzhiyun  * activate (set) the controller from the given framebuffer
366*4882a593Smuzhiyun  * information
367*4882a593Smuzhiyun  */
s3c2410fb_activate_var(struct fb_info * info)368*4882a593Smuzhiyun static void s3c2410fb_activate_var(struct fb_info *info)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	struct s3c2410fb_info *fbi = info->par;
371*4882a593Smuzhiyun 	void __iomem *regs = fbi->io;
372*4882a593Smuzhiyun 	int type = fbi->regs.lcdcon1 & S3C2410_LCDCON1_TFT;
373*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &info->var;
374*4882a593Smuzhiyun 	int clkdiv;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	clkdiv = DIV_ROUND_UP(s3c2410fb_calc_pixclk(fbi, var->pixclock), 2);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	dprintk("%s: var->xres  = %d\n", __func__, var->xres);
379*4882a593Smuzhiyun 	dprintk("%s: var->yres  = %d\n", __func__, var->yres);
380*4882a593Smuzhiyun 	dprintk("%s: var->bpp   = %d\n", __func__, var->bits_per_pixel);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (type == S3C2410_LCDCON1_TFT) {
383*4882a593Smuzhiyun 		s3c2410fb_calculate_tft_lcd_regs(info, &fbi->regs);
384*4882a593Smuzhiyun 		--clkdiv;
385*4882a593Smuzhiyun 		if (clkdiv < 0)
386*4882a593Smuzhiyun 			clkdiv = 0;
387*4882a593Smuzhiyun 	} else {
388*4882a593Smuzhiyun 		s3c2410fb_calculate_stn_lcd_regs(info, &fbi->regs);
389*4882a593Smuzhiyun 		if (clkdiv < 2)
390*4882a593Smuzhiyun 			clkdiv = 2;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	fbi->regs.lcdcon1 |=  S3C2410_LCDCON1_CLKVAL(clkdiv);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* write new registers */
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	dprintk("new register set:\n");
398*4882a593Smuzhiyun 	dprintk("lcdcon[1] = 0x%08lx\n", fbi->regs.lcdcon1);
399*4882a593Smuzhiyun 	dprintk("lcdcon[2] = 0x%08lx\n", fbi->regs.lcdcon2);
400*4882a593Smuzhiyun 	dprintk("lcdcon[3] = 0x%08lx\n", fbi->regs.lcdcon3);
401*4882a593Smuzhiyun 	dprintk("lcdcon[4] = 0x%08lx\n", fbi->regs.lcdcon4);
402*4882a593Smuzhiyun 	dprintk("lcdcon[5] = 0x%08lx\n", fbi->regs.lcdcon5);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	writel(fbi->regs.lcdcon1 & ~S3C2410_LCDCON1_ENVID,
405*4882a593Smuzhiyun 		regs + S3C2410_LCDCON1);
406*4882a593Smuzhiyun 	writel(fbi->regs.lcdcon2, regs + S3C2410_LCDCON2);
407*4882a593Smuzhiyun 	writel(fbi->regs.lcdcon3, regs + S3C2410_LCDCON3);
408*4882a593Smuzhiyun 	writel(fbi->regs.lcdcon4, regs + S3C2410_LCDCON4);
409*4882a593Smuzhiyun 	writel(fbi->regs.lcdcon5, regs + S3C2410_LCDCON5);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* set lcd address pointers */
412*4882a593Smuzhiyun 	s3c2410fb_set_lcdaddr(info);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	fbi->regs.lcdcon1 |= S3C2410_LCDCON1_ENVID,
415*4882a593Smuzhiyun 	writel(fbi->regs.lcdcon1, regs + S3C2410_LCDCON1);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /*
419*4882a593Smuzhiyun  *      s3c2410fb_set_par - Alters the hardware state.
420*4882a593Smuzhiyun  *      @info: frame buffer structure that represents a single frame buffer
421*4882a593Smuzhiyun  *
422*4882a593Smuzhiyun  */
s3c2410fb_set_par(struct fb_info * info)423*4882a593Smuzhiyun static int s3c2410fb_set_par(struct fb_info *info)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	struct fb_var_screeninfo *var = &info->var;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	switch (var->bits_per_pixel) {
428*4882a593Smuzhiyun 	case 32:
429*4882a593Smuzhiyun 	case 16:
430*4882a593Smuzhiyun 	case 12:
431*4882a593Smuzhiyun 		info->fix.visual = FB_VISUAL_TRUECOLOR;
432*4882a593Smuzhiyun 		break;
433*4882a593Smuzhiyun 	case 1:
434*4882a593Smuzhiyun 		info->fix.visual = FB_VISUAL_MONO01;
435*4882a593Smuzhiyun 		break;
436*4882a593Smuzhiyun 	default:
437*4882a593Smuzhiyun 		info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
438*4882a593Smuzhiyun 		break;
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	info->fix.line_length = (var->xres_virtual * var->bits_per_pixel) / 8;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* activate this new configuration */
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	s3c2410fb_activate_var(info);
446*4882a593Smuzhiyun 	return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
schedule_palette_update(struct s3c2410fb_info * fbi,unsigned int regno,unsigned int val)449*4882a593Smuzhiyun static void schedule_palette_update(struct s3c2410fb_info *fbi,
450*4882a593Smuzhiyun 				    unsigned int regno, unsigned int val)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	unsigned long flags;
453*4882a593Smuzhiyun 	unsigned long irqen;
454*4882a593Smuzhiyun 	void __iomem *irq_base = fbi->irq_base;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	local_irq_save(flags);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	fbi->palette_buffer[regno] = val;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	if (!fbi->palette_ready) {
461*4882a593Smuzhiyun 		fbi->palette_ready = 1;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 		/* enable IRQ */
464*4882a593Smuzhiyun 		irqen = readl(irq_base + S3C24XX_LCDINTMSK);
465*4882a593Smuzhiyun 		irqen &= ~S3C2410_LCDINT_FRSYNC;
466*4882a593Smuzhiyun 		writel(irqen, irq_base + S3C24XX_LCDINTMSK);
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	local_irq_restore(flags);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /* from pxafb.c */
chan_to_field(unsigned int chan,struct fb_bitfield * bf)473*4882a593Smuzhiyun static inline unsigned int chan_to_field(unsigned int chan,
474*4882a593Smuzhiyun 					 struct fb_bitfield *bf)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	chan &= 0xffff;
477*4882a593Smuzhiyun 	chan >>= 16 - bf->length;
478*4882a593Smuzhiyun 	return chan << bf->offset;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
s3c2410fb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)481*4882a593Smuzhiyun static int s3c2410fb_setcolreg(unsigned regno,
482*4882a593Smuzhiyun 			       unsigned red, unsigned green, unsigned blue,
483*4882a593Smuzhiyun 			       unsigned transp, struct fb_info *info)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	struct s3c2410fb_info *fbi = info->par;
486*4882a593Smuzhiyun 	void __iomem *regs = fbi->io;
487*4882a593Smuzhiyun 	unsigned int val;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* dprintk("setcol: regno=%d, rgb=%d,%d,%d\n",
490*4882a593Smuzhiyun 		   regno, red, green, blue); */
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	switch (info->fix.visual) {
493*4882a593Smuzhiyun 	case FB_VISUAL_TRUECOLOR:
494*4882a593Smuzhiyun 		/* true-colour, use pseudo-palette */
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 		if (regno < 16) {
497*4882a593Smuzhiyun 			u32 *pal = info->pseudo_palette;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 			val  = chan_to_field(red,   &info->var.red);
500*4882a593Smuzhiyun 			val |= chan_to_field(green, &info->var.green);
501*4882a593Smuzhiyun 			val |= chan_to_field(blue,  &info->var.blue);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 			pal[regno] = val;
504*4882a593Smuzhiyun 		}
505*4882a593Smuzhiyun 		break;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	case FB_VISUAL_PSEUDOCOLOR:
508*4882a593Smuzhiyun 		if (regno < 256) {
509*4882a593Smuzhiyun 			/* currently assume RGB 5-6-5 mode */
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 			val  = (red   >>  0) & 0xf800;
512*4882a593Smuzhiyun 			val |= (green >>  5) & 0x07e0;
513*4882a593Smuzhiyun 			val |= (blue  >> 11) & 0x001f;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 			writel(val, regs + S3C2410_TFTPAL(regno));
516*4882a593Smuzhiyun 			schedule_palette_update(fbi, regno, val);
517*4882a593Smuzhiyun 		}
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 		break;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	default:
522*4882a593Smuzhiyun 		return 1;	/* unknown type */
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /* s3c2410fb_lcd_enable
529*4882a593Smuzhiyun  *
530*4882a593Smuzhiyun  * shutdown the lcd controller
531*4882a593Smuzhiyun  */
s3c2410fb_lcd_enable(struct s3c2410fb_info * fbi,int enable)532*4882a593Smuzhiyun static void s3c2410fb_lcd_enable(struct s3c2410fb_info *fbi, int enable)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	unsigned long flags;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	local_irq_save(flags);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	if (enable)
539*4882a593Smuzhiyun 		fbi->regs.lcdcon1 |= S3C2410_LCDCON1_ENVID;
540*4882a593Smuzhiyun 	else
541*4882a593Smuzhiyun 		fbi->regs.lcdcon1 &= ~S3C2410_LCDCON1_ENVID;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	writel(fbi->regs.lcdcon1, fbi->io + S3C2410_LCDCON1);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	local_irq_restore(flags);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun /*
550*4882a593Smuzhiyun  *      s3c2410fb_blank
551*4882a593Smuzhiyun  *	@blank_mode: the blank mode we want.
552*4882a593Smuzhiyun  *	@info: frame buffer structure that represents a single frame buffer
553*4882a593Smuzhiyun  *
554*4882a593Smuzhiyun  *	Blank the screen if blank_mode != 0, else unblank. Return 0 if
555*4882a593Smuzhiyun  *	blanking succeeded, != 0 if un-/blanking failed due to e.g. a
556*4882a593Smuzhiyun  *	video mode which doesn't support it. Implements VESA suspend
557*4882a593Smuzhiyun  *	and powerdown modes on hardware that supports disabling hsync/vsync:
558*4882a593Smuzhiyun  *
559*4882a593Smuzhiyun  *	Returns negative errno on error, or zero on success.
560*4882a593Smuzhiyun  *
561*4882a593Smuzhiyun  */
s3c2410fb_blank(int blank_mode,struct fb_info * info)562*4882a593Smuzhiyun static int s3c2410fb_blank(int blank_mode, struct fb_info *info)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	struct s3c2410fb_info *fbi = info->par;
565*4882a593Smuzhiyun 	void __iomem *tpal_reg = fbi->io;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	dprintk("blank(mode=%d, info=%p)\n", blank_mode, info);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	tpal_reg += is_s3c2412(fbi) ? S3C2412_TPAL : S3C2410_TPAL;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	if (blank_mode == FB_BLANK_POWERDOWN)
572*4882a593Smuzhiyun 		s3c2410fb_lcd_enable(fbi, 0);
573*4882a593Smuzhiyun 	else
574*4882a593Smuzhiyun 		s3c2410fb_lcd_enable(fbi, 1);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (blank_mode == FB_BLANK_UNBLANK)
577*4882a593Smuzhiyun 		writel(0x0, tpal_reg);
578*4882a593Smuzhiyun 	else {
579*4882a593Smuzhiyun 		dprintk("setting TPAL to output 0x000000\n");
580*4882a593Smuzhiyun 		writel(S3C2410_TPAL_EN, tpal_reg);
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	return 0;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
s3c2410fb_debug_show(struct device * dev,struct device_attribute * attr,char * buf)586*4882a593Smuzhiyun static int s3c2410fb_debug_show(struct device *dev,
587*4882a593Smuzhiyun 				struct device_attribute *attr, char *buf)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%s\n", debug ? "on" : "off");
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
s3c2410fb_debug_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t len)592*4882a593Smuzhiyun static int s3c2410fb_debug_store(struct device *dev,
593*4882a593Smuzhiyun 				 struct device_attribute *attr,
594*4882a593Smuzhiyun 				 const char *buf, size_t len)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	if (len < 1)
597*4882a593Smuzhiyun 		return -EINVAL;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	if (strncasecmp(buf, "on", 2) == 0 ||
600*4882a593Smuzhiyun 	    strncasecmp(buf, "1", 1) == 0) {
601*4882a593Smuzhiyun 		debug = 1;
602*4882a593Smuzhiyun 		dev_dbg(dev, "s3c2410fb: Debug On");
603*4882a593Smuzhiyun 	} else if (strncasecmp(buf, "off", 3) == 0 ||
604*4882a593Smuzhiyun 		   strncasecmp(buf, "0", 1) == 0) {
605*4882a593Smuzhiyun 		debug = 0;
606*4882a593Smuzhiyun 		dev_dbg(dev, "s3c2410fb: Debug Off");
607*4882a593Smuzhiyun 	} else {
608*4882a593Smuzhiyun 		return -EINVAL;
609*4882a593Smuzhiyun 	}
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	return len;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun static DEVICE_ATTR(debug, 0664, s3c2410fb_debug_show, s3c2410fb_debug_store);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun static const struct fb_ops s3c2410fb_ops = {
617*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
618*4882a593Smuzhiyun 	.fb_check_var	= s3c2410fb_check_var,
619*4882a593Smuzhiyun 	.fb_set_par	= s3c2410fb_set_par,
620*4882a593Smuzhiyun 	.fb_blank	= s3c2410fb_blank,
621*4882a593Smuzhiyun 	.fb_setcolreg	= s3c2410fb_setcolreg,
622*4882a593Smuzhiyun 	.fb_fillrect	= cfb_fillrect,
623*4882a593Smuzhiyun 	.fb_copyarea	= cfb_copyarea,
624*4882a593Smuzhiyun 	.fb_imageblit	= cfb_imageblit,
625*4882a593Smuzhiyun };
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun /*
628*4882a593Smuzhiyun  * s3c2410fb_map_video_memory():
629*4882a593Smuzhiyun  *	Allocates the DRAM memory for the frame buffer.  This buffer is
630*4882a593Smuzhiyun  *	remapped into a non-cached, non-buffered, memory region to
631*4882a593Smuzhiyun  *	allow palette and pixel writes to occur without flushing the
632*4882a593Smuzhiyun  *	cache.  Once this area is remapped, all virtual memory
633*4882a593Smuzhiyun  *	access to the video memory should occur at the new region.
634*4882a593Smuzhiyun  */
s3c2410fb_map_video_memory(struct fb_info * info)635*4882a593Smuzhiyun static int s3c2410fb_map_video_memory(struct fb_info *info)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	struct s3c2410fb_info *fbi = info->par;
638*4882a593Smuzhiyun 	dma_addr_t map_dma;
639*4882a593Smuzhiyun 	unsigned map_size = PAGE_ALIGN(info->fix.smem_len);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	dprintk("map_video_memory(fbi=%p) map_size %u\n", fbi, map_size);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	info->screen_base = dma_alloc_wc(fbi->dev, map_size, &map_dma,
644*4882a593Smuzhiyun 					 GFP_KERNEL);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	if (info->screen_base) {
647*4882a593Smuzhiyun 		/* prevent initial garbage on screen */
648*4882a593Smuzhiyun 		dprintk("map_video_memory: clear %p:%08x\n",
649*4882a593Smuzhiyun 			info->screen_base, map_size);
650*4882a593Smuzhiyun 		memset(info->screen_base, 0x00, map_size);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 		info->fix.smem_start = map_dma;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 		dprintk("map_video_memory: dma=%08lx cpu=%p size=%08x\n",
655*4882a593Smuzhiyun 			info->fix.smem_start, info->screen_base, map_size);
656*4882a593Smuzhiyun 	}
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	return info->screen_base ? 0 : -ENOMEM;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
s3c2410fb_unmap_video_memory(struct fb_info * info)661*4882a593Smuzhiyun static inline void s3c2410fb_unmap_video_memory(struct fb_info *info)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	struct s3c2410fb_info *fbi = info->par;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	dma_free_wc(fbi->dev, PAGE_ALIGN(info->fix.smem_len),
666*4882a593Smuzhiyun 		    info->screen_base, info->fix.smem_start);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
modify_gpio(void __iomem * reg,unsigned long set,unsigned long mask)669*4882a593Smuzhiyun static inline void modify_gpio(void __iomem *reg,
670*4882a593Smuzhiyun 			       unsigned long set, unsigned long mask)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	unsigned long tmp;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	if (!reg)
675*4882a593Smuzhiyun 		return;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	tmp = readl(reg) & ~mask;
678*4882a593Smuzhiyun 	writel(tmp | set, reg);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun /*
682*4882a593Smuzhiyun  * s3c2410fb_init_registers - Initialise all LCD-related registers
683*4882a593Smuzhiyun  */
s3c2410fb_init_registers(struct fb_info * info)684*4882a593Smuzhiyun static int s3c2410fb_init_registers(struct fb_info *info)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	struct s3c2410fb_info *fbi = info->par;
687*4882a593Smuzhiyun 	struct s3c2410fb_mach_info *mach_info = dev_get_platdata(fbi->dev);
688*4882a593Smuzhiyun 	unsigned long flags;
689*4882a593Smuzhiyun 	void __iomem *regs = fbi->io;
690*4882a593Smuzhiyun 	void __iomem *tpal;
691*4882a593Smuzhiyun 	void __iomem *lpcsel;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	if (is_s3c2412(fbi)) {
694*4882a593Smuzhiyun 		tpal = regs + S3C2412_TPAL;
695*4882a593Smuzhiyun 		lpcsel = regs + S3C2412_TCONSEL;
696*4882a593Smuzhiyun 	} else {
697*4882a593Smuzhiyun 		tpal = regs + S3C2410_TPAL;
698*4882a593Smuzhiyun 		lpcsel = regs + S3C2410_LPCSEL;
699*4882a593Smuzhiyun 	}
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	/* Initialise LCD with values from haret */
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	local_irq_save(flags);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* modify the gpio(s) with interrupts set (bjd) */
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	modify_gpio(mach_info->gpcup_reg,  mach_info->gpcup,  mach_info->gpcup_mask);
708*4882a593Smuzhiyun 	modify_gpio(mach_info->gpccon_reg, mach_info->gpccon, mach_info->gpccon_mask);
709*4882a593Smuzhiyun 	modify_gpio(mach_info->gpdup_reg,  mach_info->gpdup,  mach_info->gpdup_mask);
710*4882a593Smuzhiyun 	modify_gpio(mach_info->gpdcon_reg, mach_info->gpdcon, mach_info->gpdcon_mask);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	local_irq_restore(flags);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	dprintk("LPCSEL    = 0x%08lx\n", mach_info->lpcsel);
715*4882a593Smuzhiyun 	writel(mach_info->lpcsel, lpcsel);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	dprintk("replacing TPAL %08x\n", readl(tpal));
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	/* ensure temporary palette disabled */
720*4882a593Smuzhiyun 	writel(0x00, tpal);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	return 0;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun 
s3c2410fb_write_palette(struct s3c2410fb_info * fbi)725*4882a593Smuzhiyun static void s3c2410fb_write_palette(struct s3c2410fb_info *fbi)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	unsigned int i;
728*4882a593Smuzhiyun 	void __iomem *regs = fbi->io;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	fbi->palette_ready = 0;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	for (i = 0; i < 256; i++) {
733*4882a593Smuzhiyun 		unsigned long ent = fbi->palette_buffer[i];
734*4882a593Smuzhiyun 		if (ent == PALETTE_BUFF_CLEAR)
735*4882a593Smuzhiyun 			continue;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 		writel(ent, regs + S3C2410_TFTPAL(i));
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 		/* it seems the only way to know exactly
740*4882a593Smuzhiyun 		 * if the palette wrote ok, is to check
741*4882a593Smuzhiyun 		 * to see if the value verifies ok
742*4882a593Smuzhiyun 		 */
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 		if (readw(regs + S3C2410_TFTPAL(i)) == ent)
745*4882a593Smuzhiyun 			fbi->palette_buffer[i] = PALETTE_BUFF_CLEAR;
746*4882a593Smuzhiyun 		else
747*4882a593Smuzhiyun 			fbi->palette_ready = 1;   /* retry */
748*4882a593Smuzhiyun 	}
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
s3c2410fb_irq(int irq,void * dev_id)751*4882a593Smuzhiyun static irqreturn_t s3c2410fb_irq(int irq, void *dev_id)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	struct s3c2410fb_info *fbi = dev_id;
754*4882a593Smuzhiyun 	void __iomem *irq_base = fbi->irq_base;
755*4882a593Smuzhiyun 	unsigned long lcdirq = readl(irq_base + S3C24XX_LCDINTPND);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (lcdirq & S3C2410_LCDINT_FRSYNC) {
758*4882a593Smuzhiyun 		if (fbi->palette_ready)
759*4882a593Smuzhiyun 			s3c2410fb_write_palette(fbi);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 		writel(S3C2410_LCDINT_FRSYNC, irq_base + S3C24XX_LCDINTPND);
762*4882a593Smuzhiyun 		writel(S3C2410_LCDINT_FRSYNC, irq_base + S3C24XX_LCDSRCPND);
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	return IRQ_HANDLED;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C24XX_CPUFREQ
769*4882a593Smuzhiyun 
s3c2410fb_cpufreq_transition(struct notifier_block * nb,unsigned long val,void * data)770*4882a593Smuzhiyun static int s3c2410fb_cpufreq_transition(struct notifier_block *nb,
771*4882a593Smuzhiyun 					unsigned long val, void *data)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun 	struct s3c2410fb_info *info;
774*4882a593Smuzhiyun 	struct fb_info *fbinfo;
775*4882a593Smuzhiyun 	long delta_f;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	info = container_of(nb, struct s3c2410fb_info, freq_transition);
778*4882a593Smuzhiyun 	fbinfo = dev_get_drvdata(info->dev);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/* work out change, <0 for speed-up */
781*4882a593Smuzhiyun 	delta_f = info->clk_rate - clk_get_rate(info->clk);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	if ((val == CPUFREQ_POSTCHANGE && delta_f > 0) ||
784*4882a593Smuzhiyun 	    (val == CPUFREQ_PRECHANGE && delta_f < 0)) {
785*4882a593Smuzhiyun 		info->clk_rate = clk_get_rate(info->clk);
786*4882a593Smuzhiyun 		s3c2410fb_activate_var(fbinfo);
787*4882a593Smuzhiyun 	}
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	return 0;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun 
s3c2410fb_cpufreq_register(struct s3c2410fb_info * info)792*4882a593Smuzhiyun static inline int s3c2410fb_cpufreq_register(struct s3c2410fb_info *info)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun 	info->freq_transition.notifier_call = s3c2410fb_cpufreq_transition;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	return cpufreq_register_notifier(&info->freq_transition,
797*4882a593Smuzhiyun 					 CPUFREQ_TRANSITION_NOTIFIER);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun 
s3c2410fb_cpufreq_deregister(struct s3c2410fb_info * info)800*4882a593Smuzhiyun static inline void s3c2410fb_cpufreq_deregister(struct s3c2410fb_info *info)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	cpufreq_unregister_notifier(&info->freq_transition,
803*4882a593Smuzhiyun 				    CPUFREQ_TRANSITION_NOTIFIER);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun #else
s3c2410fb_cpufreq_register(struct s3c2410fb_info * info)807*4882a593Smuzhiyun static inline int s3c2410fb_cpufreq_register(struct s3c2410fb_info *info)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	return 0;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
s3c2410fb_cpufreq_deregister(struct s3c2410fb_info * info)812*4882a593Smuzhiyun static inline void s3c2410fb_cpufreq_deregister(struct s3c2410fb_info *info)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun #endif
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun static const char driver_name[] = "s3c2410fb";
819*4882a593Smuzhiyun 
s3c24xxfb_probe(struct platform_device * pdev,enum s3c_drv_type drv_type)820*4882a593Smuzhiyun static int s3c24xxfb_probe(struct platform_device *pdev,
821*4882a593Smuzhiyun 			   enum s3c_drv_type drv_type)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct s3c2410fb_info *info;
824*4882a593Smuzhiyun 	struct s3c2410fb_display *display;
825*4882a593Smuzhiyun 	struct fb_info *fbinfo;
826*4882a593Smuzhiyun 	struct s3c2410fb_mach_info *mach_info;
827*4882a593Smuzhiyun 	struct resource *res;
828*4882a593Smuzhiyun 	int ret;
829*4882a593Smuzhiyun 	int irq;
830*4882a593Smuzhiyun 	int i;
831*4882a593Smuzhiyun 	int size;
832*4882a593Smuzhiyun 	u32 lcdcon1;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	mach_info = dev_get_platdata(&pdev->dev);
835*4882a593Smuzhiyun 	if (mach_info == NULL) {
836*4882a593Smuzhiyun 		dev_err(&pdev->dev,
837*4882a593Smuzhiyun 			"no platform data for lcd, cannot attach\n");
838*4882a593Smuzhiyun 		return -EINVAL;
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	if (mach_info->default_display >= mach_info->num_displays) {
842*4882a593Smuzhiyun 		dev_err(&pdev->dev, "default is %d but only %d displays\n",
843*4882a593Smuzhiyun 			mach_info->default_display, mach_info->num_displays);
844*4882a593Smuzhiyun 		return -EINVAL;
845*4882a593Smuzhiyun 	}
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	display = mach_info->displays + mach_info->default_display;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
850*4882a593Smuzhiyun 	if (irq < 0) {
851*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no irq for device\n");
852*4882a593Smuzhiyun 		return -ENOENT;
853*4882a593Smuzhiyun 	}
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	fbinfo = framebuffer_alloc(sizeof(struct s3c2410fb_info), &pdev->dev);
856*4882a593Smuzhiyun 	if (!fbinfo)
857*4882a593Smuzhiyun 		return -ENOMEM;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	platform_set_drvdata(pdev, fbinfo);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	info = fbinfo->par;
862*4882a593Smuzhiyun 	info->dev = &pdev->dev;
863*4882a593Smuzhiyun 	info->drv_type = drv_type;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
866*4882a593Smuzhiyun 	if (res == NULL) {
867*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get memory registers\n");
868*4882a593Smuzhiyun 		ret = -ENXIO;
869*4882a593Smuzhiyun 		goto dealloc_fb;
870*4882a593Smuzhiyun 	}
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	size = resource_size(res);
873*4882a593Smuzhiyun 	info->mem = request_mem_region(res->start, size, pdev->name);
874*4882a593Smuzhiyun 	if (info->mem == NULL) {
875*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get memory region\n");
876*4882a593Smuzhiyun 		ret = -ENOENT;
877*4882a593Smuzhiyun 		goto dealloc_fb;
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	info->io = ioremap(res->start, size);
881*4882a593Smuzhiyun 	if (info->io == NULL) {
882*4882a593Smuzhiyun 		dev_err(&pdev->dev, "ioremap() of registers failed\n");
883*4882a593Smuzhiyun 		ret = -ENXIO;
884*4882a593Smuzhiyun 		goto release_mem;
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	if (drv_type == DRV_S3C2412)
888*4882a593Smuzhiyun 		info->irq_base = info->io + S3C2412_LCDINTBASE;
889*4882a593Smuzhiyun 	else
890*4882a593Smuzhiyun 		info->irq_base = info->io + S3C2410_LCDINTBASE;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	dprintk("devinit\n");
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	strcpy(fbinfo->fix.id, driver_name);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	/* Stop the video */
897*4882a593Smuzhiyun 	lcdcon1 = readl(info->io + S3C2410_LCDCON1);
898*4882a593Smuzhiyun 	writel(lcdcon1 & ~S3C2410_LCDCON1_ENVID, info->io + S3C2410_LCDCON1);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	fbinfo->fix.type	    = FB_TYPE_PACKED_PIXELS;
901*4882a593Smuzhiyun 	fbinfo->fix.type_aux	    = 0;
902*4882a593Smuzhiyun 	fbinfo->fix.xpanstep	    = 0;
903*4882a593Smuzhiyun 	fbinfo->fix.ypanstep	    = 0;
904*4882a593Smuzhiyun 	fbinfo->fix.ywrapstep	    = 0;
905*4882a593Smuzhiyun 	fbinfo->fix.accel	    = FB_ACCEL_NONE;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	fbinfo->var.nonstd	    = 0;
908*4882a593Smuzhiyun 	fbinfo->var.activate	    = FB_ACTIVATE_NOW;
909*4882a593Smuzhiyun 	fbinfo->var.accel_flags     = 0;
910*4882a593Smuzhiyun 	fbinfo->var.vmode	    = FB_VMODE_NONINTERLACED;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	fbinfo->fbops		    = &s3c2410fb_ops;
913*4882a593Smuzhiyun 	fbinfo->flags		    = FBINFO_FLAG_DEFAULT;
914*4882a593Smuzhiyun 	fbinfo->pseudo_palette      = &info->pseudo_pal;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	for (i = 0; i < 256; i++)
917*4882a593Smuzhiyun 		info->palette_buffer[i] = PALETTE_BUFF_CLEAR;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	ret = request_irq(irq, s3c2410fb_irq, 0, pdev->name, info);
920*4882a593Smuzhiyun 	if (ret) {
921*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot get irq %d - err %d\n", irq, ret);
922*4882a593Smuzhiyun 		ret = -EBUSY;
923*4882a593Smuzhiyun 		goto release_regs;
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	info->clk = clk_get(NULL, "lcd");
927*4882a593Smuzhiyun 	if (IS_ERR(info->clk)) {
928*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get lcd clock source\n");
929*4882a593Smuzhiyun 		ret = PTR_ERR(info->clk);
930*4882a593Smuzhiyun 		goto release_irq;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	clk_prepare_enable(info->clk);
934*4882a593Smuzhiyun 	dprintk("got and enabled clock\n");
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	usleep_range(1000, 1100);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	info->clk_rate = clk_get_rate(info->clk);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* find maximum required memory size for display */
941*4882a593Smuzhiyun 	for (i = 0; i < mach_info->num_displays; i++) {
942*4882a593Smuzhiyun 		unsigned long smem_len = mach_info->displays[i].xres;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 		smem_len *= mach_info->displays[i].yres;
945*4882a593Smuzhiyun 		smem_len *= mach_info->displays[i].bpp;
946*4882a593Smuzhiyun 		smem_len >>= 3;
947*4882a593Smuzhiyun 		if (fbinfo->fix.smem_len < smem_len)
948*4882a593Smuzhiyun 			fbinfo->fix.smem_len = smem_len;
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* Initialize video memory */
952*4882a593Smuzhiyun 	ret = s3c2410fb_map_video_memory(fbinfo);
953*4882a593Smuzhiyun 	if (ret) {
954*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to allocate video RAM: %d\n", ret);
955*4882a593Smuzhiyun 		ret = -ENOMEM;
956*4882a593Smuzhiyun 		goto release_clock;
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	dprintk("got video memory\n");
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	fbinfo->var.xres = display->xres;
962*4882a593Smuzhiyun 	fbinfo->var.yres = display->yres;
963*4882a593Smuzhiyun 	fbinfo->var.bits_per_pixel = display->bpp;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	s3c2410fb_init_registers(fbinfo);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	s3c2410fb_check_var(&fbinfo->var, fbinfo);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	ret = s3c2410fb_cpufreq_register(info);
970*4882a593Smuzhiyun 	if (ret < 0) {
971*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register cpufreq\n");
972*4882a593Smuzhiyun 		goto free_video_memory;
973*4882a593Smuzhiyun 	}
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	ret = register_framebuffer(fbinfo);
976*4882a593Smuzhiyun 	if (ret < 0) {
977*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register framebuffer device: %d\n",
978*4882a593Smuzhiyun 			ret);
979*4882a593Smuzhiyun 		goto free_cpufreq;
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	/* create device files */
983*4882a593Smuzhiyun 	ret = device_create_file(&pdev->dev, &dev_attr_debug);
984*4882a593Smuzhiyun 	if (ret)
985*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to add debug attribute\n");
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	dev_info(&pdev->dev, "fb%d: %s frame buffer device\n",
988*4882a593Smuzhiyun 		fbinfo->node, fbinfo->fix.id);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	return 0;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun  free_cpufreq:
993*4882a593Smuzhiyun 	s3c2410fb_cpufreq_deregister(info);
994*4882a593Smuzhiyun free_video_memory:
995*4882a593Smuzhiyun 	s3c2410fb_unmap_video_memory(fbinfo);
996*4882a593Smuzhiyun release_clock:
997*4882a593Smuzhiyun 	clk_disable_unprepare(info->clk);
998*4882a593Smuzhiyun 	clk_put(info->clk);
999*4882a593Smuzhiyun release_irq:
1000*4882a593Smuzhiyun 	free_irq(irq, info);
1001*4882a593Smuzhiyun release_regs:
1002*4882a593Smuzhiyun 	iounmap(info->io);
1003*4882a593Smuzhiyun release_mem:
1004*4882a593Smuzhiyun 	release_mem_region(res->start, size);
1005*4882a593Smuzhiyun dealloc_fb:
1006*4882a593Smuzhiyun 	framebuffer_release(fbinfo);
1007*4882a593Smuzhiyun 	return ret;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
s3c2410fb_probe(struct platform_device * pdev)1010*4882a593Smuzhiyun static int s3c2410fb_probe(struct platform_device *pdev)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun 	return s3c24xxfb_probe(pdev, DRV_S3C2410);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
s3c2412fb_probe(struct platform_device * pdev)1015*4882a593Smuzhiyun static int s3c2412fb_probe(struct platform_device *pdev)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun 	return s3c24xxfb_probe(pdev, DRV_S3C2412);
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun /*
1022*4882a593Smuzhiyun  *  Cleanup
1023*4882a593Smuzhiyun  */
s3c2410fb_remove(struct platform_device * pdev)1024*4882a593Smuzhiyun static int s3c2410fb_remove(struct platform_device *pdev)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun 	struct fb_info *fbinfo = platform_get_drvdata(pdev);
1027*4882a593Smuzhiyun 	struct s3c2410fb_info *info = fbinfo->par;
1028*4882a593Smuzhiyun 	int irq;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	unregister_framebuffer(fbinfo);
1031*4882a593Smuzhiyun 	s3c2410fb_cpufreq_deregister(info);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	s3c2410fb_lcd_enable(info, 0);
1034*4882a593Smuzhiyun 	usleep_range(1000, 1100);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	s3c2410fb_unmap_video_memory(fbinfo);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	if (info->clk) {
1039*4882a593Smuzhiyun 		clk_disable_unprepare(info->clk);
1040*4882a593Smuzhiyun 		clk_put(info->clk);
1041*4882a593Smuzhiyun 		info->clk = NULL;
1042*4882a593Smuzhiyun 	}
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1045*4882a593Smuzhiyun 	free_irq(irq, info);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	iounmap(info->io);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	release_mem_region(info->mem->start, resource_size(info->mem));
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	framebuffer_release(fbinfo);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	return 0;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun #ifdef CONFIG_PM
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun /* suspend and resume support for the lcd controller */
s3c2410fb_suspend(struct platform_device * dev,pm_message_t state)1059*4882a593Smuzhiyun static int s3c2410fb_suspend(struct platform_device *dev, pm_message_t state)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun 	struct fb_info	   *fbinfo = platform_get_drvdata(dev);
1062*4882a593Smuzhiyun 	struct s3c2410fb_info *info = fbinfo->par;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	s3c2410fb_lcd_enable(info, 0);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	/* sleep before disabling the clock, we need to ensure
1067*4882a593Smuzhiyun 	 * the LCD DMA engine is not going to get back on the bus
1068*4882a593Smuzhiyun 	 * before the clock goes off again (bjd) */
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	usleep_range(1000, 1100);
1071*4882a593Smuzhiyun 	clk_disable_unprepare(info->clk);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	return 0;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
s3c2410fb_resume(struct platform_device * dev)1076*4882a593Smuzhiyun static int s3c2410fb_resume(struct platform_device *dev)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	struct fb_info	   *fbinfo = platform_get_drvdata(dev);
1079*4882a593Smuzhiyun 	struct s3c2410fb_info *info = fbinfo->par;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	clk_prepare_enable(info->clk);
1082*4882a593Smuzhiyun 	usleep_range(1000, 1100);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	s3c2410fb_init_registers(fbinfo);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	/* re-activate our display after resume */
1087*4882a593Smuzhiyun 	s3c2410fb_activate_var(fbinfo);
1088*4882a593Smuzhiyun 	s3c2410fb_blank(FB_BLANK_UNBLANK, fbinfo);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	return 0;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun #else
1094*4882a593Smuzhiyun #define s3c2410fb_suspend NULL
1095*4882a593Smuzhiyun #define s3c2410fb_resume  NULL
1096*4882a593Smuzhiyun #endif
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun static struct platform_driver s3c2410fb_driver = {
1099*4882a593Smuzhiyun 	.probe		= s3c2410fb_probe,
1100*4882a593Smuzhiyun 	.remove		= s3c2410fb_remove,
1101*4882a593Smuzhiyun 	.suspend	= s3c2410fb_suspend,
1102*4882a593Smuzhiyun 	.resume		= s3c2410fb_resume,
1103*4882a593Smuzhiyun 	.driver		= {
1104*4882a593Smuzhiyun 		.name	= "s3c2410-lcd",
1105*4882a593Smuzhiyun 	},
1106*4882a593Smuzhiyun };
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun static struct platform_driver s3c2412fb_driver = {
1109*4882a593Smuzhiyun 	.probe		= s3c2412fb_probe,
1110*4882a593Smuzhiyun 	.remove		= s3c2410fb_remove,
1111*4882a593Smuzhiyun 	.suspend	= s3c2410fb_suspend,
1112*4882a593Smuzhiyun 	.resume		= s3c2410fb_resume,
1113*4882a593Smuzhiyun 	.driver		= {
1114*4882a593Smuzhiyun 		.name	= "s3c2412-lcd",
1115*4882a593Smuzhiyun 	},
1116*4882a593Smuzhiyun };
1117*4882a593Smuzhiyun 
s3c2410fb_init(void)1118*4882a593Smuzhiyun int __init s3c2410fb_init(void)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	int ret = platform_driver_register(&s3c2410fb_driver);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	if (ret == 0)
1123*4882a593Smuzhiyun 		ret = platform_driver_register(&s3c2412fb_driver);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	return ret;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun 
s3c2410fb_cleanup(void)1128*4882a593Smuzhiyun static void __exit s3c2410fb_cleanup(void)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	platform_driver_unregister(&s3c2410fb_driver);
1131*4882a593Smuzhiyun 	platform_driver_unregister(&s3c2412fb_driver);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun module_init(s3c2410fb_init);
1135*4882a593Smuzhiyun module_exit(s3c2410fb_cleanup);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun MODULE_AUTHOR("Arnaud Patard <arnaud.patard@rtp-net.org>");
1138*4882a593Smuzhiyun MODULE_AUTHOR("Ben Dooks <ben-linux@fluff.org>");
1139*4882a593Smuzhiyun MODULE_DESCRIPTION("Framebuffer driver for the s3c2410");
1140*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1141*4882a593Smuzhiyun MODULE_ALIAS("platform:s3c2410-lcd");
1142*4882a593Smuzhiyun MODULE_ALIAS("platform:s3c2412-lcd");
1143