1*4882a593Smuzhiyun /* drivers/video/s1d13xxxfb.c
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * (c) 2004 Simtec Electronics
4*4882a593Smuzhiyun * (c) 2005 Thibaut VARENE <varenet@parisc-linux.org>
5*4882a593Smuzhiyun * (c) 2009 Kristoffer Ericson <kristoffer.ericson@gmail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Driver for Epson S1D13xxx series framebuffer chips
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Adapted from
10*4882a593Smuzhiyun * linux/drivers/video/skeletonfb.c
11*4882a593Smuzhiyun * linux/drivers/video/epson1355fb.c
12*4882a593Smuzhiyun * linux/drivers/video/epson/s1d13xxxfb.c (2.4 driver by Epson)
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * TODO: - handle dual screen display (CRT and LCD at the same time).
15*4882a593Smuzhiyun * - check_var(), mode change, etc.
16*4882a593Smuzhiyun * - probably not SMP safe :)
17*4882a593Smuzhiyun * - support all bitblt operations on all cards
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
20*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive for
21*4882a593Smuzhiyun * more details.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/platform_device.h>
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <linux/types.h>
28*4882a593Smuzhiyun #include <linux/errno.h>
29*4882a593Smuzhiyun #include <linux/mm.h>
30*4882a593Smuzhiyun #include <linux/mman.h>
31*4882a593Smuzhiyun #include <linux/fb.h>
32*4882a593Smuzhiyun #include <linux/spinlock_types.h>
33*4882a593Smuzhiyun #include <linux/spinlock.h>
34*4882a593Smuzhiyun #include <linux/slab.h>
35*4882a593Smuzhiyun #include <linux/io.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <video/s1d13xxxfb.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define PFX "s1d13xxxfb: "
40*4882a593Smuzhiyun #define BLIT "s1d13xxxfb_bitblt: "
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * set this to enable debugging on general functions
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun #if 0
46*4882a593Smuzhiyun #define dbg(fmt, args...) do { printk(KERN_INFO fmt, ## args); } while(0)
47*4882a593Smuzhiyun #else
48*4882a593Smuzhiyun #define dbg(fmt, args...) do { } while (0)
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun * set this to enable debugging on 2D acceleration
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun #if 0
55*4882a593Smuzhiyun #define dbg_blit(fmt, args...) do { printk(KERN_INFO BLIT fmt, ## args); } while (0)
56*4882a593Smuzhiyun #else
57*4882a593Smuzhiyun #define dbg_blit(fmt, args...) do { } while (0)
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * we make sure only one bitblt operation is running
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun static DEFINE_SPINLOCK(s1d13xxxfb_bitblt_lock);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * list of card production ids
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun static const int s1d13xxxfb_prod_ids[] = {
69*4882a593Smuzhiyun S1D13505_PROD_ID,
70*4882a593Smuzhiyun S1D13506_PROD_ID,
71*4882a593Smuzhiyun S1D13806_PROD_ID,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun * List of card strings
76*4882a593Smuzhiyun */
77*4882a593Smuzhiyun static const char *s1d13xxxfb_prod_names[] = {
78*4882a593Smuzhiyun "S1D13505",
79*4882a593Smuzhiyun "S1D13506",
80*4882a593Smuzhiyun "S1D13806",
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * here we define the default struct fb_fix_screeninfo
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun static const struct fb_fix_screeninfo s1d13xxxfb_fix = {
87*4882a593Smuzhiyun .id = S1D_FBID,
88*4882a593Smuzhiyun .type = FB_TYPE_PACKED_PIXELS,
89*4882a593Smuzhiyun .visual = FB_VISUAL_PSEUDOCOLOR,
90*4882a593Smuzhiyun .xpanstep = 0,
91*4882a593Smuzhiyun .ypanstep = 1,
92*4882a593Smuzhiyun .ywrapstep = 0,
93*4882a593Smuzhiyun .accel = FB_ACCEL_NONE,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static inline u8
s1d13xxxfb_readreg(struct s1d13xxxfb_par * par,u16 regno)97*4882a593Smuzhiyun s1d13xxxfb_readreg(struct s1d13xxxfb_par *par, u16 regno)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun return readb(par->regs + regno);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static inline void
s1d13xxxfb_writereg(struct s1d13xxxfb_par * par,u16 regno,u8 value)103*4882a593Smuzhiyun s1d13xxxfb_writereg(struct s1d13xxxfb_par *par, u16 regno, u8 value)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun writeb(value, par->regs + regno);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static inline void
s1d13xxxfb_runinit(struct s1d13xxxfb_par * par,const struct s1d13xxxfb_regval * initregs,const unsigned int size)109*4882a593Smuzhiyun s1d13xxxfb_runinit(struct s1d13xxxfb_par *par,
110*4882a593Smuzhiyun const struct s1d13xxxfb_regval *initregs,
111*4882a593Smuzhiyun const unsigned int size)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun int i;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun for (i = 0; i < size; i++) {
116*4882a593Smuzhiyun if ((initregs[i].addr == S1DREG_DELAYOFF) ||
117*4882a593Smuzhiyun (initregs[i].addr == S1DREG_DELAYON))
118*4882a593Smuzhiyun mdelay((int)initregs[i].value);
119*4882a593Smuzhiyun else {
120*4882a593Smuzhiyun s1d13xxxfb_writereg(par, initregs[i].addr, initregs[i].value);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* make sure the hardware can cope with us */
125*4882a593Smuzhiyun mdelay(1);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static inline void
lcd_enable(struct s1d13xxxfb_par * par,int enable)129*4882a593Smuzhiyun lcd_enable(struct s1d13xxxfb_par *par, int enable)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun u8 mode = s1d13xxxfb_readreg(par, S1DREG_COM_DISP_MODE);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (enable)
134*4882a593Smuzhiyun mode |= 0x01;
135*4882a593Smuzhiyun else
136*4882a593Smuzhiyun mode &= ~0x01;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun s1d13xxxfb_writereg(par, S1DREG_COM_DISP_MODE, mode);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static inline void
crt_enable(struct s1d13xxxfb_par * par,int enable)142*4882a593Smuzhiyun crt_enable(struct s1d13xxxfb_par *par, int enable)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun u8 mode = s1d13xxxfb_readreg(par, S1DREG_COM_DISP_MODE);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (enable)
147*4882a593Smuzhiyun mode |= 0x02;
148*4882a593Smuzhiyun else
149*4882a593Smuzhiyun mode &= ~0x02;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun s1d13xxxfb_writereg(par, S1DREG_COM_DISP_MODE, mode);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*************************************************************
156*4882a593Smuzhiyun framebuffer control functions
157*4882a593Smuzhiyun *************************************************************/
158*4882a593Smuzhiyun static inline void
s1d13xxxfb_setup_pseudocolour(struct fb_info * info)159*4882a593Smuzhiyun s1d13xxxfb_setup_pseudocolour(struct fb_info *info)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun info->var.red.length = 4;
164*4882a593Smuzhiyun info->var.green.length = 4;
165*4882a593Smuzhiyun info->var.blue.length = 4;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static inline void
s1d13xxxfb_setup_truecolour(struct fb_info * info)169*4882a593Smuzhiyun s1d13xxxfb_setup_truecolour(struct fb_info *info)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_TRUECOLOR;
172*4882a593Smuzhiyun info->var.bits_per_pixel = 16;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun info->var.red.length = 5;
175*4882a593Smuzhiyun info->var.red.offset = 11;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun info->var.green.length = 6;
178*4882a593Smuzhiyun info->var.green.offset = 5;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun info->var.blue.length = 5;
181*4882a593Smuzhiyun info->var.blue.offset = 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /**
185*4882a593Smuzhiyun * s1d13xxxfb_set_par - Alters the hardware state.
186*4882a593Smuzhiyun * @info: frame buffer structure
187*4882a593Smuzhiyun *
188*4882a593Smuzhiyun * Using the fb_var_screeninfo in fb_info we set the depth of the
189*4882a593Smuzhiyun * framebuffer. This function alters the par AND the
190*4882a593Smuzhiyun * fb_fix_screeninfo stored in fb_info. It doesn't not alter var in
191*4882a593Smuzhiyun * fb_info since we are using that data. This means we depend on the
192*4882a593Smuzhiyun * data in var inside fb_info to be supported by the hardware.
193*4882a593Smuzhiyun * xxxfb_check_var is always called before xxxfb_set_par to ensure this.
194*4882a593Smuzhiyun *
195*4882a593Smuzhiyun * XXX TODO: write proper s1d13xxxfb_check_var(), without which that
196*4882a593Smuzhiyun * function is quite useless.
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun static int
s1d13xxxfb_set_par(struct fb_info * info)199*4882a593Smuzhiyun s1d13xxxfb_set_par(struct fb_info *info)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct s1d13xxxfb_par *s1dfb = info->par;
202*4882a593Smuzhiyun unsigned int val;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun dbg("s1d13xxxfb_set_par: bpp=%d\n", info->var.bits_per_pixel);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if ((s1dfb->display & 0x01)) /* LCD */
207*4882a593Smuzhiyun val = s1d13xxxfb_readreg(s1dfb, S1DREG_LCD_DISP_MODE); /* read colour control */
208*4882a593Smuzhiyun else /* CRT */
209*4882a593Smuzhiyun val = s1d13xxxfb_readreg(s1dfb, S1DREG_CRT_DISP_MODE); /* read colour control */
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun val &= ~0x07;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
214*4882a593Smuzhiyun case 4:
215*4882a593Smuzhiyun dbg("pseudo colour 4\n");
216*4882a593Smuzhiyun s1d13xxxfb_setup_pseudocolour(info);
217*4882a593Smuzhiyun val |= 2;
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun case 8:
220*4882a593Smuzhiyun dbg("pseudo colour 8\n");
221*4882a593Smuzhiyun s1d13xxxfb_setup_pseudocolour(info);
222*4882a593Smuzhiyun val |= 3;
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case 16:
225*4882a593Smuzhiyun dbg("true colour\n");
226*4882a593Smuzhiyun s1d13xxxfb_setup_truecolour(info);
227*4882a593Smuzhiyun val |= 5;
228*4882a593Smuzhiyun break;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun default:
231*4882a593Smuzhiyun dbg("bpp not supported!\n");
232*4882a593Smuzhiyun return -EINVAL;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun dbg("writing %02x to display mode register\n", val);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if ((s1dfb->display & 0x01)) /* LCD */
238*4882a593Smuzhiyun s1d13xxxfb_writereg(s1dfb, S1DREG_LCD_DISP_MODE, val);
239*4882a593Smuzhiyun else /* CRT */
240*4882a593Smuzhiyun s1d13xxxfb_writereg(s1dfb, S1DREG_CRT_DISP_MODE, val);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun info->fix.line_length = info->var.xres * info->var.bits_per_pixel;
243*4882a593Smuzhiyun info->fix.line_length /= 8;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun dbg("setting line_length to %d\n", info->fix.line_length);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun dbg("done setup\n");
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /**
253*4882a593Smuzhiyun * s1d13xxxfb_setcolreg - sets a color register.
254*4882a593Smuzhiyun * @regno: Which register in the CLUT we are programming
255*4882a593Smuzhiyun * @red: The red value which can be up to 16 bits wide
256*4882a593Smuzhiyun * @green: The green value which can be up to 16 bits wide
257*4882a593Smuzhiyun * @blue: The blue value which can be up to 16 bits wide.
258*4882a593Smuzhiyun * @transp: If supported the alpha value which can be up to 16 bits wide.
259*4882a593Smuzhiyun * @info: frame buffer info structure
260*4882a593Smuzhiyun *
261*4882a593Smuzhiyun * Returns negative errno on error, or zero on success.
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun static int
s1d13xxxfb_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int transp,struct fb_info * info)264*4882a593Smuzhiyun s1d13xxxfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
265*4882a593Smuzhiyun u_int transp, struct fb_info *info)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct s1d13xxxfb_par *s1dfb = info->par;
268*4882a593Smuzhiyun unsigned int pseudo_val;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (regno >= S1D_PALETTE_SIZE)
271*4882a593Smuzhiyun return -EINVAL;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun dbg("s1d13xxxfb_setcolreg: %d: rgb=%d,%d,%d, tr=%d\n",
274*4882a593Smuzhiyun regno, red, green, blue, transp);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (info->var.grayscale)
277*4882a593Smuzhiyun red = green = blue = (19595*red + 38470*green + 7471*blue) >> 16;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun switch (info->fix.visual) {
280*4882a593Smuzhiyun case FB_VISUAL_TRUECOLOR:
281*4882a593Smuzhiyun if (regno >= 16)
282*4882a593Smuzhiyun return -EINVAL;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* deal with creating pseudo-palette entries */
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun pseudo_val = (red >> 11) << info->var.red.offset;
287*4882a593Smuzhiyun pseudo_val |= (green >> 10) << info->var.green.offset;
288*4882a593Smuzhiyun pseudo_val |= (blue >> 11) << info->var.blue.offset;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun dbg("s1d13xxxfb_setcolreg: pseudo %d, val %08x\n",
291*4882a593Smuzhiyun regno, pseudo_val);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun ((u32 *)info->pseudo_palette)[regno] = pseudo_val;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun case FB_VISUAL_PSEUDOCOLOR:
297*4882a593Smuzhiyun s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_ADDR, regno);
298*4882a593Smuzhiyun s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_DATA, red);
299*4882a593Smuzhiyun s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_DATA, green);
300*4882a593Smuzhiyun s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_DATA, blue);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun default:
304*4882a593Smuzhiyun return -ENOSYS;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun dbg("s1d13xxxfb_setcolreg: done\n");
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /**
313*4882a593Smuzhiyun * s1d13xxxfb_blank - blanks the display.
314*4882a593Smuzhiyun * @blank_mode: the blank mode we want.
315*4882a593Smuzhiyun * @info: frame buffer structure that represents a single frame buffer
316*4882a593Smuzhiyun *
317*4882a593Smuzhiyun * Blank the screen if blank_mode != 0, else unblank. Return 0 if
318*4882a593Smuzhiyun * blanking succeeded, != 0 if un-/blanking failed due to e.g. a
319*4882a593Smuzhiyun * video mode which doesn't support it. Implements VESA suspend
320*4882a593Smuzhiyun * and powerdown modes on hardware that supports disabling hsync/vsync:
321*4882a593Smuzhiyun * blank_mode == 2: suspend vsync
322*4882a593Smuzhiyun * blank_mode == 3: suspend hsync
323*4882a593Smuzhiyun * blank_mode == 4: powerdown
324*4882a593Smuzhiyun *
325*4882a593Smuzhiyun * Returns negative errno on error, or zero on success.
326*4882a593Smuzhiyun */
327*4882a593Smuzhiyun static int
s1d13xxxfb_blank(int blank_mode,struct fb_info * info)328*4882a593Smuzhiyun s1d13xxxfb_blank(int blank_mode, struct fb_info *info)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct s1d13xxxfb_par *par = info->par;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun dbg("s1d13xxxfb_blank: blank=%d, info=%p\n", blank_mode, info);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun switch (blank_mode) {
335*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
336*4882a593Smuzhiyun case FB_BLANK_NORMAL:
337*4882a593Smuzhiyun if ((par->display & 0x01) != 0)
338*4882a593Smuzhiyun lcd_enable(par, 1);
339*4882a593Smuzhiyun if ((par->display & 0x02) != 0)
340*4882a593Smuzhiyun crt_enable(par, 1);
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
343*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
344*4882a593Smuzhiyun break;
345*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
346*4882a593Smuzhiyun lcd_enable(par, 0);
347*4882a593Smuzhiyun crt_enable(par, 0);
348*4882a593Smuzhiyun break;
349*4882a593Smuzhiyun default:
350*4882a593Smuzhiyun return -EINVAL;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* let fbcon do a soft blank for us */
354*4882a593Smuzhiyun return ((blank_mode == FB_BLANK_NORMAL) ? 1 : 0);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /**
358*4882a593Smuzhiyun * s1d13xxxfb_pan_display - Pans the display.
359*4882a593Smuzhiyun * @var: frame buffer variable screen structure
360*4882a593Smuzhiyun * @info: frame buffer structure that represents a single frame buffer
361*4882a593Smuzhiyun *
362*4882a593Smuzhiyun * Pan (or wrap, depending on the `vmode' field) the display using the
363*4882a593Smuzhiyun * `yoffset' field of the `var' structure (`xoffset' not yet supported).
364*4882a593Smuzhiyun * If the values don't fit, return -EINVAL.
365*4882a593Smuzhiyun *
366*4882a593Smuzhiyun * Returns negative errno on error, or zero on success.
367*4882a593Smuzhiyun */
368*4882a593Smuzhiyun static int
s1d13xxxfb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)369*4882a593Smuzhiyun s1d13xxxfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct s1d13xxxfb_par *par = info->par;
372*4882a593Smuzhiyun u32 start;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (var->xoffset != 0) /* not yet ... */
375*4882a593Smuzhiyun return -EINVAL;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (var->yoffset + info->var.yres > info->var.yres_virtual)
378*4882a593Smuzhiyun return -EINVAL;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun start = (info->fix.line_length >> 1) * var->yoffset;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if ((par->display & 0x01)) {
383*4882a593Smuzhiyun /* LCD */
384*4882a593Smuzhiyun s1d13xxxfb_writereg(par, S1DREG_LCD_DISP_START0, (start & 0xff));
385*4882a593Smuzhiyun s1d13xxxfb_writereg(par, S1DREG_LCD_DISP_START1, ((start >> 8) & 0xff));
386*4882a593Smuzhiyun s1d13xxxfb_writereg(par, S1DREG_LCD_DISP_START2, ((start >> 16) & 0x0f));
387*4882a593Smuzhiyun } else {
388*4882a593Smuzhiyun /* CRT */
389*4882a593Smuzhiyun s1d13xxxfb_writereg(par, S1DREG_CRT_DISP_START0, (start & 0xff));
390*4882a593Smuzhiyun s1d13xxxfb_writereg(par, S1DREG_CRT_DISP_START1, ((start >> 8) & 0xff));
391*4882a593Smuzhiyun s1d13xxxfb_writereg(par, S1DREG_CRT_DISP_START2, ((start >> 16) & 0x0f));
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /************************************************************
398*4882a593Smuzhiyun functions to handle bitblt acceleration
399*4882a593Smuzhiyun ************************************************************/
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /**
402*4882a593Smuzhiyun * bltbit_wait_bitclear - waits for change in register value
403*4882a593Smuzhiyun * @info : frambuffer structure
404*4882a593Smuzhiyun * @bit : value currently in register
405*4882a593Smuzhiyun * @timeout : ...
406*4882a593Smuzhiyun *
407*4882a593Smuzhiyun * waits until value changes FROM bit
408*4882a593Smuzhiyun *
409*4882a593Smuzhiyun */
410*4882a593Smuzhiyun static u8
bltbit_wait_bitclear(struct fb_info * info,u8 bit,int timeout)411*4882a593Smuzhiyun bltbit_wait_bitclear(struct fb_info *info, u8 bit, int timeout)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun while (s1d13xxxfb_readreg(info->par, S1DREG_BBLT_CTL0) & bit) {
414*4882a593Smuzhiyun udelay(10);
415*4882a593Smuzhiyun if (!--timeout) {
416*4882a593Smuzhiyun dbg_blit("wait_bitclear timeout\n");
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun return timeout;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /*
425*4882a593Smuzhiyun * s1d13xxxfb_bitblt_copyarea - accelerated copyarea function
426*4882a593Smuzhiyun * @info : framebuffer structure
427*4882a593Smuzhiyun * @area : fb_copyarea structure
428*4882a593Smuzhiyun *
429*4882a593Smuzhiyun * supports (atleast) S1D13506
430*4882a593Smuzhiyun *
431*4882a593Smuzhiyun */
432*4882a593Smuzhiyun static void
s1d13xxxfb_bitblt_copyarea(struct fb_info * info,const struct fb_copyarea * area)433*4882a593Smuzhiyun s1d13xxxfb_bitblt_copyarea(struct fb_info *info, const struct fb_copyarea *area)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun u32 dst, src;
436*4882a593Smuzhiyun u32 stride;
437*4882a593Smuzhiyun u16 reverse = 0;
438*4882a593Smuzhiyun u16 sx = area->sx, sy = area->sy;
439*4882a593Smuzhiyun u16 dx = area->dx, dy = area->dy;
440*4882a593Smuzhiyun u16 width = area->width, height = area->height;
441*4882a593Smuzhiyun u16 bpp;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun spin_lock(&s1d13xxxfb_bitblt_lock);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* bytes per xres line */
446*4882a593Smuzhiyun bpp = (info->var.bits_per_pixel >> 3);
447*4882a593Smuzhiyun stride = bpp * info->var.xres;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /* reverse, calculate the last pixel in rectangle */
450*4882a593Smuzhiyun if ((dy > sy) || ((dy == sy) && (dx >= sx))) {
451*4882a593Smuzhiyun dst = (((dy + height - 1) * stride) + (bpp * (dx + width - 1)));
452*4882a593Smuzhiyun src = (((sy + height - 1) * stride) + (bpp * (sx + width - 1)));
453*4882a593Smuzhiyun reverse = 1;
454*4882a593Smuzhiyun /* not reverse, calculate the first pixel in rectangle */
455*4882a593Smuzhiyun } else { /* (y * xres) + (bpp * x) */
456*4882a593Smuzhiyun dst = (dy * stride) + (bpp * dx);
457*4882a593Smuzhiyun src = (sy * stride) + (bpp * sx);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* set source address */
461*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_SRC_START0, (src & 0xff));
462*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_SRC_START1, (src >> 8) & 0x00ff);
463*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_SRC_START2, (src >> 16) & 0x00ff);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* set destination address */
466*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_DST_START0, (dst & 0xff));
467*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_DST_START1, (dst >> 8) & 0x00ff);
468*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_DST_START2, (dst >> 16) & 0x00ff);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* program height and width */
471*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_WIDTH0, (width & 0xff) - 1);
472*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_WIDTH1, (width >> 8));
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_HEIGHT0, (height & 0xff) - 1);
475*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_HEIGHT1, (height >> 8));
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* negative direction ROP */
478*4882a593Smuzhiyun if (reverse == 1) {
479*4882a593Smuzhiyun dbg_blit("(copyarea) negative rop\n");
480*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_OP, 0x03);
481*4882a593Smuzhiyun } else /* positive direction ROP */ {
482*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_OP, 0x02);
483*4882a593Smuzhiyun dbg_blit("(copyarea) positive rop\n");
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* set for rectangel mode and not linear */
487*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_CTL0, 0x0);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* setup the bpp 1 = 16bpp, 0 = 8bpp*/
490*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_CTL1, (bpp >> 1));
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* set words per xres */
493*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_MEM_OFF0, (stride >> 1) & 0xff);
494*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_MEM_OFF1, (stride >> 9));
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun dbg_blit("(copyarea) dx=%d, dy=%d\n", dx, dy);
497*4882a593Smuzhiyun dbg_blit("(copyarea) sx=%d, sy=%d\n", sx, sy);
498*4882a593Smuzhiyun dbg_blit("(copyarea) width=%d, height=%d\n", width - 1, height - 1);
499*4882a593Smuzhiyun dbg_blit("(copyarea) stride=%d\n", stride);
500*4882a593Smuzhiyun dbg_blit("(copyarea) bpp=%d=0x0%d, mem_offset1=%d, mem_offset2=%d\n", bpp, (bpp >> 1),
501*4882a593Smuzhiyun (stride >> 1) & 0xff, stride >> 9);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_CC_EXP, 0x0c);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* initialize the engine */
506*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_CTL0, 0x80);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* wait to complete */
509*4882a593Smuzhiyun bltbit_wait_bitclear(info, 0x80, 8000);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun spin_unlock(&s1d13xxxfb_bitblt_lock);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /**
515*4882a593Smuzhiyun *
516*4882a593Smuzhiyun * s1d13xxxfb_bitblt_solidfill - accelerated solidfill function
517*4882a593Smuzhiyun * @info : framebuffer structure
518*4882a593Smuzhiyun * @rect : fb_fillrect structure
519*4882a593Smuzhiyun *
520*4882a593Smuzhiyun * supports (atleast 13506)
521*4882a593Smuzhiyun *
522*4882a593Smuzhiyun **/
523*4882a593Smuzhiyun static void
s1d13xxxfb_bitblt_solidfill(struct fb_info * info,const struct fb_fillrect * rect)524*4882a593Smuzhiyun s1d13xxxfb_bitblt_solidfill(struct fb_info *info, const struct fb_fillrect *rect)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun u32 screen_stride, dest;
527*4882a593Smuzhiyun u32 fg;
528*4882a593Smuzhiyun u16 bpp = (info->var.bits_per_pixel >> 3);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* grab spinlock */
531*4882a593Smuzhiyun spin_lock(&s1d13xxxfb_bitblt_lock);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* bytes per x width */
534*4882a593Smuzhiyun screen_stride = (bpp * info->var.xres);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* bytes to starting point */
537*4882a593Smuzhiyun dest = ((rect->dy * screen_stride) + (bpp * rect->dx));
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun dbg_blit("(solidfill) dx=%d, dy=%d, stride=%d, dest=%d\n"
540*4882a593Smuzhiyun "(solidfill) : rect_width=%d, rect_height=%d\n",
541*4882a593Smuzhiyun rect->dx, rect->dy, screen_stride, dest,
542*4882a593Smuzhiyun rect->width - 1, rect->height - 1);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun dbg_blit("(solidfill) : xres=%d, yres=%d, bpp=%d\n",
545*4882a593Smuzhiyun info->var.xres, info->var.yres,
546*4882a593Smuzhiyun info->var.bits_per_pixel);
547*4882a593Smuzhiyun dbg_blit("(solidfill) : rop=%d\n", rect->rop);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* We split the destination into the three registers */
550*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_DST_START0, (dest & 0x00ff));
551*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_DST_START1, ((dest >> 8) & 0x00ff));
552*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_DST_START2, ((dest >> 16) & 0x00ff));
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* give information regarding rectangel width */
555*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_WIDTH0, ((rect->width) & 0x00ff) - 1);
556*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_WIDTH1, (rect->width >> 8));
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* give information regarding rectangel height */
559*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_HEIGHT0, ((rect->height) & 0x00ff) - 1);
560*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_HEIGHT1, (rect->height >> 8));
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun if (info->fix.visual == FB_VISUAL_TRUECOLOR ||
563*4882a593Smuzhiyun info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
564*4882a593Smuzhiyun fg = ((u32 *)info->pseudo_palette)[rect->color];
565*4882a593Smuzhiyun dbg_blit("(solidfill) truecolor/directcolor\n");
566*4882a593Smuzhiyun dbg_blit("(solidfill) pseudo_palette[%d] = %d\n", rect->color, fg);
567*4882a593Smuzhiyun } else {
568*4882a593Smuzhiyun fg = rect->color;
569*4882a593Smuzhiyun dbg_blit("(solidfill) color = %d\n", rect->color);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* set foreground color */
573*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_FGC0, (fg & 0xff));
574*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_FGC1, (fg >> 8) & 0xff);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* set rectangual region of memory (rectangle and not linear) */
577*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_CTL0, 0x0);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* set operation mode SOLID_FILL */
580*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_OP, BBLT_SOLID_FILL);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* set bits per pixel (1 = 16bpp, 0 = 8bpp) */
583*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_CTL1, (info->var.bits_per_pixel >> 4));
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* set the memory offset for the bblt in word sizes */
586*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_MEM_OFF0, (screen_stride >> 1) & 0x00ff);
587*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_MEM_OFF1, (screen_stride >> 9));
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* and away we go.... */
590*4882a593Smuzhiyun s1d13xxxfb_writereg(info->par, S1DREG_BBLT_CTL0, 0x80);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* wait until its done */
593*4882a593Smuzhiyun bltbit_wait_bitclear(info, 0x80, 8000);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* let others play */
596*4882a593Smuzhiyun spin_unlock(&s1d13xxxfb_bitblt_lock);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* framebuffer information structures */
600*4882a593Smuzhiyun static struct fb_ops s1d13xxxfb_fbops = {
601*4882a593Smuzhiyun .owner = THIS_MODULE,
602*4882a593Smuzhiyun .fb_set_par = s1d13xxxfb_set_par,
603*4882a593Smuzhiyun .fb_setcolreg = s1d13xxxfb_setcolreg,
604*4882a593Smuzhiyun .fb_blank = s1d13xxxfb_blank,
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun .fb_pan_display = s1d13xxxfb_pan_display,
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* gets replaced at chip detection time */
609*4882a593Smuzhiyun .fb_fillrect = cfb_fillrect,
610*4882a593Smuzhiyun .fb_copyarea = cfb_copyarea,
611*4882a593Smuzhiyun .fb_imageblit = cfb_imageblit,
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun static int s1d13xxxfb_width_tab[2][4] = {
615*4882a593Smuzhiyun {4, 8, 16, -1},
616*4882a593Smuzhiyun {9, 12, 18, -1},
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /**
620*4882a593Smuzhiyun * s1d13xxxfb_fetch_hw_state - Configure the framebuffer according to
621*4882a593Smuzhiyun * hardware setup.
622*4882a593Smuzhiyun * @info: frame buffer structure
623*4882a593Smuzhiyun *
624*4882a593Smuzhiyun * We setup the framebuffer structures according to the current
625*4882a593Smuzhiyun * hardware setup. On some machines, the BIOS will have filled
626*4882a593Smuzhiyun * the chip registers with such info, on others, these values will
627*4882a593Smuzhiyun * have been written in some init procedure. In any case, the
628*4882a593Smuzhiyun * software values needs to match the hardware ones. This is what
629*4882a593Smuzhiyun * this function ensures.
630*4882a593Smuzhiyun *
631*4882a593Smuzhiyun * Note: some of the hardcoded values here might need some love to
632*4882a593Smuzhiyun * work on various chips, and might need to no longer be hardcoded.
633*4882a593Smuzhiyun */
s1d13xxxfb_fetch_hw_state(struct fb_info * info)634*4882a593Smuzhiyun static void s1d13xxxfb_fetch_hw_state(struct fb_info *info)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun struct fb_var_screeninfo *var = &info->var;
637*4882a593Smuzhiyun struct fb_fix_screeninfo *fix = &info->fix;
638*4882a593Smuzhiyun struct s1d13xxxfb_par *par = info->par;
639*4882a593Smuzhiyun u8 panel, display;
640*4882a593Smuzhiyun u16 offset;
641*4882a593Smuzhiyun u32 xres, yres;
642*4882a593Smuzhiyun u32 xres_virtual, yres_virtual;
643*4882a593Smuzhiyun int bpp, lcd_bpp;
644*4882a593Smuzhiyun int is_color, is_dual, is_tft;
645*4882a593Smuzhiyun int lcd_enabled, crt_enabled;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun fix->type = FB_TYPE_PACKED_PIXELS;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* general info */
650*4882a593Smuzhiyun par->display = s1d13xxxfb_readreg(par, S1DREG_COM_DISP_MODE);
651*4882a593Smuzhiyun crt_enabled = (par->display & 0x02) != 0;
652*4882a593Smuzhiyun lcd_enabled = (par->display & 0x01) != 0;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (lcd_enabled && crt_enabled)
655*4882a593Smuzhiyun printk(KERN_WARNING PFX "Warning: LCD and CRT detected, using LCD\n");
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (lcd_enabled)
658*4882a593Smuzhiyun display = s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_MODE);
659*4882a593Smuzhiyun else /* CRT */
660*4882a593Smuzhiyun display = s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_MODE);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun bpp = display & 0x07;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun switch (bpp) {
665*4882a593Smuzhiyun case 2: /* 4 bpp */
666*4882a593Smuzhiyun case 3: /* 8 bpp */
667*4882a593Smuzhiyun var->bits_per_pixel = 8;
668*4882a593Smuzhiyun var->red.offset = var->green.offset = var->blue.offset = 0;
669*4882a593Smuzhiyun var->red.length = var->green.length = var->blue.length = 8;
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun case 5: /* 16 bpp */
672*4882a593Smuzhiyun s1d13xxxfb_setup_truecolour(info);
673*4882a593Smuzhiyun break;
674*4882a593Smuzhiyun default:
675*4882a593Smuzhiyun dbg("bpp: %i\n", bpp);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun fb_alloc_cmap(&info->cmap, 256, 0);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* LCD info */
680*4882a593Smuzhiyun panel = s1d13xxxfb_readreg(par, S1DREG_PANEL_TYPE);
681*4882a593Smuzhiyun is_color = (panel & 0x04) != 0;
682*4882a593Smuzhiyun is_dual = (panel & 0x02) != 0;
683*4882a593Smuzhiyun is_tft = (panel & 0x01) != 0;
684*4882a593Smuzhiyun lcd_bpp = s1d13xxxfb_width_tab[is_tft][(panel >> 4) & 3];
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun if (lcd_enabled) {
687*4882a593Smuzhiyun xres = (s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_HWIDTH) + 1) * 8;
688*4882a593Smuzhiyun yres = (s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_VHEIGHT0) +
689*4882a593Smuzhiyun ((s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_VHEIGHT1) & 0x03) << 8) + 1);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun offset = (s1d13xxxfb_readreg(par, S1DREG_LCD_MEM_OFF0) +
692*4882a593Smuzhiyun ((s1d13xxxfb_readreg(par, S1DREG_LCD_MEM_OFF1) & 0x7) << 8));
693*4882a593Smuzhiyun } else { /* crt */
694*4882a593Smuzhiyun xres = (s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_HWIDTH) + 1) * 8;
695*4882a593Smuzhiyun yres = (s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_VHEIGHT0) +
696*4882a593Smuzhiyun ((s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_VHEIGHT1) & 0x03) << 8) + 1);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun offset = (s1d13xxxfb_readreg(par, S1DREG_CRT_MEM_OFF0) +
699*4882a593Smuzhiyun ((s1d13xxxfb_readreg(par, S1DREG_CRT_MEM_OFF1) & 0x7) << 8));
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun xres_virtual = offset * 16 / var->bits_per_pixel;
702*4882a593Smuzhiyun yres_virtual = fix->smem_len / (offset * 2);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun var->xres = xres;
705*4882a593Smuzhiyun var->yres = yres;
706*4882a593Smuzhiyun var->xres_virtual = xres_virtual;
707*4882a593Smuzhiyun var->yres_virtual = yres_virtual;
708*4882a593Smuzhiyun var->xoffset = var->yoffset = 0;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun fix->line_length = offset * 2;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun var->grayscale = !is_color;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun var->activate = FB_ACTIVATE_NOW;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun dbg(PFX "bpp=%d, lcd_bpp=%d, "
717*4882a593Smuzhiyun "crt_enabled=%d, lcd_enabled=%d\n",
718*4882a593Smuzhiyun var->bits_per_pixel, lcd_bpp, crt_enabled, lcd_enabled);
719*4882a593Smuzhiyun dbg(PFX "xres=%d, yres=%d, vxres=%d, vyres=%d "
720*4882a593Smuzhiyun "is_color=%d, is_dual=%d, is_tft=%d\n",
721*4882a593Smuzhiyun xres, yres, xres_virtual, yres_virtual, is_color, is_dual, is_tft);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
__s1d13xxxfb_remove(struct platform_device * pdev)724*4882a593Smuzhiyun static void __s1d13xxxfb_remove(struct platform_device *pdev)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun struct fb_info *info = platform_get_drvdata(pdev);
727*4882a593Smuzhiyun struct s1d13xxxfb_par *par = NULL;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun if (info) {
730*4882a593Smuzhiyun par = info->par;
731*4882a593Smuzhiyun if (par && par->regs) {
732*4882a593Smuzhiyun /* disable output & enable powersave */
733*4882a593Smuzhiyun s1d13xxxfb_writereg(par, S1DREG_COM_DISP_MODE, 0x00);
734*4882a593Smuzhiyun s1d13xxxfb_writereg(par, S1DREG_PS_CNF, 0x11);
735*4882a593Smuzhiyun iounmap(par->regs);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun if (info->screen_base)
741*4882a593Smuzhiyun iounmap(info->screen_base);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun framebuffer_release(info);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun release_mem_region(pdev->resource[0].start,
747*4882a593Smuzhiyun resource_size(&pdev->resource[0]));
748*4882a593Smuzhiyun release_mem_region(pdev->resource[1].start,
749*4882a593Smuzhiyun resource_size(&pdev->resource[1]));
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
s1d13xxxfb_remove(struct platform_device * pdev)752*4882a593Smuzhiyun static int s1d13xxxfb_remove(struct platform_device *pdev)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun struct fb_info *info = platform_get_drvdata(pdev);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun unregister_framebuffer(info);
757*4882a593Smuzhiyun __s1d13xxxfb_remove(pdev);
758*4882a593Smuzhiyun return 0;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
s1d13xxxfb_probe(struct platform_device * pdev)761*4882a593Smuzhiyun static int s1d13xxxfb_probe(struct platform_device *pdev)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun struct s1d13xxxfb_par *default_par;
764*4882a593Smuzhiyun struct fb_info *info;
765*4882a593Smuzhiyun struct s1d13xxxfb_pdata *pdata = NULL;
766*4882a593Smuzhiyun int ret = 0;
767*4882a593Smuzhiyun int i;
768*4882a593Smuzhiyun u8 revision, prod_id;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun dbg("probe called: device is %p\n", pdev);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun printk(KERN_INFO "Epson S1D13XXX FB Driver\n");
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* enable platform-dependent hardware glue, if any */
775*4882a593Smuzhiyun if (dev_get_platdata(&pdev->dev))
776*4882a593Smuzhiyun pdata = dev_get_platdata(&pdev->dev);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if (pdata && pdata->platform_init_video)
779*4882a593Smuzhiyun pdata->platform_init_video();
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun if (pdev->num_resources != 2) {
782*4882a593Smuzhiyun dev_err(&pdev->dev, "invalid num_resources: %i\n",
783*4882a593Smuzhiyun pdev->num_resources);
784*4882a593Smuzhiyun ret = -ENODEV;
785*4882a593Smuzhiyun goto bail;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* resource[0] is VRAM, resource[1] is registers */
789*4882a593Smuzhiyun if (pdev->resource[0].flags != IORESOURCE_MEM
790*4882a593Smuzhiyun || pdev->resource[1].flags != IORESOURCE_MEM) {
791*4882a593Smuzhiyun dev_err(&pdev->dev, "invalid resource type\n");
792*4882a593Smuzhiyun ret = -ENODEV;
793*4882a593Smuzhiyun goto bail;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if (!request_mem_region(pdev->resource[0].start,
797*4882a593Smuzhiyun resource_size(&pdev->resource[0]), "s1d13xxxfb mem")) {
798*4882a593Smuzhiyun dev_dbg(&pdev->dev, "request_mem_region failed\n");
799*4882a593Smuzhiyun ret = -EBUSY;
800*4882a593Smuzhiyun goto bail;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun if (!request_mem_region(pdev->resource[1].start,
804*4882a593Smuzhiyun resource_size(&pdev->resource[1]), "s1d13xxxfb regs")) {
805*4882a593Smuzhiyun dev_dbg(&pdev->dev, "request_mem_region failed\n");
806*4882a593Smuzhiyun ret = -EBUSY;
807*4882a593Smuzhiyun goto bail;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct s1d13xxxfb_par) + sizeof(u32) * 256, &pdev->dev);
811*4882a593Smuzhiyun if (!info) {
812*4882a593Smuzhiyun ret = -ENOMEM;
813*4882a593Smuzhiyun goto bail;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun platform_set_drvdata(pdev, info);
817*4882a593Smuzhiyun default_par = info->par;
818*4882a593Smuzhiyun default_par->regs = ioremap(pdev->resource[1].start,
819*4882a593Smuzhiyun resource_size(&pdev->resource[1]));
820*4882a593Smuzhiyun if (!default_par->regs) {
821*4882a593Smuzhiyun printk(KERN_ERR PFX "unable to map registers\n");
822*4882a593Smuzhiyun ret = -ENOMEM;
823*4882a593Smuzhiyun goto bail;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun info->pseudo_palette = default_par->pseudo_palette;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun info->screen_base = ioremap(pdev->resource[0].start,
828*4882a593Smuzhiyun resource_size(&pdev->resource[0]));
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun if (!info->screen_base) {
831*4882a593Smuzhiyun printk(KERN_ERR PFX "unable to map framebuffer\n");
832*4882a593Smuzhiyun ret = -ENOMEM;
833*4882a593Smuzhiyun goto bail;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun /* production id is top 6 bits */
837*4882a593Smuzhiyun prod_id = s1d13xxxfb_readreg(default_par, S1DREG_REV_CODE) >> 2;
838*4882a593Smuzhiyun /* revision id is lower 2 bits */
839*4882a593Smuzhiyun revision = s1d13xxxfb_readreg(default_par, S1DREG_REV_CODE) & 0x3;
840*4882a593Smuzhiyun ret = -ENODEV;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(s1d13xxxfb_prod_ids); i++) {
843*4882a593Smuzhiyun if (prod_id == s1d13xxxfb_prod_ids[i]) {
844*4882a593Smuzhiyun /* looks like we got it in our list */
845*4882a593Smuzhiyun default_par->prod_id = prod_id;
846*4882a593Smuzhiyun default_par->revision = revision;
847*4882a593Smuzhiyun ret = 0;
848*4882a593Smuzhiyun break;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun if (!ret) {
853*4882a593Smuzhiyun printk(KERN_INFO PFX "chip production id %i = %s\n",
854*4882a593Smuzhiyun prod_id, s1d13xxxfb_prod_names[i]);
855*4882a593Smuzhiyun printk(KERN_INFO PFX "chip revision %i\n", revision);
856*4882a593Smuzhiyun } else {
857*4882a593Smuzhiyun printk(KERN_INFO PFX
858*4882a593Smuzhiyun "unknown chip production id %i, revision %i\n",
859*4882a593Smuzhiyun prod_id, revision);
860*4882a593Smuzhiyun printk(KERN_INFO PFX "please contact maintainer\n");
861*4882a593Smuzhiyun goto bail;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun info->fix = s1d13xxxfb_fix;
865*4882a593Smuzhiyun info->fix.mmio_start = pdev->resource[1].start;
866*4882a593Smuzhiyun info->fix.mmio_len = resource_size(&pdev->resource[1]);
867*4882a593Smuzhiyun info->fix.smem_start = pdev->resource[0].start;
868*4882a593Smuzhiyun info->fix.smem_len = resource_size(&pdev->resource[0]);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun printk(KERN_INFO PFX "regs mapped at 0x%p, fb %d KiB mapped at 0x%p\n",
871*4882a593Smuzhiyun default_par->regs, info->fix.smem_len / 1024, info->screen_base);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun info->par = default_par;
874*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
875*4882a593Smuzhiyun info->fbops = &s1d13xxxfb_fbops;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun switch(prod_id) {
878*4882a593Smuzhiyun case S1D13506_PROD_ID: /* activate acceleration */
879*4882a593Smuzhiyun s1d13xxxfb_fbops.fb_fillrect = s1d13xxxfb_bitblt_solidfill;
880*4882a593Smuzhiyun s1d13xxxfb_fbops.fb_copyarea = s1d13xxxfb_bitblt_copyarea;
881*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN |
882*4882a593Smuzhiyun FBINFO_HWACCEL_FILLRECT | FBINFO_HWACCEL_COPYAREA;
883*4882a593Smuzhiyun break;
884*4882a593Smuzhiyun default:
885*4882a593Smuzhiyun break;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* perform "manual" chip initialization, if needed */
889*4882a593Smuzhiyun if (pdata && pdata->initregs)
890*4882a593Smuzhiyun s1d13xxxfb_runinit(info->par, pdata->initregs, pdata->initregssize);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun s1d13xxxfb_fetch_hw_state(info);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun if (register_framebuffer(info) < 0) {
895*4882a593Smuzhiyun ret = -EINVAL;
896*4882a593Smuzhiyun goto bail;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun fb_info(info, "%s frame buffer device\n", info->fix.id);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun return 0;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun bail:
904*4882a593Smuzhiyun __s1d13xxxfb_remove(pdev);
905*4882a593Smuzhiyun return ret;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun #ifdef CONFIG_PM
s1d13xxxfb_suspend(struct platform_device * dev,pm_message_t state)910*4882a593Smuzhiyun static int s1d13xxxfb_suspend(struct platform_device *dev, pm_message_t state)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun struct fb_info *info = platform_get_drvdata(dev);
913*4882a593Smuzhiyun struct s1d13xxxfb_par *s1dfb = info->par;
914*4882a593Smuzhiyun struct s1d13xxxfb_pdata *pdata = NULL;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun /* disable display */
917*4882a593Smuzhiyun lcd_enable(s1dfb, 0);
918*4882a593Smuzhiyun crt_enable(s1dfb, 0);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun if (dev_get_platdata(&dev->dev))
921*4882a593Smuzhiyun pdata = dev_get_platdata(&dev->dev);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun #if 0
924*4882a593Smuzhiyun if (!s1dfb->disp_save)
925*4882a593Smuzhiyun s1dfb->disp_save = kmalloc(info->fix.smem_len, GFP_KERNEL);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (!s1dfb->disp_save) {
928*4882a593Smuzhiyun printk(KERN_ERR PFX "no memory to save screen\n");
929*4882a593Smuzhiyun return -ENOMEM;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun memcpy_fromio(s1dfb->disp_save, info->screen_base, info->fix.smem_len);
933*4882a593Smuzhiyun #else
934*4882a593Smuzhiyun s1dfb->disp_save = NULL;
935*4882a593Smuzhiyun #endif
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun if (!s1dfb->regs_save)
938*4882a593Smuzhiyun s1dfb->regs_save = kmalloc(info->fix.mmio_len, GFP_KERNEL);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun if (!s1dfb->regs_save) {
941*4882a593Smuzhiyun printk(KERN_ERR PFX "no memory to save registers");
942*4882a593Smuzhiyun return -ENOMEM;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun /* backup all registers */
946*4882a593Smuzhiyun memcpy_fromio(s1dfb->regs_save, s1dfb->regs, info->fix.mmio_len);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /* now activate power save mode */
949*4882a593Smuzhiyun s1d13xxxfb_writereg(s1dfb, S1DREG_PS_CNF, 0x11);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun if (pdata && pdata->platform_suspend_video)
952*4882a593Smuzhiyun return pdata->platform_suspend_video();
953*4882a593Smuzhiyun else
954*4882a593Smuzhiyun return 0;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
s1d13xxxfb_resume(struct platform_device * dev)957*4882a593Smuzhiyun static int s1d13xxxfb_resume(struct platform_device *dev)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun struct fb_info *info = platform_get_drvdata(dev);
960*4882a593Smuzhiyun struct s1d13xxxfb_par *s1dfb = info->par;
961*4882a593Smuzhiyun struct s1d13xxxfb_pdata *pdata = NULL;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /* awaken the chip */
964*4882a593Smuzhiyun s1d13xxxfb_writereg(s1dfb, S1DREG_PS_CNF, 0x10);
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /* do not let go until SDRAM "wakes up" */
967*4882a593Smuzhiyun while ((s1d13xxxfb_readreg(s1dfb, S1DREG_PS_STATUS) & 0x01))
968*4882a593Smuzhiyun udelay(10);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun if (dev_get_platdata(&dev->dev))
971*4882a593Smuzhiyun pdata = dev_get_platdata(&dev->dev);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun if (s1dfb->regs_save) {
974*4882a593Smuzhiyun /* will write RO regs, *should* get away with it :) */
975*4882a593Smuzhiyun memcpy_toio(s1dfb->regs, s1dfb->regs_save, info->fix.mmio_len);
976*4882a593Smuzhiyun kfree(s1dfb->regs_save);
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun if (s1dfb->disp_save) {
980*4882a593Smuzhiyun memcpy_toio(info->screen_base, s1dfb->disp_save,
981*4882a593Smuzhiyun info->fix.smem_len);
982*4882a593Smuzhiyun kfree(s1dfb->disp_save); /* XXX kmalloc()'d when? */
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if ((s1dfb->display & 0x01) != 0)
986*4882a593Smuzhiyun lcd_enable(s1dfb, 1);
987*4882a593Smuzhiyun if ((s1dfb->display & 0x02) != 0)
988*4882a593Smuzhiyun crt_enable(s1dfb, 1);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (pdata && pdata->platform_resume_video)
991*4882a593Smuzhiyun return pdata->platform_resume_video();
992*4882a593Smuzhiyun else
993*4882a593Smuzhiyun return 0;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun #endif /* CONFIG_PM */
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun static struct platform_driver s1d13xxxfb_driver = {
998*4882a593Smuzhiyun .probe = s1d13xxxfb_probe,
999*4882a593Smuzhiyun .remove = s1d13xxxfb_remove,
1000*4882a593Smuzhiyun #ifdef CONFIG_PM
1001*4882a593Smuzhiyun .suspend = s1d13xxxfb_suspend,
1002*4882a593Smuzhiyun .resume = s1d13xxxfb_resume,
1003*4882a593Smuzhiyun #endif
1004*4882a593Smuzhiyun .driver = {
1005*4882a593Smuzhiyun .name = S1D_DEVICENAME,
1006*4882a593Smuzhiyun },
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun static int __init
s1d13xxxfb_init(void)1011*4882a593Smuzhiyun s1d13xxxfb_init(void)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun #ifndef MODULE
1015*4882a593Smuzhiyun if (fb_get_options("s1d13xxxfb", NULL))
1016*4882a593Smuzhiyun return -ENODEV;
1017*4882a593Smuzhiyun #endif
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun return platform_driver_register(&s1d13xxxfb_driver);
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun static void __exit
s1d13xxxfb_exit(void)1024*4882a593Smuzhiyun s1d13xxxfb_exit(void)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun platform_driver_unregister(&s1d13xxxfb_driver);
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun module_init(s1d13xxxfb_init);
1030*4882a593Smuzhiyun module_exit(s1d13xxxfb_exit);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1034*4882a593Smuzhiyun MODULE_DESCRIPTION("Framebuffer driver for S1D13xxx devices");
1035*4882a593Smuzhiyun MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Thibaut VARENE <varenet@parisc-linux.org>");
1036