1*4882a593Smuzhiyun /* $XConsortium: nv_driver.c /main/3 1996/10/28 05:13:37 kaleb $ */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 1996-1997 David J. McKay
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * DAVID J. MCKAY BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
19*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
20*4882a593Smuzhiyun * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21*4882a593Smuzhiyun * SOFTWARE.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun * GPL licensing note -- nVidia is allowing a liberal interpretation of
26*4882a593Smuzhiyun * the documentation restriction above, to merely say that this nVidia's
27*4882a593Smuzhiyun * copyright and disclaimer should be included with all code derived
28*4882a593Smuzhiyun * from this source. -- Jeff Garzik <jgarzik@pobox.com>, 01/Nov/99
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Hacked together from mga driver and 3.3.4 NVIDIA driver by Jarno Paananen
32*4882a593Smuzhiyun <jpaana@s2.org> */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* $XFree86: xc/programs/Xserver/hw/xfree86/drivers/nv/nv_setup.c,v 1.18 2002/08/0
35*4882a593Smuzhiyun 5 20:47:06 mvojkovi Exp $ */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <linux/delay.h>
38*4882a593Smuzhiyun #include <linux/pci.h>
39*4882a593Smuzhiyun #include <linux/pci_ids.h>
40*4882a593Smuzhiyun #include "nv_type.h"
41*4882a593Smuzhiyun #include "rivafb.h"
42*4882a593Smuzhiyun #include "nvreg.h"
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define PFX "rivafb: "
45*4882a593Smuzhiyun
MISCin(struct riva_par * par)46*4882a593Smuzhiyun static inline unsigned char MISCin(struct riva_par *par)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun return (VGA_RD08(par->riva.PVIO, 0x3cc));
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static Bool
riva_is_connected(struct riva_par * par,Bool second)52*4882a593Smuzhiyun riva_is_connected(struct riva_par *par, Bool second)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun volatile U032 __iomem *PRAMDAC = par->riva.PRAMDAC0;
55*4882a593Smuzhiyun U032 reg52C, reg608;
56*4882a593Smuzhiyun Bool present;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun if(second) PRAMDAC += 0x800;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun reg52C = NV_RD32(PRAMDAC, 0x052C);
61*4882a593Smuzhiyun reg608 = NV_RD32(PRAMDAC, 0x0608);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun NV_WR32(PRAMDAC, 0x0608, reg608 & ~0x00010000);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun NV_WR32(PRAMDAC, 0x052C, reg52C & 0x0000FEEE);
66*4882a593Smuzhiyun mdelay(1);
67*4882a593Smuzhiyun NV_WR32(PRAMDAC, 0x052C, NV_RD32(PRAMDAC, 0x052C) | 1);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun NV_WR32(par->riva.PRAMDAC0, 0x0610, 0x94050140);
70*4882a593Smuzhiyun NV_WR32(par->riva.PRAMDAC0, 0x0608, 0x00001000);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun mdelay(1);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun present = (NV_RD32(PRAMDAC, 0x0608) & (1 << 28)) ? TRUE : FALSE;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun NV_WR32(par->riva.PRAMDAC0, 0x0608,
77*4882a593Smuzhiyun NV_RD32(par->riva.PRAMDAC0, 0x0608) & 0x0000EFFF);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun NV_WR32(PRAMDAC, 0x052C, reg52C);
80*4882a593Smuzhiyun NV_WR32(PRAMDAC, 0x0608, reg608);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun return present;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static void
riva_override_CRTC(struct riva_par * par)86*4882a593Smuzhiyun riva_override_CRTC(struct riva_par *par)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun printk(KERN_INFO PFX
89*4882a593Smuzhiyun "Detected CRTC controller %i being used\n",
90*4882a593Smuzhiyun par->SecondCRTC ? 1 : 0);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if(par->forceCRTC != -1) {
93*4882a593Smuzhiyun printk(KERN_INFO PFX
94*4882a593Smuzhiyun "Forcing usage of CRTC %i\n", par->forceCRTC);
95*4882a593Smuzhiyun par->SecondCRTC = par->forceCRTC;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static void
riva_is_second(struct riva_par * par)100*4882a593Smuzhiyun riva_is_second(struct riva_par *par)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun if (par->FlatPanel == 1) {
103*4882a593Smuzhiyun switch(par->Chipset & 0xffff) {
104*4882a593Smuzhiyun case 0x0174:
105*4882a593Smuzhiyun case 0x0175:
106*4882a593Smuzhiyun case 0x0176:
107*4882a593Smuzhiyun case 0x0177:
108*4882a593Smuzhiyun case 0x0179:
109*4882a593Smuzhiyun case 0x017C:
110*4882a593Smuzhiyun case 0x017D:
111*4882a593Smuzhiyun case 0x0186:
112*4882a593Smuzhiyun case 0x0187:
113*4882a593Smuzhiyun /* this might not be a good default for the chips below */
114*4882a593Smuzhiyun case 0x0286:
115*4882a593Smuzhiyun case 0x028C:
116*4882a593Smuzhiyun case 0x0316:
117*4882a593Smuzhiyun case 0x0317:
118*4882a593Smuzhiyun case 0x031A:
119*4882a593Smuzhiyun case 0x031B:
120*4882a593Smuzhiyun case 0x031C:
121*4882a593Smuzhiyun case 0x031D:
122*4882a593Smuzhiyun case 0x031E:
123*4882a593Smuzhiyun case 0x031F:
124*4882a593Smuzhiyun case 0x0324:
125*4882a593Smuzhiyun case 0x0325:
126*4882a593Smuzhiyun case 0x0328:
127*4882a593Smuzhiyun case 0x0329:
128*4882a593Smuzhiyun case 0x032C:
129*4882a593Smuzhiyun case 0x032D:
130*4882a593Smuzhiyun par->SecondCRTC = TRUE;
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun default:
133*4882a593Smuzhiyun par->SecondCRTC = FALSE;
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun } else {
137*4882a593Smuzhiyun if(riva_is_connected(par, 0)) {
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (NV_RD32(par->riva.PRAMDAC0, 0x0000052C) & 0x100)
140*4882a593Smuzhiyun par->SecondCRTC = TRUE;
141*4882a593Smuzhiyun else
142*4882a593Smuzhiyun par->SecondCRTC = FALSE;
143*4882a593Smuzhiyun } else
144*4882a593Smuzhiyun if (riva_is_connected(par, 1)) {
145*4882a593Smuzhiyun if(NV_RD32(par->riva.PRAMDAC0, 0x0000252C) & 0x100)
146*4882a593Smuzhiyun par->SecondCRTC = TRUE;
147*4882a593Smuzhiyun else
148*4882a593Smuzhiyun par->SecondCRTC = FALSE;
149*4882a593Smuzhiyun } else /* default */
150*4882a593Smuzhiyun par->SecondCRTC = FALSE;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun riva_override_CRTC(par);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
riva_get_memlen(struct riva_par * par)155*4882a593Smuzhiyun unsigned long riva_get_memlen(struct riva_par *par)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun RIVA_HW_INST *chip = &par->riva;
158*4882a593Smuzhiyun unsigned long memlen = 0;
159*4882a593Smuzhiyun unsigned int chipset = par->Chipset;
160*4882a593Smuzhiyun struct pci_dev* dev;
161*4882a593Smuzhiyun u32 amt;
162*4882a593Smuzhiyun int domain = pci_domain_nr(par->pdev->bus);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun switch (chip->Architecture) {
165*4882a593Smuzhiyun case NV_ARCH_03:
166*4882a593Smuzhiyun if (NV_RD32(chip->PFB, 0x00000000) & 0x00000020) {
167*4882a593Smuzhiyun if (((NV_RD32(chip->PMC, 0x00000000) & 0xF0) == 0x20)
168*4882a593Smuzhiyun && ((NV_RD32(chip->PMC, 0x00000000)&0x0F)>=0x02)) {
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * SDRAM 128 ZX.
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun switch (NV_RD32(chip->PFB,0x00000000) & 0x03) {
173*4882a593Smuzhiyun case 2:
174*4882a593Smuzhiyun memlen = 1024 * 4;
175*4882a593Smuzhiyun break;
176*4882a593Smuzhiyun case 1:
177*4882a593Smuzhiyun memlen = 1024 * 2;
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun default:
180*4882a593Smuzhiyun memlen = 1024 * 8;
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun } else {
184*4882a593Smuzhiyun memlen = 1024 * 8;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun } else {
187*4882a593Smuzhiyun /*
188*4882a593Smuzhiyun * SGRAM 128.
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun switch (NV_RD32(chip->PFB, 0x00000000) & 0x00000003) {
191*4882a593Smuzhiyun case 0:
192*4882a593Smuzhiyun memlen = 1024 * 8;
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun case 2:
195*4882a593Smuzhiyun memlen = 1024 * 4;
196*4882a593Smuzhiyun break;
197*4882a593Smuzhiyun default:
198*4882a593Smuzhiyun memlen = 1024 * 2;
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun case NV_ARCH_04:
204*4882a593Smuzhiyun if (NV_RD32(chip->PFB, 0x00000000) & 0x00000100) {
205*4882a593Smuzhiyun memlen = ((NV_RD32(chip->PFB, 0x00000000)>>12)&0x0F) *
206*4882a593Smuzhiyun 1024 * 2 + 1024 * 2;
207*4882a593Smuzhiyun } else {
208*4882a593Smuzhiyun switch (NV_RD32(chip->PFB, 0x00000000) & 0x00000003) {
209*4882a593Smuzhiyun case 0:
210*4882a593Smuzhiyun memlen = 1024 * 32;
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun case 1:
213*4882a593Smuzhiyun memlen = 1024 * 4;
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun case 2:
216*4882a593Smuzhiyun memlen = 1024 * 8;
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun case 3:
219*4882a593Smuzhiyun default:
220*4882a593Smuzhiyun memlen = 1024 * 16;
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun break;
225*4882a593Smuzhiyun case NV_ARCH_10:
226*4882a593Smuzhiyun case NV_ARCH_20:
227*4882a593Smuzhiyun case NV_ARCH_30:
228*4882a593Smuzhiyun if(chipset == NV_CHIP_IGEFORCE2) {
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun dev = pci_get_domain_bus_and_slot(domain, 0, 1);
231*4882a593Smuzhiyun pci_read_config_dword(dev, 0x7C, &amt);
232*4882a593Smuzhiyun pci_dev_put(dev);
233*4882a593Smuzhiyun memlen = (((amt >> 6) & 31) + 1) * 1024;
234*4882a593Smuzhiyun } else if (chipset == NV_CHIP_0x01F0) {
235*4882a593Smuzhiyun dev = pci_get_domain_bus_and_slot(domain, 0, 1);
236*4882a593Smuzhiyun pci_read_config_dword(dev, 0x84, &amt);
237*4882a593Smuzhiyun pci_dev_put(dev);
238*4882a593Smuzhiyun memlen = (((amt >> 4) & 127) + 1) * 1024;
239*4882a593Smuzhiyun } else {
240*4882a593Smuzhiyun switch ((NV_RD32(chip->PFB, 0x0000020C) >> 20) &
241*4882a593Smuzhiyun 0x000000FF){
242*4882a593Smuzhiyun case 0x02:
243*4882a593Smuzhiyun memlen = 1024 * 2;
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun case 0x04:
246*4882a593Smuzhiyun memlen = 1024 * 4;
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun case 0x08:
249*4882a593Smuzhiyun memlen = 1024 * 8;
250*4882a593Smuzhiyun break;
251*4882a593Smuzhiyun case 0x10:
252*4882a593Smuzhiyun memlen = 1024 * 16;
253*4882a593Smuzhiyun break;
254*4882a593Smuzhiyun case 0x20:
255*4882a593Smuzhiyun memlen = 1024 * 32;
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun case 0x40:
258*4882a593Smuzhiyun memlen = 1024 * 64;
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun case 0x80:
261*4882a593Smuzhiyun memlen = 1024 * 128;
262*4882a593Smuzhiyun break;
263*4882a593Smuzhiyun default:
264*4882a593Smuzhiyun memlen = 1024 * 16;
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun return memlen;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
riva_get_maxdclk(struct riva_par * par)273*4882a593Smuzhiyun unsigned long riva_get_maxdclk(struct riva_par *par)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun RIVA_HW_INST *chip = &par->riva;
276*4882a593Smuzhiyun unsigned long dclk = 0;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun switch (chip->Architecture) {
279*4882a593Smuzhiyun case NV_ARCH_03:
280*4882a593Smuzhiyun if (NV_RD32(chip->PFB, 0x00000000) & 0x00000020) {
281*4882a593Smuzhiyun if (((NV_RD32(chip->PMC, 0x00000000) & 0xF0) == 0x20)
282*4882a593Smuzhiyun && ((NV_RD32(chip->PMC,0x00000000)&0x0F) >= 0x02)) {
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun * SDRAM 128 ZX.
285*4882a593Smuzhiyun */
286*4882a593Smuzhiyun dclk = 800000;
287*4882a593Smuzhiyun } else {
288*4882a593Smuzhiyun dclk = 1000000;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun } else {
291*4882a593Smuzhiyun /*
292*4882a593Smuzhiyun * SGRAM 128.
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun dclk = 1000000;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun break;
297*4882a593Smuzhiyun case NV_ARCH_04:
298*4882a593Smuzhiyun case NV_ARCH_10:
299*4882a593Smuzhiyun case NV_ARCH_20:
300*4882a593Smuzhiyun case NV_ARCH_30:
301*4882a593Smuzhiyun switch ((NV_RD32(chip->PFB, 0x00000000) >> 3) & 0x00000003) {
302*4882a593Smuzhiyun case 3:
303*4882a593Smuzhiyun dclk = 800000;
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun default:
306*4882a593Smuzhiyun dclk = 1000000;
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun return dclk;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun void
riva_common_setup(struct riva_par * par)315*4882a593Smuzhiyun riva_common_setup(struct riva_par *par)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun par->riva.EnableIRQ = 0;
318*4882a593Smuzhiyun par->riva.PRAMDAC0 =
319*4882a593Smuzhiyun (volatile U032 __iomem *)(par->ctrl_base + 0x00680000);
320*4882a593Smuzhiyun par->riva.PFB =
321*4882a593Smuzhiyun (volatile U032 __iomem *)(par->ctrl_base + 0x00100000);
322*4882a593Smuzhiyun par->riva.PFIFO =
323*4882a593Smuzhiyun (volatile U032 __iomem *)(par->ctrl_base + 0x00002000);
324*4882a593Smuzhiyun par->riva.PGRAPH =
325*4882a593Smuzhiyun (volatile U032 __iomem *)(par->ctrl_base + 0x00400000);
326*4882a593Smuzhiyun par->riva.PEXTDEV =
327*4882a593Smuzhiyun (volatile U032 __iomem *)(par->ctrl_base + 0x00101000);
328*4882a593Smuzhiyun par->riva.PTIMER =
329*4882a593Smuzhiyun (volatile U032 __iomem *)(par->ctrl_base + 0x00009000);
330*4882a593Smuzhiyun par->riva.PMC =
331*4882a593Smuzhiyun (volatile U032 __iomem *)(par->ctrl_base + 0x00000000);
332*4882a593Smuzhiyun par->riva.FIFO =
333*4882a593Smuzhiyun (volatile U032 __iomem *)(par->ctrl_base + 0x00800000);
334*4882a593Smuzhiyun par->riva.PCIO0 = par->ctrl_base + 0x00601000;
335*4882a593Smuzhiyun par->riva.PDIO0 = par->ctrl_base + 0x00681000;
336*4882a593Smuzhiyun par->riva.PVIO = par->ctrl_base + 0x000C0000;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun par->riva.IO = (MISCin(par) & 0x01) ? 0x3D0 : 0x3B0;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (par->FlatPanel == -1) {
341*4882a593Smuzhiyun switch (par->Chipset & 0xffff) {
342*4882a593Smuzhiyun case 0x0112: /* known laptop chips */
343*4882a593Smuzhiyun case 0x0174:
344*4882a593Smuzhiyun case 0x0175:
345*4882a593Smuzhiyun case 0x0176:
346*4882a593Smuzhiyun case 0x0177:
347*4882a593Smuzhiyun case 0x0179:
348*4882a593Smuzhiyun case 0x017C:
349*4882a593Smuzhiyun case 0x017D:
350*4882a593Smuzhiyun case 0x0186:
351*4882a593Smuzhiyun case 0x0187:
352*4882a593Smuzhiyun case 0x0286:
353*4882a593Smuzhiyun case 0x028C:
354*4882a593Smuzhiyun case 0x0316:
355*4882a593Smuzhiyun case 0x0317:
356*4882a593Smuzhiyun case 0x031A:
357*4882a593Smuzhiyun case 0x031B:
358*4882a593Smuzhiyun case 0x031C:
359*4882a593Smuzhiyun case 0x031D:
360*4882a593Smuzhiyun case 0x031E:
361*4882a593Smuzhiyun case 0x031F:
362*4882a593Smuzhiyun case 0x0324:
363*4882a593Smuzhiyun case 0x0325:
364*4882a593Smuzhiyun case 0x0328:
365*4882a593Smuzhiyun case 0x0329:
366*4882a593Smuzhiyun case 0x032C:
367*4882a593Smuzhiyun case 0x032D:
368*4882a593Smuzhiyun printk(KERN_INFO PFX
369*4882a593Smuzhiyun "On a laptop. Assuming Digital Flat Panel\n");
370*4882a593Smuzhiyun par->FlatPanel = 1;
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun default:
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun switch (par->Chipset & 0x0ff0) {
378*4882a593Smuzhiyun case 0x0110:
379*4882a593Smuzhiyun if (par->Chipset == NV_CHIP_GEFORCE2_GO)
380*4882a593Smuzhiyun par->SecondCRTC = TRUE;
381*4882a593Smuzhiyun #if defined(__powerpc__)
382*4882a593Smuzhiyun if (par->FlatPanel == 1)
383*4882a593Smuzhiyun par->SecondCRTC = TRUE;
384*4882a593Smuzhiyun #endif
385*4882a593Smuzhiyun riva_override_CRTC(par);
386*4882a593Smuzhiyun break;
387*4882a593Smuzhiyun case 0x0170:
388*4882a593Smuzhiyun case 0x0180:
389*4882a593Smuzhiyun case 0x01F0:
390*4882a593Smuzhiyun case 0x0250:
391*4882a593Smuzhiyun case 0x0280:
392*4882a593Smuzhiyun case 0x0300:
393*4882a593Smuzhiyun case 0x0310:
394*4882a593Smuzhiyun case 0x0320:
395*4882a593Smuzhiyun case 0x0330:
396*4882a593Smuzhiyun case 0x0340:
397*4882a593Smuzhiyun riva_is_second(par);
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun default:
400*4882a593Smuzhiyun break;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (par->SecondCRTC) {
404*4882a593Smuzhiyun par->riva.PCIO = par->riva.PCIO0 + 0x2000;
405*4882a593Smuzhiyun par->riva.PCRTC = par->riva.PCRTC0 + 0x800;
406*4882a593Smuzhiyun par->riva.PRAMDAC = par->riva.PRAMDAC0 + 0x800;
407*4882a593Smuzhiyun par->riva.PDIO = par->riva.PDIO0 + 0x2000;
408*4882a593Smuzhiyun } else {
409*4882a593Smuzhiyun par->riva.PCIO = par->riva.PCIO0;
410*4882a593Smuzhiyun par->riva.PCRTC = par->riva.PCRTC0;
411*4882a593Smuzhiyun par->riva.PRAMDAC = par->riva.PRAMDAC0;
412*4882a593Smuzhiyun par->riva.PDIO = par->riva.PDIO0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (par->FlatPanel == -1) {
416*4882a593Smuzhiyun /* Fix me, need x86 DDC code */
417*4882a593Smuzhiyun par->FlatPanel = 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun par->riva.flatPanel = (par->FlatPanel > 0) ? TRUE : FALSE;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun RivaGetConfig(&par->riva, par->pdev, par->Chipset);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424