1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * linux/drivers/video/riva/fbdev.c - nVidia RIVA 128/TNT/TNT2 fb driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Maintained by Ani Joshi <ajoshi@shell.unixbox.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright 1999-2000 Jeff Garzik
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Contributors:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Ani Joshi: Lots of debugging and cleanup work, really helped
11*4882a593Smuzhiyun * get the driver going
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Ferenc Bakonyi: Bug fixes, cleanup, modularization
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Jindrich Makovicka: Accel code help, hw cursor, mtrr
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Paul Richards: Bug fixes, updates
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Initial template from skeletonfb.c, created 28 Dec 1997 by Geert Uytterhoeven
20*4882a593Smuzhiyun * Includes riva_hw.c from nVidia, see copyright below.
21*4882a593Smuzhiyun * KGI code provided the basis for state storage, init, and mode switching.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
24*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive
25*4882a593Smuzhiyun * for more details.
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * Known bugs and issues:
28*4882a593Smuzhiyun * restoring text mode fails
29*4882a593Smuzhiyun * doublescan modes are broken
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <linux/module.h>
33*4882a593Smuzhiyun #include <linux/kernel.h>
34*4882a593Smuzhiyun #include <linux/errno.h>
35*4882a593Smuzhiyun #include <linux/string.h>
36*4882a593Smuzhiyun #include <linux/mm.h>
37*4882a593Smuzhiyun #include <linux/slab.h>
38*4882a593Smuzhiyun #include <linux/delay.h>
39*4882a593Smuzhiyun #include <linux/fb.h>
40*4882a593Smuzhiyun #include <linux/init.h>
41*4882a593Smuzhiyun #include <linux/pci.h>
42*4882a593Smuzhiyun #include <linux/backlight.h>
43*4882a593Smuzhiyun #include <linux/bitrev.h>
44*4882a593Smuzhiyun #ifdef CONFIG_PMAC_BACKLIGHT
45*4882a593Smuzhiyun #include <asm/machdep.h>
46*4882a593Smuzhiyun #include <asm/backlight.h>
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #include "rivafb.h"
50*4882a593Smuzhiyun #include "nvreg.h"
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* version number of this driver */
53*4882a593Smuzhiyun #define RIVAFB_VERSION "0.9.5b"
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
56*4882a593Smuzhiyun *
57*4882a593Smuzhiyun * various helpful macros and constants
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
60*4882a593Smuzhiyun #ifdef CONFIG_FB_RIVA_DEBUG
61*4882a593Smuzhiyun #define NVTRACE printk
62*4882a593Smuzhiyun #else
63*4882a593Smuzhiyun #define NVTRACE if(0) printk
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define NVTRACE_ENTER(...) NVTRACE("%s START\n", __func__)
67*4882a593Smuzhiyun #define NVTRACE_LEAVE(...) NVTRACE("%s END\n", __func__)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #ifdef CONFIG_FB_RIVA_DEBUG
70*4882a593Smuzhiyun #define assert(expr) \
71*4882a593Smuzhiyun if(!(expr)) { \
72*4882a593Smuzhiyun printk( "Assertion failed! %s,%s,%s,line=%d\n",\
73*4882a593Smuzhiyun #expr,__FILE__,__func__,__LINE__); \
74*4882a593Smuzhiyun BUG(); \
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun #else
77*4882a593Smuzhiyun #define assert(expr)
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define PFX "rivafb: "
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* macro that allows you to set overflow bits */
83*4882a593Smuzhiyun #define SetBitField(value,from,to) SetBF(to,GetBF(value,from))
84*4882a593Smuzhiyun #define SetBit(n) (1<<(n))
85*4882a593Smuzhiyun #define Set8Bits(value) ((value)&0xff)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* HW cursor parameters */
88*4882a593Smuzhiyun #define MAX_CURS 32
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
91*4882a593Smuzhiyun *
92*4882a593Smuzhiyun * prototypes
93*4882a593Smuzhiyun *
94*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static int rivafb_blank(int blank, struct fb_info *info);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
99*4882a593Smuzhiyun *
100*4882a593Smuzhiyun * card identification
101*4882a593Smuzhiyun *
102*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct pci_device_id rivafb_pci_tbl[] = {
105*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA_SGS, PCI_DEVICE_ID_NVIDIA_SGS_RIVA128,
106*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
107*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_TNT,
108*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
109*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_TNT2,
110*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
111*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_UTNT2,
112*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
113*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_VTNT2,
114*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
115*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_UVTNT2,
116*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
117*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_ITNT2,
118*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
119*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE_SDR,
120*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
121*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE_DDR,
122*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
123*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_QUADRO,
124*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
125*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE2_MX,
126*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
127*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE2_MX2,
128*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
129*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE2_GO,
130*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
131*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_QUADRO2_MXR,
132*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
133*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE2_GTS,
134*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
135*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE2_GTS2,
136*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
137*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE2_ULTRA,
138*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
139*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_QUADRO2_PRO,
140*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
141*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE4_MX_460,
142*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
143*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE4_MX_440,
144*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
145*4882a593Smuzhiyun // NF2/IGP version, GeForce 4 MX, NV18
146*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, 0x01f0,
147*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
148*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE4_MX_420,
149*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
150*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE4_440_GO,
151*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
152*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE4_420_GO,
153*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
154*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE4_420_GO_M32,
155*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
156*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_QUADRO4_500XGL,
157*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
158*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE4_440_GO_M64,
159*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
160*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_QUADRO4_200,
161*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
162*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_QUADRO4_550XGL,
163*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
164*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_QUADRO4_500_GOGL,
165*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
166*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_IGEFORCE2,
167*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
168*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE3,
169*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
170*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE3_1,
171*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
172*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE3_2,
173*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
174*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_QUADRO_DDC,
175*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
176*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE4_TI_4600,
177*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
178*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE4_TI_4400,
179*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
180*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE4_TI_4200,
181*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
182*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_QUADRO4_900XGL,
183*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
184*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_QUADRO4_750XGL,
185*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
186*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_QUADRO4_700XGL,
187*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
188*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_GEFORCE_FX_GO_5200,
189*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
190*4882a593Smuzhiyun { 0, } /* terminate list */
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, rivafb_pci_tbl);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
195*4882a593Smuzhiyun *
196*4882a593Smuzhiyun * global variables
197*4882a593Smuzhiyun *
198*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* command line data, set in rivafb_setup() */
201*4882a593Smuzhiyun static int flatpanel = -1; /* Autodetect later */
202*4882a593Smuzhiyun static int forceCRTC = -1;
203*4882a593Smuzhiyun static bool noaccel = 0;
204*4882a593Smuzhiyun static bool nomtrr = 0;
205*4882a593Smuzhiyun static int backlight = IS_BUILTIN(CONFIG_PMAC_BACKLIGHT);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static char *mode_option = NULL;
208*4882a593Smuzhiyun static bool strictmode = 0;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static struct fb_fix_screeninfo rivafb_fix = {
211*4882a593Smuzhiyun .type = FB_TYPE_PACKED_PIXELS,
212*4882a593Smuzhiyun .xpanstep = 1,
213*4882a593Smuzhiyun .ypanstep = 1,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static struct fb_var_screeninfo rivafb_default_var = {
217*4882a593Smuzhiyun .xres = 640,
218*4882a593Smuzhiyun .yres = 480,
219*4882a593Smuzhiyun .xres_virtual = 640,
220*4882a593Smuzhiyun .yres_virtual = 480,
221*4882a593Smuzhiyun .bits_per_pixel = 8,
222*4882a593Smuzhiyun .red = {0, 8, 0},
223*4882a593Smuzhiyun .green = {0, 8, 0},
224*4882a593Smuzhiyun .blue = {0, 8, 0},
225*4882a593Smuzhiyun .transp = {0, 0, 0},
226*4882a593Smuzhiyun .activate = FB_ACTIVATE_NOW,
227*4882a593Smuzhiyun .height = -1,
228*4882a593Smuzhiyun .width = -1,
229*4882a593Smuzhiyun .pixclock = 39721,
230*4882a593Smuzhiyun .left_margin = 40,
231*4882a593Smuzhiyun .right_margin = 24,
232*4882a593Smuzhiyun .upper_margin = 32,
233*4882a593Smuzhiyun .lower_margin = 11,
234*4882a593Smuzhiyun .hsync_len = 96,
235*4882a593Smuzhiyun .vsync_len = 2,
236*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* from GGI */
240*4882a593Smuzhiyun static const struct riva_regs reg_template = {
241*4882a593Smuzhiyun {0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07, /* ATTR */
242*4882a593Smuzhiyun 0x08, 0x09, 0x0A, 0x0B, 0x0C, 0x0D, 0x0E, 0x0F,
243*4882a593Smuzhiyun 0x41, 0x01, 0x0F, 0x00, 0x00},
244*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* CRT */
245*4882a593Smuzhiyun 0x00, 0x00, 0x20, 0x00, 0x00, 0x00, 0x00, 0x00,
246*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0xE3, /* 0x10 */
247*4882a593Smuzhiyun 0xFF, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
248*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 0x20 */
249*4882a593Smuzhiyun 0x40, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
250*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 0x30 */
251*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
252*4882a593Smuzhiyun 0x00, /* 0x40 */
253*4882a593Smuzhiyun },
254*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x40, 0x05, 0x0F, /* GRA */
255*4882a593Smuzhiyun 0xFF},
256*4882a593Smuzhiyun {0x03, 0x01, 0x0F, 0x00, 0x0E}, /* SEQ */
257*4882a593Smuzhiyun 0xEB /* MISC */
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun * Backlight control
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun #ifdef CONFIG_FB_RIVA_BACKLIGHT
264*4882a593Smuzhiyun /* We do not have any information about which values are allowed, thus
265*4882a593Smuzhiyun * we used safe values.
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun #define MIN_LEVEL 0x158
268*4882a593Smuzhiyun #define MAX_LEVEL 0x534
269*4882a593Smuzhiyun #define LEVEL_STEP ((MAX_LEVEL - MIN_LEVEL) / FB_BACKLIGHT_MAX)
270*4882a593Smuzhiyun
riva_bl_get_level_brightness(struct riva_par * par,int level)271*4882a593Smuzhiyun static int riva_bl_get_level_brightness(struct riva_par *par,
272*4882a593Smuzhiyun int level)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(par->pdev);
275*4882a593Smuzhiyun int nlevel;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Get and convert the value */
278*4882a593Smuzhiyun /* No locking on bl_curve since accessing a single value */
279*4882a593Smuzhiyun nlevel = MIN_LEVEL + info->bl_curve[level] * LEVEL_STEP;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (nlevel < 0)
282*4882a593Smuzhiyun nlevel = 0;
283*4882a593Smuzhiyun else if (nlevel < MIN_LEVEL)
284*4882a593Smuzhiyun nlevel = MIN_LEVEL;
285*4882a593Smuzhiyun else if (nlevel > MAX_LEVEL)
286*4882a593Smuzhiyun nlevel = MAX_LEVEL;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return nlevel;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
riva_bl_update_status(struct backlight_device * bd)291*4882a593Smuzhiyun static int riva_bl_update_status(struct backlight_device *bd)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct riva_par *par = bl_get_data(bd);
294*4882a593Smuzhiyun U032 tmp_pcrt, tmp_pmc;
295*4882a593Smuzhiyun int level;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (bd->props.power != FB_BLANK_UNBLANK ||
298*4882a593Smuzhiyun bd->props.fb_blank != FB_BLANK_UNBLANK)
299*4882a593Smuzhiyun level = 0;
300*4882a593Smuzhiyun else
301*4882a593Smuzhiyun level = bd->props.brightness;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun tmp_pmc = NV_RD32(par->riva.PMC, 0x10F0) & 0x0000FFFF;
304*4882a593Smuzhiyun tmp_pcrt = NV_RD32(par->riva.PCRTC0, 0x081C) & 0xFFFFFFFC;
305*4882a593Smuzhiyun if(level > 0) {
306*4882a593Smuzhiyun tmp_pcrt |= 0x1;
307*4882a593Smuzhiyun tmp_pmc |= (1 << 31); /* backlight bit */
308*4882a593Smuzhiyun tmp_pmc |= riva_bl_get_level_brightness(par, level) << 16; /* level */
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun NV_WR32(par->riva.PCRTC0, 0x081C, tmp_pcrt);
311*4882a593Smuzhiyun NV_WR32(par->riva.PMC, 0x10F0, tmp_pmc);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static const struct backlight_ops riva_bl_ops = {
317*4882a593Smuzhiyun .update_status = riva_bl_update_status,
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
riva_bl_init(struct riva_par * par)320*4882a593Smuzhiyun static void riva_bl_init(struct riva_par *par)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct backlight_properties props;
323*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(par->pdev);
324*4882a593Smuzhiyun struct backlight_device *bd;
325*4882a593Smuzhiyun char name[12];
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (!par->FlatPanel)
328*4882a593Smuzhiyun return;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun #ifdef CONFIG_PMAC_BACKLIGHT
331*4882a593Smuzhiyun if (!machine_is(powermac) ||
332*4882a593Smuzhiyun !pmac_has_backlight_type("mnca"))
333*4882a593Smuzhiyun return;
334*4882a593Smuzhiyun #endif
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun snprintf(name, sizeof(name), "rivabl%d", info->node);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun memset(&props, 0, sizeof(struct backlight_properties));
339*4882a593Smuzhiyun props.type = BACKLIGHT_RAW;
340*4882a593Smuzhiyun props.max_brightness = FB_BACKLIGHT_LEVELS - 1;
341*4882a593Smuzhiyun bd = backlight_device_register(name, info->dev, par, &riva_bl_ops,
342*4882a593Smuzhiyun &props);
343*4882a593Smuzhiyun if (IS_ERR(bd)) {
344*4882a593Smuzhiyun info->bl_dev = NULL;
345*4882a593Smuzhiyun printk(KERN_WARNING "riva: Backlight registration failed\n");
346*4882a593Smuzhiyun goto error;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun info->bl_dev = bd;
350*4882a593Smuzhiyun fb_bl_default_curve(info, 0,
351*4882a593Smuzhiyun MIN_LEVEL * FB_BACKLIGHT_MAX / MAX_LEVEL,
352*4882a593Smuzhiyun FB_BACKLIGHT_MAX);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun bd->props.brightness = bd->props.max_brightness;
355*4882a593Smuzhiyun bd->props.power = FB_BLANK_UNBLANK;
356*4882a593Smuzhiyun backlight_update_status(bd);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun printk("riva: Backlight initialized (%s)\n", name);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun error:
363*4882a593Smuzhiyun return;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
riva_bl_exit(struct fb_info * info)366*4882a593Smuzhiyun static void riva_bl_exit(struct fb_info *info)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct backlight_device *bd = info->bl_dev;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun backlight_device_unregister(bd);
371*4882a593Smuzhiyun printk("riva: Backlight unloaded\n");
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun #else
riva_bl_init(struct riva_par * par)374*4882a593Smuzhiyun static inline void riva_bl_init(struct riva_par *par) {}
riva_bl_exit(struct fb_info * info)375*4882a593Smuzhiyun static inline void riva_bl_exit(struct fb_info *info) {}
376*4882a593Smuzhiyun #endif /* CONFIG_FB_RIVA_BACKLIGHT */
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
379*4882a593Smuzhiyun *
380*4882a593Smuzhiyun * MMIO access macros
381*4882a593Smuzhiyun *
382*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
383*4882a593Smuzhiyun
CRTCout(struct riva_par * par,unsigned char index,unsigned char val)384*4882a593Smuzhiyun static inline void CRTCout(struct riva_par *par, unsigned char index,
385*4882a593Smuzhiyun unsigned char val)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun VGA_WR08(par->riva.PCIO, 0x3d4, index);
388*4882a593Smuzhiyun VGA_WR08(par->riva.PCIO, 0x3d5, val);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
CRTCin(struct riva_par * par,unsigned char index)391*4882a593Smuzhiyun static inline unsigned char CRTCin(struct riva_par *par,
392*4882a593Smuzhiyun unsigned char index)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun VGA_WR08(par->riva.PCIO, 0x3d4, index);
395*4882a593Smuzhiyun return (VGA_RD08(par->riva.PCIO, 0x3d5));
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
GRAout(struct riva_par * par,unsigned char index,unsigned char val)398*4882a593Smuzhiyun static inline void GRAout(struct riva_par *par, unsigned char index,
399*4882a593Smuzhiyun unsigned char val)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun VGA_WR08(par->riva.PVIO, 0x3ce, index);
402*4882a593Smuzhiyun VGA_WR08(par->riva.PVIO, 0x3cf, val);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
GRAin(struct riva_par * par,unsigned char index)405*4882a593Smuzhiyun static inline unsigned char GRAin(struct riva_par *par,
406*4882a593Smuzhiyun unsigned char index)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun VGA_WR08(par->riva.PVIO, 0x3ce, index);
409*4882a593Smuzhiyun return (VGA_RD08(par->riva.PVIO, 0x3cf));
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
SEQout(struct riva_par * par,unsigned char index,unsigned char val)412*4882a593Smuzhiyun static inline void SEQout(struct riva_par *par, unsigned char index,
413*4882a593Smuzhiyun unsigned char val)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun VGA_WR08(par->riva.PVIO, 0x3c4, index);
416*4882a593Smuzhiyun VGA_WR08(par->riva.PVIO, 0x3c5, val);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
SEQin(struct riva_par * par,unsigned char index)419*4882a593Smuzhiyun static inline unsigned char SEQin(struct riva_par *par,
420*4882a593Smuzhiyun unsigned char index)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun VGA_WR08(par->riva.PVIO, 0x3c4, index);
423*4882a593Smuzhiyun return (VGA_RD08(par->riva.PVIO, 0x3c5));
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
ATTRout(struct riva_par * par,unsigned char index,unsigned char val)426*4882a593Smuzhiyun static inline void ATTRout(struct riva_par *par, unsigned char index,
427*4882a593Smuzhiyun unsigned char val)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun VGA_WR08(par->riva.PCIO, 0x3c0, index);
430*4882a593Smuzhiyun VGA_WR08(par->riva.PCIO, 0x3c0, val);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
ATTRin(struct riva_par * par,unsigned char index)433*4882a593Smuzhiyun static inline unsigned char ATTRin(struct riva_par *par,
434*4882a593Smuzhiyun unsigned char index)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun VGA_WR08(par->riva.PCIO, 0x3c0, index);
437*4882a593Smuzhiyun return (VGA_RD08(par->riva.PCIO, 0x3c1));
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
MISCout(struct riva_par * par,unsigned char val)440*4882a593Smuzhiyun static inline void MISCout(struct riva_par *par, unsigned char val)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun VGA_WR08(par->riva.PVIO, 0x3c2, val);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
MISCin(struct riva_par * par)445*4882a593Smuzhiyun static inline unsigned char MISCin(struct riva_par *par)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun return (VGA_RD08(par->riva.PVIO, 0x3cc));
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
reverse_order(u32 * l)450*4882a593Smuzhiyun static inline void reverse_order(u32 *l)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun u8 *a = (u8 *)l;
453*4882a593Smuzhiyun a[0] = bitrev8(a[0]);
454*4882a593Smuzhiyun a[1] = bitrev8(a[1]);
455*4882a593Smuzhiyun a[2] = bitrev8(a[2]);
456*4882a593Smuzhiyun a[3] = bitrev8(a[3]);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
460*4882a593Smuzhiyun *
461*4882a593Smuzhiyun * cursor stuff
462*4882a593Smuzhiyun *
463*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /**
466*4882a593Smuzhiyun * rivafb_load_cursor_image - load cursor image to hardware
467*4882a593Smuzhiyun * @data: address to monochrome bitmap (1 = foreground color, 0 = background)
468*4882a593Smuzhiyun * @par: pointer to private data
469*4882a593Smuzhiyun * @w: width of cursor image in pixels
470*4882a593Smuzhiyun * @h: height of cursor image in scanlines
471*4882a593Smuzhiyun * @bg: background color (ARGB1555) - alpha bit determines opacity
472*4882a593Smuzhiyun * @fg: foreground color (ARGB1555)
473*4882a593Smuzhiyun *
474*4882a593Smuzhiyun * DESCRIPTiON:
475*4882a593Smuzhiyun * Loads cursor image based on a monochrome source and mask bitmap. The
476*4882a593Smuzhiyun * image bits determines the color of the pixel, 0 for background, 1 for
477*4882a593Smuzhiyun * foreground. Only the affected region (as determined by @w and @h
478*4882a593Smuzhiyun * parameters) will be updated.
479*4882a593Smuzhiyun *
480*4882a593Smuzhiyun * CALLED FROM:
481*4882a593Smuzhiyun * rivafb_cursor()
482*4882a593Smuzhiyun */
rivafb_load_cursor_image(struct riva_par * par,u8 * data8,u16 bg,u16 fg,u32 w,u32 h)483*4882a593Smuzhiyun static void rivafb_load_cursor_image(struct riva_par *par, u8 *data8,
484*4882a593Smuzhiyun u16 bg, u16 fg, u32 w, u32 h)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun int i, j, k = 0;
487*4882a593Smuzhiyun u32 b, tmp;
488*4882a593Smuzhiyun u32 *data = (u32 *)data8;
489*4882a593Smuzhiyun bg = le16_to_cpu(bg);
490*4882a593Smuzhiyun fg = le16_to_cpu(fg);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun w = (w + 1) & ~1;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun for (i = 0; i < h; i++) {
495*4882a593Smuzhiyun b = *data++;
496*4882a593Smuzhiyun reverse_order(&b);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun for (j = 0; j < w/2; j++) {
499*4882a593Smuzhiyun tmp = 0;
500*4882a593Smuzhiyun #if defined (__BIG_ENDIAN)
501*4882a593Smuzhiyun tmp = (b & (1 << 31)) ? fg << 16 : bg << 16;
502*4882a593Smuzhiyun b <<= 1;
503*4882a593Smuzhiyun tmp |= (b & (1 << 31)) ? fg : bg;
504*4882a593Smuzhiyun b <<= 1;
505*4882a593Smuzhiyun #else
506*4882a593Smuzhiyun tmp = (b & 1) ? fg : bg;
507*4882a593Smuzhiyun b >>= 1;
508*4882a593Smuzhiyun tmp |= (b & 1) ? fg << 16 : bg << 16;
509*4882a593Smuzhiyun b >>= 1;
510*4882a593Smuzhiyun #endif
511*4882a593Smuzhiyun writel(tmp, &par->riva.CURSOR[k++]);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun k += (MAX_CURS - w)/2;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
518*4882a593Smuzhiyun *
519*4882a593Smuzhiyun * general utility functions
520*4882a593Smuzhiyun *
521*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /**
524*4882a593Smuzhiyun * riva_wclut - set CLUT entry
525*4882a593Smuzhiyun * @chip: pointer to RIVA_HW_INST object
526*4882a593Smuzhiyun * @regnum: register number
527*4882a593Smuzhiyun * @red: red component
528*4882a593Smuzhiyun * @green: green component
529*4882a593Smuzhiyun * @blue: blue component
530*4882a593Smuzhiyun *
531*4882a593Smuzhiyun * DESCRIPTION:
532*4882a593Smuzhiyun * Sets color register @regnum.
533*4882a593Smuzhiyun *
534*4882a593Smuzhiyun * CALLED FROM:
535*4882a593Smuzhiyun * rivafb_setcolreg()
536*4882a593Smuzhiyun */
riva_wclut(RIVA_HW_INST * chip,unsigned char regnum,unsigned char red,unsigned char green,unsigned char blue)537*4882a593Smuzhiyun static void riva_wclut(RIVA_HW_INST *chip,
538*4882a593Smuzhiyun unsigned char regnum, unsigned char red,
539*4882a593Smuzhiyun unsigned char green, unsigned char blue)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun VGA_WR08(chip->PDIO, 0x3c8, regnum);
542*4882a593Smuzhiyun VGA_WR08(chip->PDIO, 0x3c9, red);
543*4882a593Smuzhiyun VGA_WR08(chip->PDIO, 0x3c9, green);
544*4882a593Smuzhiyun VGA_WR08(chip->PDIO, 0x3c9, blue);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /**
548*4882a593Smuzhiyun * riva_rclut - read fromCLUT register
549*4882a593Smuzhiyun * @chip: pointer to RIVA_HW_INST object
550*4882a593Smuzhiyun * @regnum: register number
551*4882a593Smuzhiyun * @red: red component
552*4882a593Smuzhiyun * @green: green component
553*4882a593Smuzhiyun * @blue: blue component
554*4882a593Smuzhiyun *
555*4882a593Smuzhiyun * DESCRIPTION:
556*4882a593Smuzhiyun * Reads red, green, and blue from color register @regnum.
557*4882a593Smuzhiyun *
558*4882a593Smuzhiyun * CALLED FROM:
559*4882a593Smuzhiyun * rivafb_setcolreg()
560*4882a593Smuzhiyun */
riva_rclut(RIVA_HW_INST * chip,unsigned char regnum,unsigned char * red,unsigned char * green,unsigned char * blue)561*4882a593Smuzhiyun static void riva_rclut(RIVA_HW_INST *chip,
562*4882a593Smuzhiyun unsigned char regnum, unsigned char *red,
563*4882a593Smuzhiyun unsigned char *green, unsigned char *blue)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun VGA_WR08(chip->PDIO, 0x3c7, regnum);
567*4882a593Smuzhiyun *red = VGA_RD08(chip->PDIO, 0x3c9);
568*4882a593Smuzhiyun *green = VGA_RD08(chip->PDIO, 0x3c9);
569*4882a593Smuzhiyun *blue = VGA_RD08(chip->PDIO, 0x3c9);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /**
573*4882a593Smuzhiyun * riva_save_state - saves current chip state
574*4882a593Smuzhiyun * @par: pointer to riva_par object containing info for current riva board
575*4882a593Smuzhiyun * @regs: pointer to riva_regs object
576*4882a593Smuzhiyun *
577*4882a593Smuzhiyun * DESCRIPTION:
578*4882a593Smuzhiyun * Saves current chip state to @regs.
579*4882a593Smuzhiyun *
580*4882a593Smuzhiyun * CALLED FROM:
581*4882a593Smuzhiyun * rivafb_probe()
582*4882a593Smuzhiyun */
583*4882a593Smuzhiyun /* from GGI */
riva_save_state(struct riva_par * par,struct riva_regs * regs)584*4882a593Smuzhiyun static void riva_save_state(struct riva_par *par, struct riva_regs *regs)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun int i;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun NVTRACE_ENTER();
589*4882a593Smuzhiyun par->riva.LockUnlock(&par->riva, 0);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun par->riva.UnloadStateExt(&par->riva, ®s->ext);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun regs->misc_output = MISCin(par);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun for (i = 0; i < NUM_CRT_REGS; i++)
596*4882a593Smuzhiyun regs->crtc[i] = CRTCin(par, i);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun for (i = 0; i < NUM_ATC_REGS; i++)
599*4882a593Smuzhiyun regs->attr[i] = ATTRin(par, i);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun for (i = 0; i < NUM_GRC_REGS; i++)
602*4882a593Smuzhiyun regs->gra[i] = GRAin(par, i);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun for (i = 0; i < NUM_SEQ_REGS; i++)
605*4882a593Smuzhiyun regs->seq[i] = SEQin(par, i);
606*4882a593Smuzhiyun NVTRACE_LEAVE();
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /**
610*4882a593Smuzhiyun * riva_load_state - loads current chip state
611*4882a593Smuzhiyun * @par: pointer to riva_par object containing info for current riva board
612*4882a593Smuzhiyun * @regs: pointer to riva_regs object
613*4882a593Smuzhiyun *
614*4882a593Smuzhiyun * DESCRIPTION:
615*4882a593Smuzhiyun * Loads chip state from @regs.
616*4882a593Smuzhiyun *
617*4882a593Smuzhiyun * CALLED FROM:
618*4882a593Smuzhiyun * riva_load_video_mode()
619*4882a593Smuzhiyun * rivafb_probe()
620*4882a593Smuzhiyun * rivafb_remove()
621*4882a593Smuzhiyun */
622*4882a593Smuzhiyun /* from GGI */
riva_load_state(struct riva_par * par,struct riva_regs * regs)623*4882a593Smuzhiyun static void riva_load_state(struct riva_par *par, struct riva_regs *regs)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun RIVA_HW_STATE *state = ®s->ext;
626*4882a593Smuzhiyun int i;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun NVTRACE_ENTER();
629*4882a593Smuzhiyun CRTCout(par, 0x11, 0x00);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun par->riva.LockUnlock(&par->riva, 0);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun par->riva.LoadStateExt(&par->riva, state);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun MISCout(par, regs->misc_output);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun for (i = 0; i < NUM_CRT_REGS; i++) {
638*4882a593Smuzhiyun switch (i) {
639*4882a593Smuzhiyun case 0x19:
640*4882a593Smuzhiyun case 0x20 ... 0x40:
641*4882a593Smuzhiyun break;
642*4882a593Smuzhiyun default:
643*4882a593Smuzhiyun CRTCout(par, i, regs->crtc[i]);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun for (i = 0; i < NUM_ATC_REGS; i++)
648*4882a593Smuzhiyun ATTRout(par, i, regs->attr[i]);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun for (i = 0; i < NUM_GRC_REGS; i++)
651*4882a593Smuzhiyun GRAout(par, i, regs->gra[i]);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun for (i = 0; i < NUM_SEQ_REGS; i++)
654*4882a593Smuzhiyun SEQout(par, i, regs->seq[i]);
655*4882a593Smuzhiyun NVTRACE_LEAVE();
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /**
659*4882a593Smuzhiyun * riva_load_video_mode - calculate timings
660*4882a593Smuzhiyun * @info: pointer to fb_info object containing info for current riva board
661*4882a593Smuzhiyun *
662*4882a593Smuzhiyun * DESCRIPTION:
663*4882a593Smuzhiyun * Calculate some timings and then send em off to riva_load_state().
664*4882a593Smuzhiyun *
665*4882a593Smuzhiyun * CALLED FROM:
666*4882a593Smuzhiyun * rivafb_set_par()
667*4882a593Smuzhiyun */
riva_load_video_mode(struct fb_info * info)668*4882a593Smuzhiyun static int riva_load_video_mode(struct fb_info *info)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun int bpp, width, hDisplaySize, hDisplay, hStart,
671*4882a593Smuzhiyun hEnd, hTotal, height, vDisplay, vStart, vEnd, vTotal, dotClock;
672*4882a593Smuzhiyun int hBlankStart, hBlankEnd, vBlankStart, vBlankEnd;
673*4882a593Smuzhiyun int rc;
674*4882a593Smuzhiyun struct riva_par *par = info->par;
675*4882a593Smuzhiyun struct riva_regs newmode;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun NVTRACE_ENTER();
678*4882a593Smuzhiyun /* time to calculate */
679*4882a593Smuzhiyun rivafb_blank(FB_BLANK_NORMAL, info);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun bpp = info->var.bits_per_pixel;
682*4882a593Smuzhiyun if (bpp == 16 && info->var.green.length == 5)
683*4882a593Smuzhiyun bpp = 15;
684*4882a593Smuzhiyun width = info->var.xres_virtual;
685*4882a593Smuzhiyun hDisplaySize = info->var.xres;
686*4882a593Smuzhiyun hDisplay = (hDisplaySize / 8) - 1;
687*4882a593Smuzhiyun hStart = (hDisplaySize + info->var.right_margin) / 8 - 1;
688*4882a593Smuzhiyun hEnd = (hDisplaySize + info->var.right_margin +
689*4882a593Smuzhiyun info->var.hsync_len) / 8 - 1;
690*4882a593Smuzhiyun hTotal = (hDisplaySize + info->var.right_margin +
691*4882a593Smuzhiyun info->var.hsync_len + info->var.left_margin) / 8 - 5;
692*4882a593Smuzhiyun hBlankStart = hDisplay;
693*4882a593Smuzhiyun hBlankEnd = hTotal + 4;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun height = info->var.yres_virtual;
696*4882a593Smuzhiyun vDisplay = info->var.yres - 1;
697*4882a593Smuzhiyun vStart = info->var.yres + info->var.lower_margin - 1;
698*4882a593Smuzhiyun vEnd = info->var.yres + info->var.lower_margin +
699*4882a593Smuzhiyun info->var.vsync_len - 1;
700*4882a593Smuzhiyun vTotal = info->var.yres + info->var.lower_margin +
701*4882a593Smuzhiyun info->var.vsync_len + info->var.upper_margin + 2;
702*4882a593Smuzhiyun vBlankStart = vDisplay;
703*4882a593Smuzhiyun vBlankEnd = vTotal + 1;
704*4882a593Smuzhiyun dotClock = 1000000000 / info->var.pixclock;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun memcpy(&newmode, ®_template, sizeof(struct riva_regs));
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED)
709*4882a593Smuzhiyun vTotal |= 1;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (par->FlatPanel) {
712*4882a593Smuzhiyun vStart = vTotal - 3;
713*4882a593Smuzhiyun vEnd = vTotal - 2;
714*4882a593Smuzhiyun vBlankStart = vStart;
715*4882a593Smuzhiyun hStart = hTotal - 3;
716*4882a593Smuzhiyun hEnd = hTotal - 2;
717*4882a593Smuzhiyun hBlankEnd = hTotal + 4;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun newmode.crtc[0x0] = Set8Bits (hTotal);
721*4882a593Smuzhiyun newmode.crtc[0x1] = Set8Bits (hDisplay);
722*4882a593Smuzhiyun newmode.crtc[0x2] = Set8Bits (hBlankStart);
723*4882a593Smuzhiyun newmode.crtc[0x3] = SetBitField (hBlankEnd, 4: 0, 4:0) | SetBit (7);
724*4882a593Smuzhiyun newmode.crtc[0x4] = Set8Bits (hStart);
725*4882a593Smuzhiyun newmode.crtc[0x5] = SetBitField (hBlankEnd, 5: 5, 7:7)
726*4882a593Smuzhiyun | SetBitField (hEnd, 4: 0, 4:0);
727*4882a593Smuzhiyun newmode.crtc[0x6] = SetBitField (vTotal, 7: 0, 7:0);
728*4882a593Smuzhiyun newmode.crtc[0x7] = SetBitField (vTotal, 8: 8, 0:0)
729*4882a593Smuzhiyun | SetBitField (vDisplay, 8: 8, 1:1)
730*4882a593Smuzhiyun | SetBitField (vStart, 8: 8, 2:2)
731*4882a593Smuzhiyun | SetBitField (vBlankStart, 8: 8, 3:3)
732*4882a593Smuzhiyun | SetBit (4)
733*4882a593Smuzhiyun | SetBitField (vTotal, 9: 9, 5:5)
734*4882a593Smuzhiyun | SetBitField (vDisplay, 9: 9, 6:6)
735*4882a593Smuzhiyun | SetBitField (vStart, 9: 9, 7:7);
736*4882a593Smuzhiyun newmode.crtc[0x9] = SetBitField (vBlankStart, 9: 9, 5:5)
737*4882a593Smuzhiyun | SetBit (6);
738*4882a593Smuzhiyun newmode.crtc[0x10] = Set8Bits (vStart);
739*4882a593Smuzhiyun newmode.crtc[0x11] = SetBitField (vEnd, 3: 0, 3:0)
740*4882a593Smuzhiyun | SetBit (5);
741*4882a593Smuzhiyun newmode.crtc[0x12] = Set8Bits (vDisplay);
742*4882a593Smuzhiyun newmode.crtc[0x13] = (width / 8) * ((bpp + 1) / 8);
743*4882a593Smuzhiyun newmode.crtc[0x15] = Set8Bits (vBlankStart);
744*4882a593Smuzhiyun newmode.crtc[0x16] = Set8Bits (vBlankEnd);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun newmode.ext.screen = SetBitField(hBlankEnd,6:6,4:4)
747*4882a593Smuzhiyun | SetBitField(vBlankStart,10:10,3:3)
748*4882a593Smuzhiyun | SetBitField(vStart,10:10,2:2)
749*4882a593Smuzhiyun | SetBitField(vDisplay,10:10,1:1)
750*4882a593Smuzhiyun | SetBitField(vTotal,10:10,0:0);
751*4882a593Smuzhiyun newmode.ext.horiz = SetBitField(hTotal,8:8,0:0)
752*4882a593Smuzhiyun | SetBitField(hDisplay,8:8,1:1)
753*4882a593Smuzhiyun | SetBitField(hBlankStart,8:8,2:2)
754*4882a593Smuzhiyun | SetBitField(hStart,8:8,3:3);
755*4882a593Smuzhiyun newmode.ext.extra = SetBitField(vTotal,11:11,0:0)
756*4882a593Smuzhiyun | SetBitField(vDisplay,11:11,2:2)
757*4882a593Smuzhiyun | SetBitField(vStart,11:11,4:4)
758*4882a593Smuzhiyun | SetBitField(vBlankStart,11:11,6:6);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
761*4882a593Smuzhiyun int tmp = (hTotal >> 1) & ~1;
762*4882a593Smuzhiyun newmode.ext.interlace = Set8Bits(tmp);
763*4882a593Smuzhiyun newmode.ext.horiz |= SetBitField(tmp, 8:8,4:4);
764*4882a593Smuzhiyun } else
765*4882a593Smuzhiyun newmode.ext.interlace = 0xff; /* interlace off */
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun if (par->riva.Architecture >= NV_ARCH_10)
768*4882a593Smuzhiyun par->riva.CURSOR = (U032 __iomem *)(info->screen_base + par->riva.CursorStart);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
771*4882a593Smuzhiyun newmode.misc_output &= ~0x40;
772*4882a593Smuzhiyun else
773*4882a593Smuzhiyun newmode.misc_output |= 0x40;
774*4882a593Smuzhiyun if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
775*4882a593Smuzhiyun newmode.misc_output &= ~0x80;
776*4882a593Smuzhiyun else
777*4882a593Smuzhiyun newmode.misc_output |= 0x80;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun rc = CalcStateExt(&par->riva, &newmode.ext, par->pdev, bpp, width,
780*4882a593Smuzhiyun hDisplaySize, height, dotClock);
781*4882a593Smuzhiyun if (rc)
782*4882a593Smuzhiyun goto out;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun newmode.ext.scale = NV_RD32(par->riva.PRAMDAC, 0x00000848) &
785*4882a593Smuzhiyun 0xfff000ff;
786*4882a593Smuzhiyun if (par->FlatPanel == 1) {
787*4882a593Smuzhiyun newmode.ext.pixel |= (1 << 7);
788*4882a593Smuzhiyun newmode.ext.scale |= (1 << 8);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun if (par->SecondCRTC) {
791*4882a593Smuzhiyun newmode.ext.head = NV_RD32(par->riva.PCRTC0, 0x00000860) &
792*4882a593Smuzhiyun ~0x00001000;
793*4882a593Smuzhiyun newmode.ext.head2 = NV_RD32(par->riva.PCRTC0, 0x00002860) |
794*4882a593Smuzhiyun 0x00001000;
795*4882a593Smuzhiyun newmode.ext.crtcOwner = 3;
796*4882a593Smuzhiyun newmode.ext.pllsel |= 0x20000800;
797*4882a593Smuzhiyun newmode.ext.vpll2 = newmode.ext.vpll;
798*4882a593Smuzhiyun } else if (par->riva.twoHeads) {
799*4882a593Smuzhiyun newmode.ext.head = NV_RD32(par->riva.PCRTC0, 0x00000860) |
800*4882a593Smuzhiyun 0x00001000;
801*4882a593Smuzhiyun newmode.ext.head2 = NV_RD32(par->riva.PCRTC0, 0x00002860) &
802*4882a593Smuzhiyun ~0x00001000;
803*4882a593Smuzhiyun newmode.ext.crtcOwner = 0;
804*4882a593Smuzhiyun newmode.ext.vpll2 = NV_RD32(par->riva.PRAMDAC0, 0x00000520);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun if (par->FlatPanel == 1) {
807*4882a593Smuzhiyun newmode.ext.pixel |= (1 << 7);
808*4882a593Smuzhiyun newmode.ext.scale |= (1 << 8);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun newmode.ext.cursorConfig = 0x02000100;
811*4882a593Smuzhiyun par->current_state = newmode;
812*4882a593Smuzhiyun riva_load_state(par, &par->current_state);
813*4882a593Smuzhiyun par->riva.LockUnlock(&par->riva, 0); /* important for HW cursor */
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun out:
816*4882a593Smuzhiyun rivafb_blank(FB_BLANK_UNBLANK, info);
817*4882a593Smuzhiyun NVTRACE_LEAVE();
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun return rc;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
riva_update_var(struct fb_var_screeninfo * var,const struct fb_videomode * modedb)822*4882a593Smuzhiyun static void riva_update_var(struct fb_var_screeninfo *var,
823*4882a593Smuzhiyun const struct fb_videomode *modedb)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun NVTRACE_ENTER();
826*4882a593Smuzhiyun var->xres = var->xres_virtual = modedb->xres;
827*4882a593Smuzhiyun var->yres = modedb->yres;
828*4882a593Smuzhiyun if (var->yres_virtual < var->yres)
829*4882a593Smuzhiyun var->yres_virtual = var->yres;
830*4882a593Smuzhiyun var->xoffset = var->yoffset = 0;
831*4882a593Smuzhiyun var->pixclock = modedb->pixclock;
832*4882a593Smuzhiyun var->left_margin = modedb->left_margin;
833*4882a593Smuzhiyun var->right_margin = modedb->right_margin;
834*4882a593Smuzhiyun var->upper_margin = modedb->upper_margin;
835*4882a593Smuzhiyun var->lower_margin = modedb->lower_margin;
836*4882a593Smuzhiyun var->hsync_len = modedb->hsync_len;
837*4882a593Smuzhiyun var->vsync_len = modedb->vsync_len;
838*4882a593Smuzhiyun var->sync = modedb->sync;
839*4882a593Smuzhiyun var->vmode = modedb->vmode;
840*4882a593Smuzhiyun NVTRACE_LEAVE();
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /**
844*4882a593Smuzhiyun * rivafb_do_maximize -
845*4882a593Smuzhiyun * @info: pointer to fb_info object containing info for current riva board
846*4882a593Smuzhiyun * @var:
847*4882a593Smuzhiyun * @nom:
848*4882a593Smuzhiyun * @den:
849*4882a593Smuzhiyun *
850*4882a593Smuzhiyun * DESCRIPTION:
851*4882a593Smuzhiyun * .
852*4882a593Smuzhiyun *
853*4882a593Smuzhiyun * RETURNS:
854*4882a593Smuzhiyun * -EINVAL on failure, 0 on success
855*4882a593Smuzhiyun *
856*4882a593Smuzhiyun *
857*4882a593Smuzhiyun * CALLED FROM:
858*4882a593Smuzhiyun * rivafb_check_var()
859*4882a593Smuzhiyun */
rivafb_do_maximize(struct fb_info * info,struct fb_var_screeninfo * var,int nom,int den)860*4882a593Smuzhiyun static int rivafb_do_maximize(struct fb_info *info,
861*4882a593Smuzhiyun struct fb_var_screeninfo *var,
862*4882a593Smuzhiyun int nom, int den)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun static struct {
865*4882a593Smuzhiyun int xres, yres;
866*4882a593Smuzhiyun } modes[] = {
867*4882a593Smuzhiyun {1600, 1280},
868*4882a593Smuzhiyun {1280, 1024},
869*4882a593Smuzhiyun {1024, 768},
870*4882a593Smuzhiyun {800, 600},
871*4882a593Smuzhiyun {640, 480},
872*4882a593Smuzhiyun {-1, -1}
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun int i;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun NVTRACE_ENTER();
877*4882a593Smuzhiyun /* use highest possible virtual resolution */
878*4882a593Smuzhiyun if (var->xres_virtual == -1 && var->yres_virtual == -1) {
879*4882a593Smuzhiyun printk(KERN_WARNING PFX
880*4882a593Smuzhiyun "using maximum available virtual resolution\n");
881*4882a593Smuzhiyun for (i = 0; modes[i].xres != -1; i++) {
882*4882a593Smuzhiyun if (modes[i].xres * nom / den * modes[i].yres <
883*4882a593Smuzhiyun info->fix.smem_len)
884*4882a593Smuzhiyun break;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun if (modes[i].xres == -1) {
887*4882a593Smuzhiyun printk(KERN_ERR PFX
888*4882a593Smuzhiyun "could not find a virtual resolution that fits into video memory!!\n");
889*4882a593Smuzhiyun NVTRACE("EXIT - EINVAL error\n");
890*4882a593Smuzhiyun return -EINVAL;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun var->xres_virtual = modes[i].xres;
893*4882a593Smuzhiyun var->yres_virtual = modes[i].yres;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun printk(KERN_INFO PFX
896*4882a593Smuzhiyun "virtual resolution set to maximum of %dx%d\n",
897*4882a593Smuzhiyun var->xres_virtual, var->yres_virtual);
898*4882a593Smuzhiyun } else if (var->xres_virtual == -1) {
899*4882a593Smuzhiyun var->xres_virtual = (info->fix.smem_len * den /
900*4882a593Smuzhiyun (nom * var->yres_virtual)) & ~15;
901*4882a593Smuzhiyun printk(KERN_WARNING PFX
902*4882a593Smuzhiyun "setting virtual X resolution to %d\n", var->xres_virtual);
903*4882a593Smuzhiyun } else if (var->yres_virtual == -1) {
904*4882a593Smuzhiyun var->xres_virtual = (var->xres_virtual + 15) & ~15;
905*4882a593Smuzhiyun var->yres_virtual = info->fix.smem_len * den /
906*4882a593Smuzhiyun (nom * var->xres_virtual);
907*4882a593Smuzhiyun printk(KERN_WARNING PFX
908*4882a593Smuzhiyun "setting virtual Y resolution to %d\n", var->yres_virtual);
909*4882a593Smuzhiyun } else {
910*4882a593Smuzhiyun var->xres_virtual = (var->xres_virtual + 15) & ~15;
911*4882a593Smuzhiyun if (var->xres_virtual * nom / den * var->yres_virtual > info->fix.smem_len) {
912*4882a593Smuzhiyun printk(KERN_ERR PFX
913*4882a593Smuzhiyun "mode %dx%dx%d rejected...resolution too high to fit into video memory!\n",
914*4882a593Smuzhiyun var->xres, var->yres, var->bits_per_pixel);
915*4882a593Smuzhiyun NVTRACE("EXIT - EINVAL error\n");
916*4882a593Smuzhiyun return -EINVAL;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun if (var->xres_virtual * nom / den >= 8192) {
921*4882a593Smuzhiyun printk(KERN_WARNING PFX
922*4882a593Smuzhiyun "virtual X resolution (%d) is too high, lowering to %d\n",
923*4882a593Smuzhiyun var->xres_virtual, 8192 * den / nom - 16);
924*4882a593Smuzhiyun var->xres_virtual = 8192 * den / nom - 16;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (var->xres_virtual < var->xres) {
928*4882a593Smuzhiyun printk(KERN_ERR PFX
929*4882a593Smuzhiyun "virtual X resolution (%d) is smaller than real\n", var->xres_virtual);
930*4882a593Smuzhiyun return -EINVAL;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun if (var->yres_virtual < var->yres) {
934*4882a593Smuzhiyun printk(KERN_ERR PFX
935*4882a593Smuzhiyun "virtual Y resolution (%d) is smaller than real\n", var->yres_virtual);
936*4882a593Smuzhiyun return -EINVAL;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun if (var->yres_virtual > 0x7fff/nom)
939*4882a593Smuzhiyun var->yres_virtual = 0x7fff/nom;
940*4882a593Smuzhiyun if (var->xres_virtual > 0x7fff/nom)
941*4882a593Smuzhiyun var->xres_virtual = 0x7fff/nom;
942*4882a593Smuzhiyun NVTRACE_LEAVE();
943*4882a593Smuzhiyun return 0;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun static void
riva_set_pattern(struct riva_par * par,int clr0,int clr1,int pat0,int pat1)947*4882a593Smuzhiyun riva_set_pattern(struct riva_par *par, int clr0, int clr1, int pat0, int pat1)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun RIVA_FIFO_FREE(par->riva, Patt, 4);
950*4882a593Smuzhiyun NV_WR32(&par->riva.Patt->Color0, 0, clr0);
951*4882a593Smuzhiyun NV_WR32(&par->riva.Patt->Color1, 0, clr1);
952*4882a593Smuzhiyun NV_WR32(par->riva.Patt->Monochrome, 0, pat0);
953*4882a593Smuzhiyun NV_WR32(par->riva.Patt->Monochrome, 4, pat1);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* acceleration routines */
wait_for_idle(struct riva_par * par)957*4882a593Smuzhiyun static inline void wait_for_idle(struct riva_par *par)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun while (par->riva.Busy(&par->riva));
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /*
963*4882a593Smuzhiyun * Set ROP. Translate X rop into ROP3. Internal routine.
964*4882a593Smuzhiyun */
965*4882a593Smuzhiyun static void
riva_set_rop_solid(struct riva_par * par,int rop)966*4882a593Smuzhiyun riva_set_rop_solid(struct riva_par *par, int rop)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun riva_set_pattern(par, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
969*4882a593Smuzhiyun RIVA_FIFO_FREE(par->riva, Rop, 1);
970*4882a593Smuzhiyun NV_WR32(&par->riva.Rop->Rop3, 0, rop);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
riva_setup_accel(struct fb_info * info)974*4882a593Smuzhiyun static void riva_setup_accel(struct fb_info *info)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun struct riva_par *par = info->par;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun RIVA_FIFO_FREE(par->riva, Clip, 2);
979*4882a593Smuzhiyun NV_WR32(&par->riva.Clip->TopLeft, 0, 0x0);
980*4882a593Smuzhiyun NV_WR32(&par->riva.Clip->WidthHeight, 0,
981*4882a593Smuzhiyun (info->var.xres_virtual & 0xffff) |
982*4882a593Smuzhiyun (info->var.yres_virtual << 16));
983*4882a593Smuzhiyun riva_set_rop_solid(par, 0xcc);
984*4882a593Smuzhiyun wait_for_idle(par);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun /**
988*4882a593Smuzhiyun * riva_get_cmap_len - query current color map length
989*4882a593Smuzhiyun * @var: standard kernel fb changeable data
990*4882a593Smuzhiyun *
991*4882a593Smuzhiyun * DESCRIPTION:
992*4882a593Smuzhiyun * Get current color map length.
993*4882a593Smuzhiyun *
994*4882a593Smuzhiyun * RETURNS:
995*4882a593Smuzhiyun * Length of color map
996*4882a593Smuzhiyun *
997*4882a593Smuzhiyun * CALLED FROM:
998*4882a593Smuzhiyun * rivafb_setcolreg()
999*4882a593Smuzhiyun */
riva_get_cmap_len(const struct fb_var_screeninfo * var)1000*4882a593Smuzhiyun static int riva_get_cmap_len(const struct fb_var_screeninfo *var)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun int rc = 256; /* reasonable default */
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun switch (var->green.length) {
1005*4882a593Smuzhiyun case 8:
1006*4882a593Smuzhiyun rc = 256; /* 256 entries (2^8), 8 bpp and RGB8888 */
1007*4882a593Smuzhiyun break;
1008*4882a593Smuzhiyun case 5:
1009*4882a593Smuzhiyun rc = 32; /* 32 entries (2^5), 16 bpp, RGB555 */
1010*4882a593Smuzhiyun break;
1011*4882a593Smuzhiyun case 6:
1012*4882a593Smuzhiyun rc = 64; /* 64 entries (2^6), 16 bpp, RGB565 */
1013*4882a593Smuzhiyun break;
1014*4882a593Smuzhiyun default:
1015*4882a593Smuzhiyun /* should not occur */
1016*4882a593Smuzhiyun break;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun return rc;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
1022*4882a593Smuzhiyun *
1023*4882a593Smuzhiyun * framebuffer operations
1024*4882a593Smuzhiyun *
1025*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
1026*4882a593Smuzhiyun
rivafb_open(struct fb_info * info,int user)1027*4882a593Smuzhiyun static int rivafb_open(struct fb_info *info, int user)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun struct riva_par *par = info->par;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun NVTRACE_ENTER();
1032*4882a593Smuzhiyun mutex_lock(&par->open_lock);
1033*4882a593Smuzhiyun if (!par->ref_count) {
1034*4882a593Smuzhiyun #ifdef CONFIG_X86
1035*4882a593Smuzhiyun memset(&par->state, 0, sizeof(struct vgastate));
1036*4882a593Smuzhiyun par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS;
1037*4882a593Smuzhiyun /* save the DAC for Riva128 */
1038*4882a593Smuzhiyun if (par->riva.Architecture == NV_ARCH_03)
1039*4882a593Smuzhiyun par->state.flags |= VGA_SAVE_CMAP;
1040*4882a593Smuzhiyun save_vga(&par->state);
1041*4882a593Smuzhiyun #endif
1042*4882a593Smuzhiyun /* vgaHWunlock() + riva unlock (0x7F) */
1043*4882a593Smuzhiyun CRTCout(par, 0x11, 0xFF);
1044*4882a593Smuzhiyun par->riva.LockUnlock(&par->riva, 0);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun riva_save_state(par, &par->initial_state);
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun par->ref_count++;
1049*4882a593Smuzhiyun mutex_unlock(&par->open_lock);
1050*4882a593Smuzhiyun NVTRACE_LEAVE();
1051*4882a593Smuzhiyun return 0;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
rivafb_release(struct fb_info * info,int user)1054*4882a593Smuzhiyun static int rivafb_release(struct fb_info *info, int user)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun struct riva_par *par = info->par;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun NVTRACE_ENTER();
1059*4882a593Smuzhiyun mutex_lock(&par->open_lock);
1060*4882a593Smuzhiyun if (!par->ref_count) {
1061*4882a593Smuzhiyun mutex_unlock(&par->open_lock);
1062*4882a593Smuzhiyun return -EINVAL;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun if (par->ref_count == 1) {
1065*4882a593Smuzhiyun par->riva.LockUnlock(&par->riva, 0);
1066*4882a593Smuzhiyun par->riva.LoadStateExt(&par->riva, &par->initial_state.ext);
1067*4882a593Smuzhiyun riva_load_state(par, &par->initial_state);
1068*4882a593Smuzhiyun #ifdef CONFIG_X86
1069*4882a593Smuzhiyun restore_vga(&par->state);
1070*4882a593Smuzhiyun #endif
1071*4882a593Smuzhiyun par->riva.LockUnlock(&par->riva, 1);
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun par->ref_count--;
1074*4882a593Smuzhiyun mutex_unlock(&par->open_lock);
1075*4882a593Smuzhiyun NVTRACE_LEAVE();
1076*4882a593Smuzhiyun return 0;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
rivafb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)1079*4882a593Smuzhiyun static int rivafb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun const struct fb_videomode *mode;
1082*4882a593Smuzhiyun struct riva_par *par = info->par;
1083*4882a593Smuzhiyun int nom, den; /* translating from pixels->bytes */
1084*4882a593Smuzhiyun int mode_valid = 0;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun NVTRACE_ENTER();
1087*4882a593Smuzhiyun if (!var->pixclock)
1088*4882a593Smuzhiyun return -EINVAL;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun switch (var->bits_per_pixel) {
1091*4882a593Smuzhiyun case 1 ... 8:
1092*4882a593Smuzhiyun var->red.offset = var->green.offset = var->blue.offset = 0;
1093*4882a593Smuzhiyun var->red.length = var->green.length = var->blue.length = 8;
1094*4882a593Smuzhiyun var->bits_per_pixel = 8;
1095*4882a593Smuzhiyun nom = den = 1;
1096*4882a593Smuzhiyun break;
1097*4882a593Smuzhiyun case 9 ... 15:
1098*4882a593Smuzhiyun var->green.length = 5;
1099*4882a593Smuzhiyun fallthrough;
1100*4882a593Smuzhiyun case 16:
1101*4882a593Smuzhiyun var->bits_per_pixel = 16;
1102*4882a593Smuzhiyun /* The Riva128 supports RGB555 only */
1103*4882a593Smuzhiyun if (par->riva.Architecture == NV_ARCH_03)
1104*4882a593Smuzhiyun var->green.length = 5;
1105*4882a593Smuzhiyun if (var->green.length == 5) {
1106*4882a593Smuzhiyun /* 0rrrrrgg gggbbbbb */
1107*4882a593Smuzhiyun var->red.offset = 10;
1108*4882a593Smuzhiyun var->green.offset = 5;
1109*4882a593Smuzhiyun var->blue.offset = 0;
1110*4882a593Smuzhiyun var->red.length = 5;
1111*4882a593Smuzhiyun var->green.length = 5;
1112*4882a593Smuzhiyun var->blue.length = 5;
1113*4882a593Smuzhiyun } else {
1114*4882a593Smuzhiyun /* rrrrrggg gggbbbbb */
1115*4882a593Smuzhiyun var->red.offset = 11;
1116*4882a593Smuzhiyun var->green.offset = 5;
1117*4882a593Smuzhiyun var->blue.offset = 0;
1118*4882a593Smuzhiyun var->red.length = 5;
1119*4882a593Smuzhiyun var->green.length = 6;
1120*4882a593Smuzhiyun var->blue.length = 5;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun nom = 2;
1123*4882a593Smuzhiyun den = 1;
1124*4882a593Smuzhiyun break;
1125*4882a593Smuzhiyun case 17 ... 32:
1126*4882a593Smuzhiyun var->red.length = var->green.length = var->blue.length = 8;
1127*4882a593Smuzhiyun var->bits_per_pixel = 32;
1128*4882a593Smuzhiyun var->red.offset = 16;
1129*4882a593Smuzhiyun var->green.offset = 8;
1130*4882a593Smuzhiyun var->blue.offset = 0;
1131*4882a593Smuzhiyun nom = 4;
1132*4882a593Smuzhiyun den = 1;
1133*4882a593Smuzhiyun break;
1134*4882a593Smuzhiyun default:
1135*4882a593Smuzhiyun printk(KERN_ERR PFX
1136*4882a593Smuzhiyun "mode %dx%dx%d rejected...color depth not supported.\n",
1137*4882a593Smuzhiyun var->xres, var->yres, var->bits_per_pixel);
1138*4882a593Smuzhiyun NVTRACE("EXIT, returning -EINVAL\n");
1139*4882a593Smuzhiyun return -EINVAL;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun if (!strictmode) {
1143*4882a593Smuzhiyun if (!info->monspecs.vfmax || !info->monspecs.hfmax ||
1144*4882a593Smuzhiyun !info->monspecs.dclkmax || !fb_validate_mode(var, info))
1145*4882a593Smuzhiyun mode_valid = 1;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* calculate modeline if supported by monitor */
1149*4882a593Smuzhiyun if (!mode_valid && info->monspecs.gtf) {
1150*4882a593Smuzhiyun if (!fb_get_mode(FB_MAXTIMINGS, 0, var, info))
1151*4882a593Smuzhiyun mode_valid = 1;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun if (!mode_valid) {
1155*4882a593Smuzhiyun mode = fb_find_best_mode(var, &info->modelist);
1156*4882a593Smuzhiyun if (mode) {
1157*4882a593Smuzhiyun riva_update_var(var, mode);
1158*4882a593Smuzhiyun mode_valid = 1;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun if (!mode_valid && info->monspecs.modedb_len)
1163*4882a593Smuzhiyun return -EINVAL;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun if (var->xres_virtual < var->xres)
1166*4882a593Smuzhiyun var->xres_virtual = var->xres;
1167*4882a593Smuzhiyun if (var->yres_virtual <= var->yres)
1168*4882a593Smuzhiyun var->yres_virtual = -1;
1169*4882a593Smuzhiyun if (rivafb_do_maximize(info, var, nom, den) < 0)
1170*4882a593Smuzhiyun return -EINVAL;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /* truncate xoffset and yoffset to maximum if too high */
1173*4882a593Smuzhiyun if (var->xoffset > var->xres_virtual - var->xres)
1174*4882a593Smuzhiyun var->xoffset = var->xres_virtual - var->xres - 1;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun if (var->yoffset > var->yres_virtual - var->yres)
1177*4882a593Smuzhiyun var->yoffset = var->yres_virtual - var->yres - 1;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun var->red.msb_right =
1180*4882a593Smuzhiyun var->green.msb_right =
1181*4882a593Smuzhiyun var->blue.msb_right =
1182*4882a593Smuzhiyun var->transp.offset = var->transp.length = var->transp.msb_right = 0;
1183*4882a593Smuzhiyun NVTRACE_LEAVE();
1184*4882a593Smuzhiyun return 0;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
rivafb_set_par(struct fb_info * info)1187*4882a593Smuzhiyun static int rivafb_set_par(struct fb_info *info)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun struct riva_par *par = info->par;
1190*4882a593Smuzhiyun int rc = 0;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun NVTRACE_ENTER();
1193*4882a593Smuzhiyun /* vgaHWunlock() + riva unlock (0x7F) */
1194*4882a593Smuzhiyun CRTCout(par, 0x11, 0xFF);
1195*4882a593Smuzhiyun par->riva.LockUnlock(&par->riva, 0);
1196*4882a593Smuzhiyun rc = riva_load_video_mode(info);
1197*4882a593Smuzhiyun if (rc)
1198*4882a593Smuzhiyun goto out;
1199*4882a593Smuzhiyun if(!(info->flags & FBINFO_HWACCEL_DISABLED))
1200*4882a593Smuzhiyun riva_setup_accel(info);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun par->cursor_reset = 1;
1203*4882a593Smuzhiyun info->fix.line_length = (info->var.xres_virtual * (info->var.bits_per_pixel >> 3));
1204*4882a593Smuzhiyun info->fix.visual = (info->var.bits_per_pixel == 8) ?
1205*4882a593Smuzhiyun FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_DIRECTCOLOR;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun if (info->flags & FBINFO_HWACCEL_DISABLED)
1208*4882a593Smuzhiyun info->pixmap.scan_align = 1;
1209*4882a593Smuzhiyun else
1210*4882a593Smuzhiyun info->pixmap.scan_align = 4;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun out:
1213*4882a593Smuzhiyun NVTRACE_LEAVE();
1214*4882a593Smuzhiyun return rc;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /**
1218*4882a593Smuzhiyun * rivafb_pan_display
1219*4882a593Smuzhiyun * @var: standard kernel fb changeable data
1220*4882a593Smuzhiyun * @con: TODO
1221*4882a593Smuzhiyun * @info: pointer to fb_info object containing info for current riva board
1222*4882a593Smuzhiyun *
1223*4882a593Smuzhiyun * DESCRIPTION:
1224*4882a593Smuzhiyun * Pan (or wrap, depending on the `vmode' field) the display using the
1225*4882a593Smuzhiyun * `xoffset' and `yoffset' fields of the `var' structure.
1226*4882a593Smuzhiyun * If the values don't fit, return -EINVAL.
1227*4882a593Smuzhiyun *
1228*4882a593Smuzhiyun * This call looks only at xoffset, yoffset and the FB_VMODE_YWRAP flag
1229*4882a593Smuzhiyun */
rivafb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)1230*4882a593Smuzhiyun static int rivafb_pan_display(struct fb_var_screeninfo *var,
1231*4882a593Smuzhiyun struct fb_info *info)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun struct riva_par *par = info->par;
1234*4882a593Smuzhiyun unsigned int base;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun NVTRACE_ENTER();
1237*4882a593Smuzhiyun base = var->yoffset * info->fix.line_length + var->xoffset;
1238*4882a593Smuzhiyun par->riva.SetStartAddress(&par->riva, base);
1239*4882a593Smuzhiyun NVTRACE_LEAVE();
1240*4882a593Smuzhiyun return 0;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
rivafb_blank(int blank,struct fb_info * info)1243*4882a593Smuzhiyun static int rivafb_blank(int blank, struct fb_info *info)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun struct riva_par *par= info->par;
1246*4882a593Smuzhiyun unsigned char tmp, vesa;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun tmp = SEQin(par, 0x01) & ~0x20; /* screen on/off */
1249*4882a593Smuzhiyun vesa = CRTCin(par, 0x1a) & ~0xc0; /* sync on/off */
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun NVTRACE_ENTER();
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun if (blank)
1254*4882a593Smuzhiyun tmp |= 0x20;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun switch (blank) {
1257*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
1258*4882a593Smuzhiyun case FB_BLANK_NORMAL:
1259*4882a593Smuzhiyun break;
1260*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
1261*4882a593Smuzhiyun vesa |= 0x80;
1262*4882a593Smuzhiyun break;
1263*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
1264*4882a593Smuzhiyun vesa |= 0x40;
1265*4882a593Smuzhiyun break;
1266*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
1267*4882a593Smuzhiyun vesa |= 0xc0;
1268*4882a593Smuzhiyun break;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun SEQout(par, 0x01, tmp);
1272*4882a593Smuzhiyun CRTCout(par, 0x1a, vesa);
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun NVTRACE_LEAVE();
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun return 0;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /**
1280*4882a593Smuzhiyun * rivafb_setcolreg
1281*4882a593Smuzhiyun * @regno: register index
1282*4882a593Smuzhiyun * @red: red component
1283*4882a593Smuzhiyun * @green: green component
1284*4882a593Smuzhiyun * @blue: blue component
1285*4882a593Smuzhiyun * @transp: transparency
1286*4882a593Smuzhiyun * @info: pointer to fb_info object containing info for current riva board
1287*4882a593Smuzhiyun *
1288*4882a593Smuzhiyun * DESCRIPTION:
1289*4882a593Smuzhiyun * Set a single color register. The values supplied have a 16 bit
1290*4882a593Smuzhiyun * magnitude.
1291*4882a593Smuzhiyun *
1292*4882a593Smuzhiyun * RETURNS:
1293*4882a593Smuzhiyun * Return != 0 for invalid regno.
1294*4882a593Smuzhiyun *
1295*4882a593Smuzhiyun * CALLED FROM:
1296*4882a593Smuzhiyun * fbcmap.c:fb_set_cmap()
1297*4882a593Smuzhiyun */
rivafb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)1298*4882a593Smuzhiyun static int rivafb_setcolreg(unsigned regno, unsigned red, unsigned green,
1299*4882a593Smuzhiyun unsigned blue, unsigned transp,
1300*4882a593Smuzhiyun struct fb_info *info)
1301*4882a593Smuzhiyun {
1302*4882a593Smuzhiyun struct riva_par *par = info->par;
1303*4882a593Smuzhiyun RIVA_HW_INST *chip = &par->riva;
1304*4882a593Smuzhiyun int i;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun if (regno >= riva_get_cmap_len(&info->var))
1307*4882a593Smuzhiyun return -EINVAL;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun if (info->var.grayscale) {
1310*4882a593Smuzhiyun /* gray = 0.30*R + 0.59*G + 0.11*B */
1311*4882a593Smuzhiyun red = green = blue =
1312*4882a593Smuzhiyun (red * 77 + green * 151 + blue * 28) >> 8;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun if (regno < 16 && info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
1316*4882a593Smuzhiyun ((u32 *) info->pseudo_palette)[regno] =
1317*4882a593Smuzhiyun (regno << info->var.red.offset) |
1318*4882a593Smuzhiyun (regno << info->var.green.offset) |
1319*4882a593Smuzhiyun (regno << info->var.blue.offset);
1320*4882a593Smuzhiyun /*
1321*4882a593Smuzhiyun * The Riva128 2D engine requires color information in
1322*4882a593Smuzhiyun * TrueColor format even if framebuffer is in DirectColor
1323*4882a593Smuzhiyun */
1324*4882a593Smuzhiyun if (par->riva.Architecture == NV_ARCH_03) {
1325*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
1326*4882a593Smuzhiyun case 16:
1327*4882a593Smuzhiyun par->palette[regno] = ((red & 0xf800) >> 1) |
1328*4882a593Smuzhiyun ((green & 0xf800) >> 6) |
1329*4882a593Smuzhiyun ((blue & 0xf800) >> 11);
1330*4882a593Smuzhiyun break;
1331*4882a593Smuzhiyun case 32:
1332*4882a593Smuzhiyun par->palette[regno] = ((red & 0xff00) << 8) |
1333*4882a593Smuzhiyun ((green & 0xff00)) |
1334*4882a593Smuzhiyun ((blue & 0xff00) >> 8);
1335*4882a593Smuzhiyun break;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
1341*4882a593Smuzhiyun case 8:
1342*4882a593Smuzhiyun /* "transparent" stuff is completely ignored. */
1343*4882a593Smuzhiyun riva_wclut(chip, regno, red >> 8, green >> 8, blue >> 8);
1344*4882a593Smuzhiyun break;
1345*4882a593Smuzhiyun case 16:
1346*4882a593Smuzhiyun if (info->var.green.length == 5) {
1347*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
1348*4882a593Smuzhiyun riva_wclut(chip, regno*8+i, red >> 8,
1349*4882a593Smuzhiyun green >> 8, blue >> 8);
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun } else {
1352*4882a593Smuzhiyun u8 r, g, b;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun if (regno < 32) {
1355*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
1356*4882a593Smuzhiyun riva_wclut(chip, regno*8+i,
1357*4882a593Smuzhiyun red >> 8, green >> 8,
1358*4882a593Smuzhiyun blue >> 8);
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun riva_rclut(chip, regno*4, &r, &g, &b);
1362*4882a593Smuzhiyun for (i = 0; i < 4; i++)
1363*4882a593Smuzhiyun riva_wclut(chip, regno*4+i, r,
1364*4882a593Smuzhiyun green >> 8, b);
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun break;
1367*4882a593Smuzhiyun case 32:
1368*4882a593Smuzhiyun riva_wclut(chip, regno, red >> 8, green >> 8, blue >> 8);
1369*4882a593Smuzhiyun break;
1370*4882a593Smuzhiyun default:
1371*4882a593Smuzhiyun /* do nothing */
1372*4882a593Smuzhiyun break;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun return 0;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun /**
1378*4882a593Smuzhiyun * rivafb_fillrect - hardware accelerated color fill function
1379*4882a593Smuzhiyun * @info: pointer to fb_info structure
1380*4882a593Smuzhiyun * @rect: pointer to fb_fillrect structure
1381*4882a593Smuzhiyun *
1382*4882a593Smuzhiyun * DESCRIPTION:
1383*4882a593Smuzhiyun * This function fills up a region of framebuffer memory with a solid
1384*4882a593Smuzhiyun * color with a choice of two different ROP's, copy or invert.
1385*4882a593Smuzhiyun *
1386*4882a593Smuzhiyun * CALLED FROM:
1387*4882a593Smuzhiyun * framebuffer hook
1388*4882a593Smuzhiyun */
rivafb_fillrect(struct fb_info * info,const struct fb_fillrect * rect)1389*4882a593Smuzhiyun static void rivafb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun struct riva_par *par = info->par;
1392*4882a593Smuzhiyun u_int color, rop = 0;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun if ((info->flags & FBINFO_HWACCEL_DISABLED)) {
1395*4882a593Smuzhiyun cfb_fillrect(info, rect);
1396*4882a593Smuzhiyun return;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun if (info->var.bits_per_pixel == 8)
1400*4882a593Smuzhiyun color = rect->color;
1401*4882a593Smuzhiyun else {
1402*4882a593Smuzhiyun if (par->riva.Architecture != NV_ARCH_03)
1403*4882a593Smuzhiyun color = ((u32 *)info->pseudo_palette)[rect->color];
1404*4882a593Smuzhiyun else
1405*4882a593Smuzhiyun color = par->palette[rect->color];
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun switch (rect->rop) {
1409*4882a593Smuzhiyun case ROP_XOR:
1410*4882a593Smuzhiyun rop = 0x66;
1411*4882a593Smuzhiyun break;
1412*4882a593Smuzhiyun case ROP_COPY:
1413*4882a593Smuzhiyun default:
1414*4882a593Smuzhiyun rop = 0xCC;
1415*4882a593Smuzhiyun break;
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun riva_set_rop_solid(par, rop);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun RIVA_FIFO_FREE(par->riva, Bitmap, 1);
1421*4882a593Smuzhiyun NV_WR32(&par->riva.Bitmap->Color1A, 0, color);
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun RIVA_FIFO_FREE(par->riva, Bitmap, 2);
1424*4882a593Smuzhiyun NV_WR32(&par->riva.Bitmap->UnclippedRectangle[0].TopLeft, 0,
1425*4882a593Smuzhiyun (rect->dx << 16) | rect->dy);
1426*4882a593Smuzhiyun mb();
1427*4882a593Smuzhiyun NV_WR32(&par->riva.Bitmap->UnclippedRectangle[0].WidthHeight, 0,
1428*4882a593Smuzhiyun (rect->width << 16) | rect->height);
1429*4882a593Smuzhiyun mb();
1430*4882a593Smuzhiyun riva_set_rop_solid(par, 0xcc);
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun /**
1435*4882a593Smuzhiyun * rivafb_copyarea - hardware accelerated blit function
1436*4882a593Smuzhiyun * @info: pointer to fb_info structure
1437*4882a593Smuzhiyun * @region: pointer to fb_copyarea structure
1438*4882a593Smuzhiyun *
1439*4882a593Smuzhiyun * DESCRIPTION:
1440*4882a593Smuzhiyun * This copies an area of pixels from one location to another
1441*4882a593Smuzhiyun *
1442*4882a593Smuzhiyun * CALLED FROM:
1443*4882a593Smuzhiyun * framebuffer hook
1444*4882a593Smuzhiyun */
rivafb_copyarea(struct fb_info * info,const struct fb_copyarea * region)1445*4882a593Smuzhiyun static void rivafb_copyarea(struct fb_info *info, const struct fb_copyarea *region)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun struct riva_par *par = info->par;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun if ((info->flags & FBINFO_HWACCEL_DISABLED)) {
1450*4882a593Smuzhiyun cfb_copyarea(info, region);
1451*4882a593Smuzhiyun return;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun RIVA_FIFO_FREE(par->riva, Blt, 3);
1455*4882a593Smuzhiyun NV_WR32(&par->riva.Blt->TopLeftSrc, 0,
1456*4882a593Smuzhiyun (region->sy << 16) | region->sx);
1457*4882a593Smuzhiyun NV_WR32(&par->riva.Blt->TopLeftDst, 0,
1458*4882a593Smuzhiyun (region->dy << 16) | region->dx);
1459*4882a593Smuzhiyun mb();
1460*4882a593Smuzhiyun NV_WR32(&par->riva.Blt->WidthHeight, 0,
1461*4882a593Smuzhiyun (region->height << 16) | region->width);
1462*4882a593Smuzhiyun mb();
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
convert_bgcolor_16(u32 * col)1465*4882a593Smuzhiyun static inline void convert_bgcolor_16(u32 *col)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun *col = ((*col & 0x0000F800) << 8)
1468*4882a593Smuzhiyun | ((*col & 0x00007E0) << 5)
1469*4882a593Smuzhiyun | ((*col & 0x0000001F) << 3)
1470*4882a593Smuzhiyun | 0xFF000000;
1471*4882a593Smuzhiyun mb();
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun /**
1475*4882a593Smuzhiyun * rivafb_imageblit: hardware accelerated color expand function
1476*4882a593Smuzhiyun * @info: pointer to fb_info structure
1477*4882a593Smuzhiyun * @image: pointer to fb_image structure
1478*4882a593Smuzhiyun *
1479*4882a593Smuzhiyun * DESCRIPTION:
1480*4882a593Smuzhiyun * If the source is a monochrome bitmap, the function fills up a a region
1481*4882a593Smuzhiyun * of framebuffer memory with pixels whose color is determined by the bit
1482*4882a593Smuzhiyun * setting of the bitmap, 1 - foreground, 0 - background.
1483*4882a593Smuzhiyun *
1484*4882a593Smuzhiyun * If the source is not a monochrome bitmap, color expansion is not done.
1485*4882a593Smuzhiyun * In this case, it is channeled to a software function.
1486*4882a593Smuzhiyun *
1487*4882a593Smuzhiyun * CALLED FROM:
1488*4882a593Smuzhiyun * framebuffer hook
1489*4882a593Smuzhiyun */
rivafb_imageblit(struct fb_info * info,const struct fb_image * image)1490*4882a593Smuzhiyun static void rivafb_imageblit(struct fb_info *info,
1491*4882a593Smuzhiyun const struct fb_image *image)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun struct riva_par *par = info->par;
1494*4882a593Smuzhiyun u32 fgx = 0, bgx = 0, width, tmp;
1495*4882a593Smuzhiyun u8 *cdat = (u8 *) image->data;
1496*4882a593Smuzhiyun volatile u32 __iomem *d;
1497*4882a593Smuzhiyun int i, size;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun if ((info->flags & FBINFO_HWACCEL_DISABLED) || image->depth != 1) {
1500*4882a593Smuzhiyun cfb_imageblit(info, image);
1501*4882a593Smuzhiyun return;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
1505*4882a593Smuzhiyun case 8:
1506*4882a593Smuzhiyun fgx = image->fg_color;
1507*4882a593Smuzhiyun bgx = image->bg_color;
1508*4882a593Smuzhiyun break;
1509*4882a593Smuzhiyun case 16:
1510*4882a593Smuzhiyun case 32:
1511*4882a593Smuzhiyun if (par->riva.Architecture != NV_ARCH_03) {
1512*4882a593Smuzhiyun fgx = ((u32 *)info->pseudo_palette)[image->fg_color];
1513*4882a593Smuzhiyun bgx = ((u32 *)info->pseudo_palette)[image->bg_color];
1514*4882a593Smuzhiyun } else {
1515*4882a593Smuzhiyun fgx = par->palette[image->fg_color];
1516*4882a593Smuzhiyun bgx = par->palette[image->bg_color];
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun if (info->var.green.length == 6)
1519*4882a593Smuzhiyun convert_bgcolor_16(&bgx);
1520*4882a593Smuzhiyun break;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun RIVA_FIFO_FREE(par->riva, Bitmap, 7);
1524*4882a593Smuzhiyun NV_WR32(&par->riva.Bitmap->ClipE.TopLeft, 0,
1525*4882a593Smuzhiyun (image->dy << 16) | (image->dx & 0xFFFF));
1526*4882a593Smuzhiyun NV_WR32(&par->riva.Bitmap->ClipE.BottomRight, 0,
1527*4882a593Smuzhiyun (((image->dy + image->height) << 16) |
1528*4882a593Smuzhiyun ((image->dx + image->width) & 0xffff)));
1529*4882a593Smuzhiyun NV_WR32(&par->riva.Bitmap->Color0E, 0, bgx);
1530*4882a593Smuzhiyun NV_WR32(&par->riva.Bitmap->Color1E, 0, fgx);
1531*4882a593Smuzhiyun NV_WR32(&par->riva.Bitmap->WidthHeightInE, 0,
1532*4882a593Smuzhiyun (image->height << 16) | ((image->width + 31) & ~31));
1533*4882a593Smuzhiyun NV_WR32(&par->riva.Bitmap->WidthHeightOutE, 0,
1534*4882a593Smuzhiyun (image->height << 16) | ((image->width + 31) & ~31));
1535*4882a593Smuzhiyun NV_WR32(&par->riva.Bitmap->PointE, 0,
1536*4882a593Smuzhiyun (image->dy << 16) | (image->dx & 0xFFFF));
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun d = &par->riva.Bitmap->MonochromeData01E;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun width = (image->width + 31)/32;
1541*4882a593Smuzhiyun size = width * image->height;
1542*4882a593Smuzhiyun while (size >= 16) {
1543*4882a593Smuzhiyun RIVA_FIFO_FREE(par->riva, Bitmap, 16);
1544*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
1545*4882a593Smuzhiyun tmp = *((u32 *)cdat);
1546*4882a593Smuzhiyun cdat = (u8 *)((u32 *)cdat + 1);
1547*4882a593Smuzhiyun reverse_order(&tmp);
1548*4882a593Smuzhiyun NV_WR32(d, i*4, tmp);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun size -= 16;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun if (size) {
1553*4882a593Smuzhiyun RIVA_FIFO_FREE(par->riva, Bitmap, size);
1554*4882a593Smuzhiyun for (i = 0; i < size; i++) {
1555*4882a593Smuzhiyun tmp = *((u32 *) cdat);
1556*4882a593Smuzhiyun cdat = (u8 *)((u32 *)cdat + 1);
1557*4882a593Smuzhiyun reverse_order(&tmp);
1558*4882a593Smuzhiyun NV_WR32(d, i*4, tmp);
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun /**
1564*4882a593Smuzhiyun * rivafb_cursor - hardware cursor function
1565*4882a593Smuzhiyun * @info: pointer to info structure
1566*4882a593Smuzhiyun * @cursor: pointer to fbcursor structure
1567*4882a593Smuzhiyun *
1568*4882a593Smuzhiyun * DESCRIPTION:
1569*4882a593Smuzhiyun * A cursor function that supports displaying a cursor image via hardware.
1570*4882a593Smuzhiyun * Within the kernel, copy and invert rops are supported. If exported
1571*4882a593Smuzhiyun * to user space, only the copy rop will be supported.
1572*4882a593Smuzhiyun *
1573*4882a593Smuzhiyun * CALLED FROM
1574*4882a593Smuzhiyun * framebuffer hook
1575*4882a593Smuzhiyun */
rivafb_cursor(struct fb_info * info,struct fb_cursor * cursor)1576*4882a593Smuzhiyun static int rivafb_cursor(struct fb_info *info, struct fb_cursor *cursor)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun struct riva_par *par = info->par;
1579*4882a593Smuzhiyun u8 data[MAX_CURS * MAX_CURS/8];
1580*4882a593Smuzhiyun int i, set = cursor->set;
1581*4882a593Smuzhiyun u16 fg, bg;
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun if (cursor->image.width > MAX_CURS || cursor->image.height > MAX_CURS)
1584*4882a593Smuzhiyun return -ENXIO;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun par->riva.ShowHideCursor(&par->riva, 0);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun if (par->cursor_reset) {
1589*4882a593Smuzhiyun set = FB_CUR_SETALL;
1590*4882a593Smuzhiyun par->cursor_reset = 0;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun if (set & FB_CUR_SETSIZE)
1594*4882a593Smuzhiyun memset_io(par->riva.CURSOR, 0, MAX_CURS * MAX_CURS * 2);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun if (set & FB_CUR_SETPOS) {
1597*4882a593Smuzhiyun u32 xx, yy, temp;
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun yy = cursor->image.dy - info->var.yoffset;
1600*4882a593Smuzhiyun xx = cursor->image.dx - info->var.xoffset;
1601*4882a593Smuzhiyun temp = xx & 0xFFFF;
1602*4882a593Smuzhiyun temp |= yy << 16;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun NV_WR32(par->riva.PRAMDAC, 0x0000300, temp);
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun if (set & (FB_CUR_SETSHAPE | FB_CUR_SETCMAP | FB_CUR_SETIMAGE)) {
1609*4882a593Smuzhiyun u32 bg_idx = cursor->image.bg_color;
1610*4882a593Smuzhiyun u32 fg_idx = cursor->image.fg_color;
1611*4882a593Smuzhiyun u32 s_pitch = (cursor->image.width+7) >> 3;
1612*4882a593Smuzhiyun u32 d_pitch = MAX_CURS/8;
1613*4882a593Smuzhiyun u8 *dat = (u8 *) cursor->image.data;
1614*4882a593Smuzhiyun u8 *msk = (u8 *) cursor->mask;
1615*4882a593Smuzhiyun u8 *src;
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun src = kmalloc_array(s_pitch, cursor->image.height, GFP_ATOMIC);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun if (src) {
1620*4882a593Smuzhiyun switch (cursor->rop) {
1621*4882a593Smuzhiyun case ROP_XOR:
1622*4882a593Smuzhiyun for (i = 0; i < s_pitch * cursor->image.height; i++)
1623*4882a593Smuzhiyun src[i] = dat[i] ^ msk[i];
1624*4882a593Smuzhiyun break;
1625*4882a593Smuzhiyun case ROP_COPY:
1626*4882a593Smuzhiyun default:
1627*4882a593Smuzhiyun for (i = 0; i < s_pitch * cursor->image.height; i++)
1628*4882a593Smuzhiyun src[i] = dat[i] & msk[i];
1629*4882a593Smuzhiyun break;
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun fb_pad_aligned_buffer(data, d_pitch, src, s_pitch,
1633*4882a593Smuzhiyun cursor->image.height);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun bg = ((info->cmap.red[bg_idx] & 0xf8) << 7) |
1636*4882a593Smuzhiyun ((info->cmap.green[bg_idx] & 0xf8) << 2) |
1637*4882a593Smuzhiyun ((info->cmap.blue[bg_idx] & 0xf8) >> 3) |
1638*4882a593Smuzhiyun 1 << 15;
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun fg = ((info->cmap.red[fg_idx] & 0xf8) << 7) |
1641*4882a593Smuzhiyun ((info->cmap.green[fg_idx] & 0xf8) << 2) |
1642*4882a593Smuzhiyun ((info->cmap.blue[fg_idx] & 0xf8) >> 3) |
1643*4882a593Smuzhiyun 1 << 15;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun par->riva.LockUnlock(&par->riva, 0);
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun rivafb_load_cursor_image(par, data, bg, fg,
1648*4882a593Smuzhiyun cursor->image.width,
1649*4882a593Smuzhiyun cursor->image.height);
1650*4882a593Smuzhiyun kfree(src);
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun if (cursor->enable)
1655*4882a593Smuzhiyun par->riva.ShowHideCursor(&par->riva, 1);
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun return 0;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun
rivafb_sync(struct fb_info * info)1660*4882a593Smuzhiyun static int rivafb_sync(struct fb_info *info)
1661*4882a593Smuzhiyun {
1662*4882a593Smuzhiyun struct riva_par *par = info->par;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun wait_for_idle(par);
1665*4882a593Smuzhiyun return 0;
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
1669*4882a593Smuzhiyun *
1670*4882a593Smuzhiyun * initialization helper functions
1671*4882a593Smuzhiyun *
1672*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun /* kernel interface */
1675*4882a593Smuzhiyun static const struct fb_ops riva_fb_ops = {
1676*4882a593Smuzhiyun .owner = THIS_MODULE,
1677*4882a593Smuzhiyun .fb_open = rivafb_open,
1678*4882a593Smuzhiyun .fb_release = rivafb_release,
1679*4882a593Smuzhiyun .fb_check_var = rivafb_check_var,
1680*4882a593Smuzhiyun .fb_set_par = rivafb_set_par,
1681*4882a593Smuzhiyun .fb_setcolreg = rivafb_setcolreg,
1682*4882a593Smuzhiyun .fb_pan_display = rivafb_pan_display,
1683*4882a593Smuzhiyun .fb_blank = rivafb_blank,
1684*4882a593Smuzhiyun .fb_fillrect = rivafb_fillrect,
1685*4882a593Smuzhiyun .fb_copyarea = rivafb_copyarea,
1686*4882a593Smuzhiyun .fb_imageblit = rivafb_imageblit,
1687*4882a593Smuzhiyun .fb_cursor = rivafb_cursor,
1688*4882a593Smuzhiyun .fb_sync = rivafb_sync,
1689*4882a593Smuzhiyun };
1690*4882a593Smuzhiyun
riva_set_fbinfo(struct fb_info * info)1691*4882a593Smuzhiyun static int riva_set_fbinfo(struct fb_info *info)
1692*4882a593Smuzhiyun {
1693*4882a593Smuzhiyun unsigned int cmap_len;
1694*4882a593Smuzhiyun struct riva_par *par = info->par;
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun NVTRACE_ENTER();
1697*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT
1698*4882a593Smuzhiyun | FBINFO_HWACCEL_XPAN
1699*4882a593Smuzhiyun | FBINFO_HWACCEL_YPAN
1700*4882a593Smuzhiyun | FBINFO_HWACCEL_COPYAREA
1701*4882a593Smuzhiyun | FBINFO_HWACCEL_FILLRECT
1702*4882a593Smuzhiyun | FBINFO_HWACCEL_IMAGEBLIT;
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun /* Accel seems to not work properly on NV30 yet...*/
1705*4882a593Smuzhiyun if ((par->riva.Architecture == NV_ARCH_30) || noaccel) {
1706*4882a593Smuzhiyun printk(KERN_DEBUG PFX "disabling acceleration\n");
1707*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_DISABLED;
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun info->var = rivafb_default_var;
1711*4882a593Smuzhiyun info->fix.visual = (info->var.bits_per_pixel == 8) ?
1712*4882a593Smuzhiyun FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_DIRECTCOLOR;
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun info->pseudo_palette = par->pseudo_palette;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun cmap_len = riva_get_cmap_len(&info->var);
1717*4882a593Smuzhiyun fb_alloc_cmap(&info->cmap, cmap_len, 0);
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun info->pixmap.size = 8 * 1024;
1720*4882a593Smuzhiyun info->pixmap.buf_align = 4;
1721*4882a593Smuzhiyun info->pixmap.access_align = 32;
1722*4882a593Smuzhiyun info->pixmap.flags = FB_PIXMAP_SYSTEM;
1723*4882a593Smuzhiyun info->var.yres_virtual = -1;
1724*4882a593Smuzhiyun NVTRACE_LEAVE();
1725*4882a593Smuzhiyun return (rivafb_check_var(&info->var, info));
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun
riva_get_EDID_OF(struct fb_info * info,struct pci_dev * pd)1728*4882a593Smuzhiyun static int riva_get_EDID_OF(struct fb_info *info, struct pci_dev *pd)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun struct riva_par *par = info->par;
1731*4882a593Smuzhiyun struct device_node *dp;
1732*4882a593Smuzhiyun const unsigned char *pedid = NULL;
1733*4882a593Smuzhiyun const unsigned char *disptype = NULL;
1734*4882a593Smuzhiyun static char *propnames[] = {
1735*4882a593Smuzhiyun "DFP,EDID", "LCD,EDID", "EDID", "EDID1", "EDID,B", "EDID,A", NULL };
1736*4882a593Smuzhiyun int i;
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun NVTRACE_ENTER();
1739*4882a593Smuzhiyun dp = pci_device_to_OF_node(pd);
1740*4882a593Smuzhiyun for (; dp != NULL; dp = dp->child) {
1741*4882a593Smuzhiyun disptype = of_get_property(dp, "display-type", NULL);
1742*4882a593Smuzhiyun if (disptype == NULL)
1743*4882a593Smuzhiyun continue;
1744*4882a593Smuzhiyun if (strncmp(disptype, "LCD", 3) != 0)
1745*4882a593Smuzhiyun continue;
1746*4882a593Smuzhiyun for (i = 0; propnames[i] != NULL; ++i) {
1747*4882a593Smuzhiyun pedid = of_get_property(dp, propnames[i], NULL);
1748*4882a593Smuzhiyun if (pedid != NULL) {
1749*4882a593Smuzhiyun par->EDID = (unsigned char *)pedid;
1750*4882a593Smuzhiyun NVTRACE("LCD found.\n");
1751*4882a593Smuzhiyun return 1;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun NVTRACE_LEAVE();
1756*4882a593Smuzhiyun return 0;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun #if defined(CONFIG_FB_RIVA_I2C)
riva_get_EDID_i2c(struct fb_info * info)1760*4882a593Smuzhiyun static int riva_get_EDID_i2c(struct fb_info *info)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun struct riva_par *par = info->par;
1763*4882a593Smuzhiyun struct fb_var_screeninfo var;
1764*4882a593Smuzhiyun int i;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun NVTRACE_ENTER();
1767*4882a593Smuzhiyun par->riva.LockUnlock(&par->riva, 0);
1768*4882a593Smuzhiyun riva_create_i2c_busses(par);
1769*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1770*4882a593Smuzhiyun if (!par->chan[i].par)
1771*4882a593Smuzhiyun continue;
1772*4882a593Smuzhiyun riva_probe_i2c_connector(par, i, &par->EDID);
1773*4882a593Smuzhiyun if (par->EDID && !fb_parse_edid(par->EDID, &var)) {
1774*4882a593Smuzhiyun printk(PFX "Found EDID Block from BUS %i\n", i);
1775*4882a593Smuzhiyun break;
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun NVTRACE_LEAVE();
1780*4882a593Smuzhiyun return (par->EDID) ? 1 : 0;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun #endif /* CONFIG_FB_RIVA_I2C */
1783*4882a593Smuzhiyun
riva_update_default_var(struct fb_var_screeninfo * var,struct fb_info * info)1784*4882a593Smuzhiyun static void riva_update_default_var(struct fb_var_screeninfo *var,
1785*4882a593Smuzhiyun struct fb_info *info)
1786*4882a593Smuzhiyun {
1787*4882a593Smuzhiyun struct fb_monspecs *specs = &info->monspecs;
1788*4882a593Smuzhiyun struct fb_videomode modedb;
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun NVTRACE_ENTER();
1791*4882a593Smuzhiyun /* respect mode options */
1792*4882a593Smuzhiyun if (mode_option) {
1793*4882a593Smuzhiyun fb_find_mode(var, info, mode_option,
1794*4882a593Smuzhiyun specs->modedb, specs->modedb_len,
1795*4882a593Smuzhiyun NULL, 8);
1796*4882a593Smuzhiyun } else if (specs->modedb != NULL) {
1797*4882a593Smuzhiyun /* get first mode in database as fallback */
1798*4882a593Smuzhiyun modedb = specs->modedb[0];
1799*4882a593Smuzhiyun /* get preferred timing */
1800*4882a593Smuzhiyun if (info->monspecs.misc & FB_MISC_1ST_DETAIL) {
1801*4882a593Smuzhiyun int i;
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun for (i = 0; i < specs->modedb_len; i++) {
1804*4882a593Smuzhiyun if (specs->modedb[i].flag & FB_MODE_IS_FIRST) {
1805*4882a593Smuzhiyun modedb = specs->modedb[i];
1806*4882a593Smuzhiyun break;
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun var->bits_per_pixel = 8;
1811*4882a593Smuzhiyun riva_update_var(var, &modedb);
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun NVTRACE_LEAVE();
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun
riva_get_EDID(struct fb_info * info,struct pci_dev * pdev)1817*4882a593Smuzhiyun static void riva_get_EDID(struct fb_info *info, struct pci_dev *pdev)
1818*4882a593Smuzhiyun {
1819*4882a593Smuzhiyun NVTRACE_ENTER();
1820*4882a593Smuzhiyun if (riva_get_EDID_OF(info, pdev)) {
1821*4882a593Smuzhiyun NVTRACE_LEAVE();
1822*4882a593Smuzhiyun return;
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_OF))
1825*4882a593Smuzhiyun printk(PFX "could not retrieve EDID from OF\n");
1826*4882a593Smuzhiyun #if defined(CONFIG_FB_RIVA_I2C)
1827*4882a593Smuzhiyun if (!riva_get_EDID_i2c(info))
1828*4882a593Smuzhiyun printk(PFX "could not retrieve EDID from DDC/I2C\n");
1829*4882a593Smuzhiyun #endif
1830*4882a593Smuzhiyun NVTRACE_LEAVE();
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun
riva_get_edidinfo(struct fb_info * info)1834*4882a593Smuzhiyun static void riva_get_edidinfo(struct fb_info *info)
1835*4882a593Smuzhiyun {
1836*4882a593Smuzhiyun struct fb_var_screeninfo *var = &rivafb_default_var;
1837*4882a593Smuzhiyun struct riva_par *par = info->par;
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun fb_edid_to_monspecs(par->EDID, &info->monspecs);
1840*4882a593Smuzhiyun fb_videomode_to_modelist(info->monspecs.modedb, info->monspecs.modedb_len,
1841*4882a593Smuzhiyun &info->modelist);
1842*4882a593Smuzhiyun riva_update_default_var(var, info);
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun /* if user specified flatpanel, we respect that */
1845*4882a593Smuzhiyun if (info->monspecs.input & FB_DISP_DDI)
1846*4882a593Smuzhiyun par->FlatPanel = 1;
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
1850*4882a593Smuzhiyun *
1851*4882a593Smuzhiyun * PCI bus
1852*4882a593Smuzhiyun *
1853*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
1854*4882a593Smuzhiyun
riva_get_arch(struct pci_dev * pd)1855*4882a593Smuzhiyun static u32 riva_get_arch(struct pci_dev *pd)
1856*4882a593Smuzhiyun {
1857*4882a593Smuzhiyun u32 arch = 0;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun switch (pd->device & 0x0ff0) {
1860*4882a593Smuzhiyun case 0x0100: /* GeForce 256 */
1861*4882a593Smuzhiyun case 0x0110: /* GeForce2 MX */
1862*4882a593Smuzhiyun case 0x0150: /* GeForce2 */
1863*4882a593Smuzhiyun case 0x0170: /* GeForce4 MX */
1864*4882a593Smuzhiyun case 0x0180: /* GeForce4 MX (8x AGP) */
1865*4882a593Smuzhiyun case 0x01A0: /* nForce */
1866*4882a593Smuzhiyun case 0x01F0: /* nForce2 */
1867*4882a593Smuzhiyun arch = NV_ARCH_10;
1868*4882a593Smuzhiyun break;
1869*4882a593Smuzhiyun case 0x0200: /* GeForce3 */
1870*4882a593Smuzhiyun case 0x0250: /* GeForce4 Ti */
1871*4882a593Smuzhiyun case 0x0280: /* GeForce4 Ti (8x AGP) */
1872*4882a593Smuzhiyun arch = NV_ARCH_20;
1873*4882a593Smuzhiyun break;
1874*4882a593Smuzhiyun case 0x0300: /* GeForceFX 5800 */
1875*4882a593Smuzhiyun case 0x0310: /* GeForceFX 5600 */
1876*4882a593Smuzhiyun case 0x0320: /* GeForceFX 5200 */
1877*4882a593Smuzhiyun case 0x0330: /* GeForceFX 5900 */
1878*4882a593Smuzhiyun case 0x0340: /* GeForceFX 5700 */
1879*4882a593Smuzhiyun arch = NV_ARCH_30;
1880*4882a593Smuzhiyun break;
1881*4882a593Smuzhiyun case 0x0020: /* TNT, TNT2 */
1882*4882a593Smuzhiyun arch = NV_ARCH_04;
1883*4882a593Smuzhiyun break;
1884*4882a593Smuzhiyun case 0x0010: /* Riva128 */
1885*4882a593Smuzhiyun arch = NV_ARCH_03;
1886*4882a593Smuzhiyun break;
1887*4882a593Smuzhiyun default: /* unknown architecture */
1888*4882a593Smuzhiyun break;
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun return arch;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun
rivafb_probe(struct pci_dev * pd,const struct pci_device_id * ent)1893*4882a593Smuzhiyun static int rivafb_probe(struct pci_dev *pd, const struct pci_device_id *ent)
1894*4882a593Smuzhiyun {
1895*4882a593Smuzhiyun struct riva_par *default_par;
1896*4882a593Smuzhiyun struct fb_info *info;
1897*4882a593Smuzhiyun int ret;
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun NVTRACE_ENTER();
1900*4882a593Smuzhiyun assert(pd != NULL);
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct riva_par), &pd->dev);
1903*4882a593Smuzhiyun if (!info) {
1904*4882a593Smuzhiyun ret = -ENOMEM;
1905*4882a593Smuzhiyun goto err_ret;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun default_par = info->par;
1908*4882a593Smuzhiyun default_par->pdev = pd;
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun info->pixmap.addr = kzalloc(8 * 1024, GFP_KERNEL);
1911*4882a593Smuzhiyun if (info->pixmap.addr == NULL) {
1912*4882a593Smuzhiyun ret = -ENOMEM;
1913*4882a593Smuzhiyun goto err_framebuffer_release;
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun ret = pci_enable_device(pd);
1917*4882a593Smuzhiyun if (ret < 0) {
1918*4882a593Smuzhiyun printk(KERN_ERR PFX "cannot enable PCI device\n");
1919*4882a593Smuzhiyun goto err_free_pixmap;
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun ret = pci_request_regions(pd, "rivafb");
1923*4882a593Smuzhiyun if (ret < 0) {
1924*4882a593Smuzhiyun printk(KERN_ERR PFX "cannot request PCI regions\n");
1925*4882a593Smuzhiyun goto err_disable_device;
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun mutex_init(&default_par->open_lock);
1929*4882a593Smuzhiyun default_par->riva.Architecture = riva_get_arch(pd);
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun default_par->Chipset = (pd->vendor << 16) | pd->device;
1932*4882a593Smuzhiyun printk(KERN_INFO PFX "nVidia device/chipset %X\n",default_par->Chipset);
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun if(default_par->riva.Architecture == 0) {
1935*4882a593Smuzhiyun printk(KERN_ERR PFX "unknown NV_ARCH\n");
1936*4882a593Smuzhiyun ret=-ENODEV;
1937*4882a593Smuzhiyun goto err_release_region;
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun if(default_par->riva.Architecture == NV_ARCH_10 ||
1940*4882a593Smuzhiyun default_par->riva.Architecture == NV_ARCH_20 ||
1941*4882a593Smuzhiyun default_par->riva.Architecture == NV_ARCH_30) {
1942*4882a593Smuzhiyun sprintf(rivafb_fix.id, "NV%x", (pd->device & 0x0ff0) >> 4);
1943*4882a593Smuzhiyun } else {
1944*4882a593Smuzhiyun sprintf(rivafb_fix.id, "NV%x", default_par->riva.Architecture);
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun default_par->FlatPanel = flatpanel;
1948*4882a593Smuzhiyun if (flatpanel == 1)
1949*4882a593Smuzhiyun printk(KERN_INFO PFX "flatpanel support enabled\n");
1950*4882a593Smuzhiyun default_par->forceCRTC = forceCRTC;
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun rivafb_fix.mmio_len = pci_resource_len(pd, 0);
1953*4882a593Smuzhiyun rivafb_fix.smem_len = pci_resource_len(pd, 1);
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun {
1956*4882a593Smuzhiyun /* enable IO and mem if not already done */
1957*4882a593Smuzhiyun unsigned short cmd;
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun pci_read_config_word(pd, PCI_COMMAND, &cmd);
1960*4882a593Smuzhiyun cmd |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
1961*4882a593Smuzhiyun pci_write_config_word(pd, PCI_COMMAND, cmd);
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun rivafb_fix.mmio_start = pci_resource_start(pd, 0);
1965*4882a593Smuzhiyun rivafb_fix.smem_start = pci_resource_start(pd, 1);
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun default_par->ctrl_base = ioremap(rivafb_fix.mmio_start,
1968*4882a593Smuzhiyun rivafb_fix.mmio_len);
1969*4882a593Smuzhiyun if (!default_par->ctrl_base) {
1970*4882a593Smuzhiyun printk(KERN_ERR PFX "cannot ioremap MMIO base\n");
1971*4882a593Smuzhiyun ret = -EIO;
1972*4882a593Smuzhiyun goto err_release_region;
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun switch (default_par->riva.Architecture) {
1976*4882a593Smuzhiyun case NV_ARCH_03:
1977*4882a593Smuzhiyun /* Riva128's PRAMIN is in the "framebuffer" space
1978*4882a593Smuzhiyun * Since these cards were never made with more than 8 megabytes
1979*4882a593Smuzhiyun * we can safely allocate this separately.
1980*4882a593Smuzhiyun */
1981*4882a593Smuzhiyun default_par->riva.PRAMIN = ioremap(rivafb_fix.smem_start + 0x00C00000, 0x00008000);
1982*4882a593Smuzhiyun if (!default_par->riva.PRAMIN) {
1983*4882a593Smuzhiyun printk(KERN_ERR PFX "cannot ioremap PRAMIN region\n");
1984*4882a593Smuzhiyun ret = -EIO;
1985*4882a593Smuzhiyun goto err_iounmap_ctrl_base;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun break;
1988*4882a593Smuzhiyun case NV_ARCH_04:
1989*4882a593Smuzhiyun case NV_ARCH_10:
1990*4882a593Smuzhiyun case NV_ARCH_20:
1991*4882a593Smuzhiyun case NV_ARCH_30:
1992*4882a593Smuzhiyun default_par->riva.PCRTC0 =
1993*4882a593Smuzhiyun (u32 __iomem *)(default_par->ctrl_base + 0x00600000);
1994*4882a593Smuzhiyun default_par->riva.PRAMIN =
1995*4882a593Smuzhiyun (u32 __iomem *)(default_par->ctrl_base + 0x00710000);
1996*4882a593Smuzhiyun break;
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun riva_common_setup(default_par);
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun if (default_par->riva.Architecture == NV_ARCH_03) {
2001*4882a593Smuzhiyun default_par->riva.PCRTC = default_par->riva.PCRTC0
2002*4882a593Smuzhiyun = default_par->riva.PGRAPH;
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun rivafb_fix.smem_len = riva_get_memlen(default_par) * 1024;
2006*4882a593Smuzhiyun default_par->dclk_max = riva_get_maxdclk(default_par) * 1000;
2007*4882a593Smuzhiyun info->screen_base = ioremap_wc(rivafb_fix.smem_start,
2008*4882a593Smuzhiyun rivafb_fix.smem_len);
2009*4882a593Smuzhiyun if (!info->screen_base) {
2010*4882a593Smuzhiyun printk(KERN_ERR PFX "cannot ioremap FB base\n");
2011*4882a593Smuzhiyun ret = -EIO;
2012*4882a593Smuzhiyun goto err_iounmap_pramin;
2013*4882a593Smuzhiyun }
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun if (!nomtrr)
2016*4882a593Smuzhiyun default_par->wc_cookie =
2017*4882a593Smuzhiyun arch_phys_wc_add(rivafb_fix.smem_start,
2018*4882a593Smuzhiyun rivafb_fix.smem_len);
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun info->fbops = &riva_fb_ops;
2021*4882a593Smuzhiyun info->fix = rivafb_fix;
2022*4882a593Smuzhiyun riva_get_EDID(info, pd);
2023*4882a593Smuzhiyun riva_get_edidinfo(info);
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun ret=riva_set_fbinfo(info);
2026*4882a593Smuzhiyun if (ret < 0) {
2027*4882a593Smuzhiyun printk(KERN_ERR PFX "error setting initial video mode\n");
2028*4882a593Smuzhiyun goto err_iounmap_screen_base;
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun fb_destroy_modedb(info->monspecs.modedb);
2032*4882a593Smuzhiyun info->monspecs.modedb = NULL;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun pci_set_drvdata(pd, info);
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun if (backlight)
2037*4882a593Smuzhiyun riva_bl_init(info->par);
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun ret = register_framebuffer(info);
2040*4882a593Smuzhiyun if (ret < 0) {
2041*4882a593Smuzhiyun printk(KERN_ERR PFX
2042*4882a593Smuzhiyun "error registering riva framebuffer\n");
2043*4882a593Smuzhiyun goto err_iounmap_screen_base;
2044*4882a593Smuzhiyun }
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun printk(KERN_INFO PFX
2047*4882a593Smuzhiyun "PCI nVidia %s framebuffer ver %s (%dMB @ 0x%lX)\n",
2048*4882a593Smuzhiyun info->fix.id,
2049*4882a593Smuzhiyun RIVAFB_VERSION,
2050*4882a593Smuzhiyun info->fix.smem_len / (1024 * 1024),
2051*4882a593Smuzhiyun info->fix.smem_start);
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun NVTRACE_LEAVE();
2054*4882a593Smuzhiyun return 0;
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun err_iounmap_screen_base:
2057*4882a593Smuzhiyun #ifdef CONFIG_FB_RIVA_I2C
2058*4882a593Smuzhiyun riva_delete_i2c_busses(info->par);
2059*4882a593Smuzhiyun #endif
2060*4882a593Smuzhiyun iounmap(info->screen_base);
2061*4882a593Smuzhiyun err_iounmap_pramin:
2062*4882a593Smuzhiyun if (default_par->riva.Architecture == NV_ARCH_03)
2063*4882a593Smuzhiyun iounmap(default_par->riva.PRAMIN);
2064*4882a593Smuzhiyun err_iounmap_ctrl_base:
2065*4882a593Smuzhiyun iounmap(default_par->ctrl_base);
2066*4882a593Smuzhiyun err_release_region:
2067*4882a593Smuzhiyun pci_release_regions(pd);
2068*4882a593Smuzhiyun err_disable_device:
2069*4882a593Smuzhiyun err_free_pixmap:
2070*4882a593Smuzhiyun kfree(info->pixmap.addr);
2071*4882a593Smuzhiyun err_framebuffer_release:
2072*4882a593Smuzhiyun framebuffer_release(info);
2073*4882a593Smuzhiyun err_ret:
2074*4882a593Smuzhiyun return ret;
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun
rivafb_remove(struct pci_dev * pd)2077*4882a593Smuzhiyun static void rivafb_remove(struct pci_dev *pd)
2078*4882a593Smuzhiyun {
2079*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(pd);
2080*4882a593Smuzhiyun struct riva_par *par = info->par;
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun NVTRACE_ENTER();
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun #ifdef CONFIG_FB_RIVA_I2C
2085*4882a593Smuzhiyun riva_delete_i2c_busses(par);
2086*4882a593Smuzhiyun kfree(par->EDID);
2087*4882a593Smuzhiyun #endif
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun unregister_framebuffer(info);
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun riva_bl_exit(info);
2092*4882a593Smuzhiyun arch_phys_wc_del(par->wc_cookie);
2093*4882a593Smuzhiyun iounmap(par->ctrl_base);
2094*4882a593Smuzhiyun iounmap(info->screen_base);
2095*4882a593Smuzhiyun if (par->riva.Architecture == NV_ARCH_03)
2096*4882a593Smuzhiyun iounmap(par->riva.PRAMIN);
2097*4882a593Smuzhiyun pci_release_regions(pd);
2098*4882a593Smuzhiyun kfree(info->pixmap.addr);
2099*4882a593Smuzhiyun framebuffer_release(info);
2100*4882a593Smuzhiyun NVTRACE_LEAVE();
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
2104*4882a593Smuzhiyun *
2105*4882a593Smuzhiyun * initialization
2106*4882a593Smuzhiyun *
2107*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun #ifndef MODULE
rivafb_setup(char * options)2110*4882a593Smuzhiyun static int rivafb_setup(char *options)
2111*4882a593Smuzhiyun {
2112*4882a593Smuzhiyun char *this_opt;
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun NVTRACE_ENTER();
2115*4882a593Smuzhiyun if (!options || !*options)
2116*4882a593Smuzhiyun return 0;
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun while ((this_opt = strsep(&options, ",")) != NULL) {
2119*4882a593Smuzhiyun if (!strncmp(this_opt, "forceCRTC", 9)) {
2120*4882a593Smuzhiyun char *p;
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun p = this_opt + 9;
2123*4882a593Smuzhiyun if (!*p || !*(++p)) continue;
2124*4882a593Smuzhiyun forceCRTC = *p - '0';
2125*4882a593Smuzhiyun if (forceCRTC < 0 || forceCRTC > 1)
2126*4882a593Smuzhiyun forceCRTC = -1;
2127*4882a593Smuzhiyun } else if (!strncmp(this_opt, "flatpanel", 9)) {
2128*4882a593Smuzhiyun flatpanel = 1;
2129*4882a593Smuzhiyun } else if (!strncmp(this_opt, "backlight:", 10)) {
2130*4882a593Smuzhiyun backlight = simple_strtoul(this_opt+10, NULL, 0);
2131*4882a593Smuzhiyun } else if (!strncmp(this_opt, "nomtrr", 6)) {
2132*4882a593Smuzhiyun nomtrr = 1;
2133*4882a593Smuzhiyun } else if (!strncmp(this_opt, "strictmode", 10)) {
2134*4882a593Smuzhiyun strictmode = 1;
2135*4882a593Smuzhiyun } else if (!strncmp(this_opt, "noaccel", 7)) {
2136*4882a593Smuzhiyun noaccel = 1;
2137*4882a593Smuzhiyun } else
2138*4882a593Smuzhiyun mode_option = this_opt;
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun NVTRACE_LEAVE();
2141*4882a593Smuzhiyun return 0;
2142*4882a593Smuzhiyun }
2143*4882a593Smuzhiyun #endif /* !MODULE */
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun static struct pci_driver rivafb_driver = {
2146*4882a593Smuzhiyun .name = "rivafb",
2147*4882a593Smuzhiyun .id_table = rivafb_pci_tbl,
2148*4882a593Smuzhiyun .probe = rivafb_probe,
2149*4882a593Smuzhiyun .remove = rivafb_remove,
2150*4882a593Smuzhiyun };
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun /* ------------------------------------------------------------------------- *
2155*4882a593Smuzhiyun *
2156*4882a593Smuzhiyun * modularization
2157*4882a593Smuzhiyun *
2158*4882a593Smuzhiyun * ------------------------------------------------------------------------- */
2159*4882a593Smuzhiyun
rivafb_init(void)2160*4882a593Smuzhiyun static int rivafb_init(void)
2161*4882a593Smuzhiyun {
2162*4882a593Smuzhiyun #ifndef MODULE
2163*4882a593Smuzhiyun char *option = NULL;
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun if (fb_get_options("rivafb", &option))
2166*4882a593Smuzhiyun return -ENODEV;
2167*4882a593Smuzhiyun rivafb_setup(option);
2168*4882a593Smuzhiyun #endif
2169*4882a593Smuzhiyun return pci_register_driver(&rivafb_driver);
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun module_init(rivafb_init);
2174*4882a593Smuzhiyun
rivafb_exit(void)2175*4882a593Smuzhiyun static void __exit rivafb_exit(void)
2176*4882a593Smuzhiyun {
2177*4882a593Smuzhiyun pci_unregister_driver(&rivafb_driver);
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun module_exit(rivafb_exit);
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun module_param(noaccel, bool, 0);
2183*4882a593Smuzhiyun MODULE_PARM_DESC(noaccel, "bool: disable acceleration");
2184*4882a593Smuzhiyun module_param(flatpanel, int, 0);
2185*4882a593Smuzhiyun MODULE_PARM_DESC(flatpanel, "Enables experimental flat panel support for some chipsets. (0 or 1=enabled) (default=0)");
2186*4882a593Smuzhiyun module_param(forceCRTC, int, 0);
2187*4882a593Smuzhiyun MODULE_PARM_DESC(forceCRTC, "Forces usage of a particular CRTC in case autodetection fails. (0 or 1) (default=autodetect)");
2188*4882a593Smuzhiyun module_param(nomtrr, bool, 0);
2189*4882a593Smuzhiyun MODULE_PARM_DESC(nomtrr, "Disables MTRR support (0 or 1=disabled) (default=0)");
2190*4882a593Smuzhiyun module_param(strictmode, bool, 0);
2191*4882a593Smuzhiyun MODULE_PARM_DESC(strictmode, "Only use video modes from EDID");
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun MODULE_AUTHOR("Ani Joshi, maintainer");
2194*4882a593Smuzhiyun MODULE_DESCRIPTION("Framebuffer driver for nVidia Riva 128, TNT, TNT2, and the GeForce series");
2195*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2196