1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * linux/drivers/video/pxafb.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 1999 Eric A. Thomas.
5*4882a593Smuzhiyun * Copyright (C) 2004 Jean-Frederic Clere.
6*4882a593Smuzhiyun * Copyright (C) 2004 Ian Campbell.
7*4882a593Smuzhiyun * Copyright (C) 2004 Jeff Lackey.
8*4882a593Smuzhiyun * Based on sa1100fb.c Copyright (C) 1999 Eric A. Thomas
9*4882a593Smuzhiyun * which in turn is
10*4882a593Smuzhiyun * Based on acornfb.c Copyright (C) Russell King.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
13*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive for
14*4882a593Smuzhiyun * more details.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Intel PXA250/210 LCD Controller Frame Buffer Driver
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Please direct your questions and comments on this driver to the following
19*4882a593Smuzhiyun * email address:
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * linux-arm-kernel@lists.arm.linux.org.uk
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Add support for overlay1 and overlay2 based on pxafb_overlay.c:
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * Copyright (C) 2004, Intel Corporation
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * 2003/08/27: <yu.tang@intel.com>
28*4882a593Smuzhiyun * 2004/03/10: <stanley.cai@intel.com>
29*4882a593Smuzhiyun * 2004/10/28: <yan.yin@intel.com>
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * Copyright (C) 2006-2008 Marvell International Ltd.
32*4882a593Smuzhiyun * All Rights Reserved
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <linux/module.h>
36*4882a593Smuzhiyun #include <linux/moduleparam.h>
37*4882a593Smuzhiyun #include <linux/kernel.h>
38*4882a593Smuzhiyun #include <linux/sched.h>
39*4882a593Smuzhiyun #include <linux/errno.h>
40*4882a593Smuzhiyun #include <linux/string.h>
41*4882a593Smuzhiyun #include <linux/interrupt.h>
42*4882a593Smuzhiyun #include <linux/slab.h>
43*4882a593Smuzhiyun #include <linux/mm.h>
44*4882a593Smuzhiyun #include <linux/fb.h>
45*4882a593Smuzhiyun #include <linux/delay.h>
46*4882a593Smuzhiyun #include <linux/init.h>
47*4882a593Smuzhiyun #include <linux/ioport.h>
48*4882a593Smuzhiyun #include <linux/cpufreq.h>
49*4882a593Smuzhiyun #include <linux/platform_device.h>
50*4882a593Smuzhiyun #include <linux/dma-mapping.h>
51*4882a593Smuzhiyun #include <linux/clk.h>
52*4882a593Smuzhiyun #include <linux/err.h>
53*4882a593Smuzhiyun #include <linux/completion.h>
54*4882a593Smuzhiyun #include <linux/mutex.h>
55*4882a593Smuzhiyun #include <linux/kthread.h>
56*4882a593Smuzhiyun #include <linux/freezer.h>
57*4882a593Smuzhiyun #include <linux/console.h>
58*4882a593Smuzhiyun #include <linux/of_graph.h>
59*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
60*4882a593Smuzhiyun #include <video/of_display_timing.h>
61*4882a593Smuzhiyun #include <video/videomode.h>
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #include <mach/hardware.h>
64*4882a593Smuzhiyun #include <asm/io.h>
65*4882a593Smuzhiyun #include <asm/irq.h>
66*4882a593Smuzhiyun #include <asm/div64.h>
67*4882a593Smuzhiyun #include <mach/bitfield.h>
68*4882a593Smuzhiyun #include <linux/platform_data/video-pxafb.h>
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /*
71*4882a593Smuzhiyun * Complain if VAR is out of range.
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun #define DEBUG_VAR 1
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #include "pxafb.h"
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Bits which should not be set in machine configuration structures */
78*4882a593Smuzhiyun #define LCCR0_INVALID_CONFIG_MASK (LCCR0_OUM | LCCR0_BM | LCCR0_QDM |\
79*4882a593Smuzhiyun LCCR0_DIS | LCCR0_EFM | LCCR0_IUM |\
80*4882a593Smuzhiyun LCCR0_SFM | LCCR0_LDM | LCCR0_ENB)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define LCCR3_INVALID_CONFIG_MASK (LCCR3_HSP | LCCR3_VSP |\
83*4882a593Smuzhiyun LCCR3_PCD | LCCR3_BPP(0xf))
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static int pxafb_activate_var(struct fb_var_screeninfo *var,
86*4882a593Smuzhiyun struct pxafb_info *);
87*4882a593Smuzhiyun static void set_ctrlr_state(struct pxafb_info *fbi, u_int state);
88*4882a593Smuzhiyun static void setup_base_frame(struct pxafb_info *fbi,
89*4882a593Smuzhiyun struct fb_var_screeninfo *var, int branch);
90*4882a593Smuzhiyun static int setup_frame_dma(struct pxafb_info *fbi, int dma, int pal,
91*4882a593Smuzhiyun unsigned long offset, size_t size);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static unsigned long video_mem_size = 0;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static inline unsigned long
lcd_readl(struct pxafb_info * fbi,unsigned int off)96*4882a593Smuzhiyun lcd_readl(struct pxafb_info *fbi, unsigned int off)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun return __raw_readl(fbi->mmio_base + off);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static inline void
lcd_writel(struct pxafb_info * fbi,unsigned int off,unsigned long val)102*4882a593Smuzhiyun lcd_writel(struct pxafb_info *fbi, unsigned int off, unsigned long val)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun __raw_writel(val, fbi->mmio_base + off);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
pxafb_schedule_work(struct pxafb_info * fbi,u_int state)107*4882a593Smuzhiyun static inline void pxafb_schedule_work(struct pxafb_info *fbi, u_int state)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun unsigned long flags;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun local_irq_save(flags);
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun * We need to handle two requests being made at the same time.
114*4882a593Smuzhiyun * There are two important cases:
115*4882a593Smuzhiyun * 1. When we are changing VT (C_REENABLE) while unblanking
116*4882a593Smuzhiyun * (C_ENABLE) We must perform the unblanking, which will
117*4882a593Smuzhiyun * do our REENABLE for us.
118*4882a593Smuzhiyun * 2. When we are blanking, but immediately unblank before
119*4882a593Smuzhiyun * we have blanked. We do the "REENABLE" thing here as
120*4882a593Smuzhiyun * well, just to be sure.
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun if (fbi->task_state == C_ENABLE && state == C_REENABLE)
123*4882a593Smuzhiyun state = (u_int) -1;
124*4882a593Smuzhiyun if (fbi->task_state == C_DISABLE && state == C_ENABLE)
125*4882a593Smuzhiyun state = C_REENABLE;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun if (state != (u_int)-1) {
128*4882a593Smuzhiyun fbi->task_state = state;
129*4882a593Smuzhiyun schedule_work(&fbi->task);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun local_irq_restore(flags);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
chan_to_field(u_int chan,struct fb_bitfield * bf)134*4882a593Smuzhiyun static inline u_int chan_to_field(u_int chan, struct fb_bitfield *bf)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun chan &= 0xffff;
137*4882a593Smuzhiyun chan >>= 16 - bf->length;
138*4882a593Smuzhiyun return chan << bf->offset;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static int
pxafb_setpalettereg(u_int regno,u_int red,u_int green,u_int blue,u_int trans,struct fb_info * info)142*4882a593Smuzhiyun pxafb_setpalettereg(u_int regno, u_int red, u_int green, u_int blue,
143*4882a593Smuzhiyun u_int trans, struct fb_info *info)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct pxafb_info *fbi = container_of(info, struct pxafb_info, fb);
146*4882a593Smuzhiyun u_int val;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (regno >= fbi->palette_size)
149*4882a593Smuzhiyun return 1;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if (fbi->fb.var.grayscale) {
152*4882a593Smuzhiyun fbi->palette_cpu[regno] = ((blue >> 8) & 0x00ff);
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun switch (fbi->lccr4 & LCCR4_PAL_FOR_MASK) {
157*4882a593Smuzhiyun case LCCR4_PAL_FOR_0:
158*4882a593Smuzhiyun val = ((red >> 0) & 0xf800);
159*4882a593Smuzhiyun val |= ((green >> 5) & 0x07e0);
160*4882a593Smuzhiyun val |= ((blue >> 11) & 0x001f);
161*4882a593Smuzhiyun fbi->palette_cpu[regno] = val;
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun case LCCR4_PAL_FOR_1:
164*4882a593Smuzhiyun val = ((red << 8) & 0x00f80000);
165*4882a593Smuzhiyun val |= ((green >> 0) & 0x0000fc00);
166*4882a593Smuzhiyun val |= ((blue >> 8) & 0x000000f8);
167*4882a593Smuzhiyun ((u32 *)(fbi->palette_cpu))[regno] = val;
168*4882a593Smuzhiyun break;
169*4882a593Smuzhiyun case LCCR4_PAL_FOR_2:
170*4882a593Smuzhiyun val = ((red << 8) & 0x00fc0000);
171*4882a593Smuzhiyun val |= ((green >> 0) & 0x0000fc00);
172*4882a593Smuzhiyun val |= ((blue >> 8) & 0x000000fc);
173*4882a593Smuzhiyun ((u32 *)(fbi->palette_cpu))[regno] = val;
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun case LCCR4_PAL_FOR_3:
176*4882a593Smuzhiyun val = ((red << 8) & 0x00ff0000);
177*4882a593Smuzhiyun val |= ((green >> 0) & 0x0000ff00);
178*4882a593Smuzhiyun val |= ((blue >> 8) & 0x000000ff);
179*4882a593Smuzhiyun ((u32 *)(fbi->palette_cpu))[regno] = val;
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static int
pxafb_setcolreg(u_int regno,u_int red,u_int green,u_int blue,u_int trans,struct fb_info * info)187*4882a593Smuzhiyun pxafb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
188*4882a593Smuzhiyun u_int trans, struct fb_info *info)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun struct pxafb_info *fbi = container_of(info, struct pxafb_info, fb);
191*4882a593Smuzhiyun unsigned int val;
192*4882a593Smuzhiyun int ret = 1;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun * If inverse mode was selected, invert all the colours
196*4882a593Smuzhiyun * rather than the register number. The register number
197*4882a593Smuzhiyun * is what you poke into the framebuffer to produce the
198*4882a593Smuzhiyun * colour you requested.
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun if (fbi->cmap_inverse) {
201*4882a593Smuzhiyun red = 0xffff - red;
202*4882a593Smuzhiyun green = 0xffff - green;
203*4882a593Smuzhiyun blue = 0xffff - blue;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * If greyscale is true, then we convert the RGB value
208*4882a593Smuzhiyun * to greyscale no matter what visual we are using.
209*4882a593Smuzhiyun */
210*4882a593Smuzhiyun if (fbi->fb.var.grayscale)
211*4882a593Smuzhiyun red = green = blue = (19595 * red + 38470 * green +
212*4882a593Smuzhiyun 7471 * blue) >> 16;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun switch (fbi->fb.fix.visual) {
215*4882a593Smuzhiyun case FB_VISUAL_TRUECOLOR:
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun * 16-bit True Colour. We encode the RGB value
218*4882a593Smuzhiyun * according to the RGB bitfield information.
219*4882a593Smuzhiyun */
220*4882a593Smuzhiyun if (regno < 16) {
221*4882a593Smuzhiyun u32 *pal = fbi->fb.pseudo_palette;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun val = chan_to_field(red, &fbi->fb.var.red);
224*4882a593Smuzhiyun val |= chan_to_field(green, &fbi->fb.var.green);
225*4882a593Smuzhiyun val |= chan_to_field(blue, &fbi->fb.var.blue);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun pal[regno] = val;
228*4882a593Smuzhiyun ret = 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun break;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun case FB_VISUAL_STATIC_PSEUDOCOLOR:
233*4882a593Smuzhiyun case FB_VISUAL_PSEUDOCOLOR:
234*4882a593Smuzhiyun ret = pxafb_setpalettereg(regno, red, green, blue, trans, info);
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return ret;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* calculate pixel depth, transparency bit included, >=16bpp formats _only_ */
var_to_depth(struct fb_var_screeninfo * var)242*4882a593Smuzhiyun static inline int var_to_depth(struct fb_var_screeninfo *var)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun return var->red.length + var->green.length +
245*4882a593Smuzhiyun var->blue.length + var->transp.length;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* calculate 4-bit BPP value for LCCR3 and OVLxC1 */
pxafb_var_to_bpp(struct fb_var_screeninfo * var)249*4882a593Smuzhiyun static int pxafb_var_to_bpp(struct fb_var_screeninfo *var)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun int bpp = -EINVAL;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun switch (var->bits_per_pixel) {
254*4882a593Smuzhiyun case 1: bpp = 0; break;
255*4882a593Smuzhiyun case 2: bpp = 1; break;
256*4882a593Smuzhiyun case 4: bpp = 2; break;
257*4882a593Smuzhiyun case 8: bpp = 3; break;
258*4882a593Smuzhiyun case 16: bpp = 4; break;
259*4882a593Smuzhiyun case 24:
260*4882a593Smuzhiyun switch (var_to_depth(var)) {
261*4882a593Smuzhiyun case 18: bpp = 6; break; /* 18-bits/pixel packed */
262*4882a593Smuzhiyun case 19: bpp = 8; break; /* 19-bits/pixel packed */
263*4882a593Smuzhiyun case 24: bpp = 9; break;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun case 32:
267*4882a593Smuzhiyun switch (var_to_depth(var)) {
268*4882a593Smuzhiyun case 18: bpp = 5; break; /* 18-bits/pixel unpacked */
269*4882a593Smuzhiyun case 19: bpp = 7; break; /* 19-bits/pixel unpacked */
270*4882a593Smuzhiyun case 25: bpp = 10; break;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun break;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun return bpp;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * pxafb_var_to_lccr3():
279*4882a593Smuzhiyun * Convert a bits per pixel value to the correct bit pattern for LCCR3
280*4882a593Smuzhiyun *
281*4882a593Smuzhiyun * NOTE: for PXA27x with overlays support, the LCCR3_PDFOR_x bits have an
282*4882a593Smuzhiyun * implication of the acutal use of transparency bit, which we handle it
283*4882a593Smuzhiyun * here separatedly. See PXA27x Developer's Manual, Section <<7.4.6 Pixel
284*4882a593Smuzhiyun * Formats>> for the valid combination of PDFOR, PAL_FOR for various BPP.
285*4882a593Smuzhiyun *
286*4882a593Smuzhiyun * Transparency for palette pixel formats is not supported at the moment.
287*4882a593Smuzhiyun */
pxafb_var_to_lccr3(struct fb_var_screeninfo * var)288*4882a593Smuzhiyun static uint32_t pxafb_var_to_lccr3(struct fb_var_screeninfo *var)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun int bpp = pxafb_var_to_bpp(var);
291*4882a593Smuzhiyun uint32_t lccr3;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (bpp < 0)
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun lccr3 = LCCR3_BPP(bpp);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun switch (var_to_depth(var)) {
299*4882a593Smuzhiyun case 16: lccr3 |= var->transp.length ? LCCR3_PDFOR_3 : 0; break;
300*4882a593Smuzhiyun case 18: lccr3 |= LCCR3_PDFOR_3; break;
301*4882a593Smuzhiyun case 24: lccr3 |= var->transp.length ? LCCR3_PDFOR_2 : LCCR3_PDFOR_3;
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun case 19:
304*4882a593Smuzhiyun case 25: lccr3 |= LCCR3_PDFOR_0; break;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun return lccr3;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #define SET_PIXFMT(v, r, g, b, t) \
310*4882a593Smuzhiyun ({ \
311*4882a593Smuzhiyun (v)->transp.offset = (t) ? (r) + (g) + (b) : 0; \
312*4882a593Smuzhiyun (v)->transp.length = (t) ? (t) : 0; \
313*4882a593Smuzhiyun (v)->blue.length = (b); (v)->blue.offset = 0; \
314*4882a593Smuzhiyun (v)->green.length = (g); (v)->green.offset = (b); \
315*4882a593Smuzhiyun (v)->red.length = (r); (v)->red.offset = (b) + (g); \
316*4882a593Smuzhiyun })
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* set the RGBT bitfields of fb_var_screeninf according to
319*4882a593Smuzhiyun * var->bits_per_pixel and given depth
320*4882a593Smuzhiyun */
pxafb_set_pixfmt(struct fb_var_screeninfo * var,int depth)321*4882a593Smuzhiyun static void pxafb_set_pixfmt(struct fb_var_screeninfo *var, int depth)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun if (depth == 0)
324*4882a593Smuzhiyun depth = var->bits_per_pixel;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (var->bits_per_pixel < 16) {
327*4882a593Smuzhiyun /* indexed pixel formats */
328*4882a593Smuzhiyun var->red.offset = 0; var->red.length = 8;
329*4882a593Smuzhiyun var->green.offset = 0; var->green.length = 8;
330*4882a593Smuzhiyun var->blue.offset = 0; var->blue.length = 8;
331*4882a593Smuzhiyun var->transp.offset = 0; var->transp.length = 8;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun switch (depth) {
335*4882a593Smuzhiyun case 16: var->transp.length ?
336*4882a593Smuzhiyun SET_PIXFMT(var, 5, 5, 5, 1) : /* RGBT555 */
337*4882a593Smuzhiyun SET_PIXFMT(var, 5, 6, 5, 0); break; /* RGB565 */
338*4882a593Smuzhiyun case 18: SET_PIXFMT(var, 6, 6, 6, 0); break; /* RGB666 */
339*4882a593Smuzhiyun case 19: SET_PIXFMT(var, 6, 6, 6, 1); break; /* RGBT666 */
340*4882a593Smuzhiyun case 24: var->transp.length ?
341*4882a593Smuzhiyun SET_PIXFMT(var, 8, 8, 7, 1) : /* RGBT887 */
342*4882a593Smuzhiyun SET_PIXFMT(var, 8, 8, 8, 0); break; /* RGB888 */
343*4882a593Smuzhiyun case 25: SET_PIXFMT(var, 8, 8, 8, 1); break; /* RGBT888 */
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun #ifdef CONFIG_CPU_FREQ
348*4882a593Smuzhiyun /*
349*4882a593Smuzhiyun * pxafb_display_dma_period()
350*4882a593Smuzhiyun * Calculate the minimum period (in picoseconds) between two DMA
351*4882a593Smuzhiyun * requests for the LCD controller. If we hit this, it means we're
352*4882a593Smuzhiyun * doing nothing but LCD DMA.
353*4882a593Smuzhiyun */
pxafb_display_dma_period(struct fb_var_screeninfo * var)354*4882a593Smuzhiyun static unsigned int pxafb_display_dma_period(struct fb_var_screeninfo *var)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun /*
357*4882a593Smuzhiyun * Period = pixclock * bits_per_byte * bytes_per_transfer
358*4882a593Smuzhiyun * / memory_bits_per_pixel;
359*4882a593Smuzhiyun */
360*4882a593Smuzhiyun return var->pixclock * 8 * 16 / var->bits_per_pixel;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun #endif
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /*
365*4882a593Smuzhiyun * Select the smallest mode that allows the desired resolution to be
366*4882a593Smuzhiyun * displayed. If desired parameters can be rounded up.
367*4882a593Smuzhiyun */
pxafb_getmode(struct pxafb_mach_info * mach,struct fb_var_screeninfo * var)368*4882a593Smuzhiyun static struct pxafb_mode_info *pxafb_getmode(struct pxafb_mach_info *mach,
369*4882a593Smuzhiyun struct fb_var_screeninfo *var)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct pxafb_mode_info *mode = NULL;
372*4882a593Smuzhiyun struct pxafb_mode_info *modelist = mach->modes;
373*4882a593Smuzhiyun unsigned int best_x = 0xffffffff, best_y = 0xffffffff;
374*4882a593Smuzhiyun unsigned int i;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun for (i = 0; i < mach->num_modes; i++) {
377*4882a593Smuzhiyun if (modelist[i].xres >= var->xres &&
378*4882a593Smuzhiyun modelist[i].yres >= var->yres &&
379*4882a593Smuzhiyun modelist[i].xres < best_x &&
380*4882a593Smuzhiyun modelist[i].yres < best_y &&
381*4882a593Smuzhiyun modelist[i].bpp >= var->bits_per_pixel) {
382*4882a593Smuzhiyun best_x = modelist[i].xres;
383*4882a593Smuzhiyun best_y = modelist[i].yres;
384*4882a593Smuzhiyun mode = &modelist[i];
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun return mode;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
pxafb_setmode(struct fb_var_screeninfo * var,struct pxafb_mode_info * mode)391*4882a593Smuzhiyun static void pxafb_setmode(struct fb_var_screeninfo *var,
392*4882a593Smuzhiyun struct pxafb_mode_info *mode)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun var->xres = mode->xres;
395*4882a593Smuzhiyun var->yres = mode->yres;
396*4882a593Smuzhiyun var->bits_per_pixel = mode->bpp;
397*4882a593Smuzhiyun var->pixclock = mode->pixclock;
398*4882a593Smuzhiyun var->hsync_len = mode->hsync_len;
399*4882a593Smuzhiyun var->left_margin = mode->left_margin;
400*4882a593Smuzhiyun var->right_margin = mode->right_margin;
401*4882a593Smuzhiyun var->vsync_len = mode->vsync_len;
402*4882a593Smuzhiyun var->upper_margin = mode->upper_margin;
403*4882a593Smuzhiyun var->lower_margin = mode->lower_margin;
404*4882a593Smuzhiyun var->sync = mode->sync;
405*4882a593Smuzhiyun var->grayscale = mode->cmap_greyscale;
406*4882a593Smuzhiyun var->transp.length = mode->transparency;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* set the initial RGBA bitfields */
409*4882a593Smuzhiyun pxafb_set_pixfmt(var, mode->depth);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
pxafb_adjust_timing(struct pxafb_info * fbi,struct fb_var_screeninfo * var)412*4882a593Smuzhiyun static int pxafb_adjust_timing(struct pxafb_info *fbi,
413*4882a593Smuzhiyun struct fb_var_screeninfo *var)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun int line_length;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun var->xres = max_t(int, var->xres, MIN_XRES);
418*4882a593Smuzhiyun var->yres = max_t(int, var->yres, MIN_YRES);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if (!(fbi->lccr0 & LCCR0_LCDT)) {
421*4882a593Smuzhiyun clamp_val(var->hsync_len, 1, 64);
422*4882a593Smuzhiyun clamp_val(var->vsync_len, 1, 64);
423*4882a593Smuzhiyun clamp_val(var->left_margin, 1, 255);
424*4882a593Smuzhiyun clamp_val(var->right_margin, 1, 255);
425*4882a593Smuzhiyun clamp_val(var->upper_margin, 1, 255);
426*4882a593Smuzhiyun clamp_val(var->lower_margin, 1, 255);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* make sure each line is aligned on word boundary */
430*4882a593Smuzhiyun line_length = var->xres * var->bits_per_pixel / 8;
431*4882a593Smuzhiyun line_length = ALIGN(line_length, 4);
432*4882a593Smuzhiyun var->xres = line_length * 8 / var->bits_per_pixel;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* we don't support xpan, force xres_virtual to be equal to xres */
435*4882a593Smuzhiyun var->xres_virtual = var->xres;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (var->accel_flags & FB_ACCELF_TEXT)
438*4882a593Smuzhiyun var->yres_virtual = fbi->fb.fix.smem_len / line_length;
439*4882a593Smuzhiyun else
440*4882a593Smuzhiyun var->yres_virtual = max(var->yres_virtual, var->yres);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* check for limits */
443*4882a593Smuzhiyun if (var->xres > MAX_XRES || var->yres > MAX_YRES)
444*4882a593Smuzhiyun return -EINVAL;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (var->yres > var->yres_virtual)
447*4882a593Smuzhiyun return -EINVAL;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /*
453*4882a593Smuzhiyun * pxafb_check_var():
454*4882a593Smuzhiyun * Get the video params out of 'var'. If a value doesn't fit, round it up,
455*4882a593Smuzhiyun * if it's too big, return -EINVAL.
456*4882a593Smuzhiyun *
457*4882a593Smuzhiyun * Round up in the following order: bits_per_pixel, xres,
458*4882a593Smuzhiyun * yres, xres_virtual, yres_virtual, xoffset, yoffset, grayscale,
459*4882a593Smuzhiyun * bitfields, horizontal timing, vertical timing.
460*4882a593Smuzhiyun */
pxafb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)461*4882a593Smuzhiyun static int pxafb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct pxafb_info *fbi = container_of(info, struct pxafb_info, fb);
464*4882a593Smuzhiyun struct pxafb_mach_info *inf = fbi->inf;
465*4882a593Smuzhiyun int err;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (inf->fixed_modes) {
468*4882a593Smuzhiyun struct pxafb_mode_info *mode;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun mode = pxafb_getmode(inf, var);
471*4882a593Smuzhiyun if (!mode)
472*4882a593Smuzhiyun return -EINVAL;
473*4882a593Smuzhiyun pxafb_setmode(var, mode);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* do a test conversion to BPP fields to check the color formats */
477*4882a593Smuzhiyun err = pxafb_var_to_bpp(var);
478*4882a593Smuzhiyun if (err < 0)
479*4882a593Smuzhiyun return err;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun pxafb_set_pixfmt(var, var_to_depth(var));
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun err = pxafb_adjust_timing(fbi, var);
484*4882a593Smuzhiyun if (err)
485*4882a593Smuzhiyun return err;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun #ifdef CONFIG_CPU_FREQ
488*4882a593Smuzhiyun pr_debug("pxafb: dma period = %d ps\n",
489*4882a593Smuzhiyun pxafb_display_dma_period(var));
490*4882a593Smuzhiyun #endif
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return 0;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /*
496*4882a593Smuzhiyun * pxafb_set_par():
497*4882a593Smuzhiyun * Set the user defined part of the display for the specified console
498*4882a593Smuzhiyun */
pxafb_set_par(struct fb_info * info)499*4882a593Smuzhiyun static int pxafb_set_par(struct fb_info *info)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun struct pxafb_info *fbi = container_of(info, struct pxafb_info, fb);
502*4882a593Smuzhiyun struct fb_var_screeninfo *var = &info->var;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (var->bits_per_pixel >= 16)
505*4882a593Smuzhiyun fbi->fb.fix.visual = FB_VISUAL_TRUECOLOR;
506*4882a593Smuzhiyun else if (!fbi->cmap_static)
507*4882a593Smuzhiyun fbi->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
508*4882a593Smuzhiyun else {
509*4882a593Smuzhiyun /*
510*4882a593Smuzhiyun * Some people have weird ideas about wanting static
511*4882a593Smuzhiyun * pseudocolor maps. I suspect their user space
512*4882a593Smuzhiyun * applications are broken.
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun fbi->fb.fix.visual = FB_VISUAL_STATIC_PSEUDOCOLOR;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun fbi->fb.fix.line_length = var->xres_virtual *
518*4882a593Smuzhiyun var->bits_per_pixel / 8;
519*4882a593Smuzhiyun if (var->bits_per_pixel >= 16)
520*4882a593Smuzhiyun fbi->palette_size = 0;
521*4882a593Smuzhiyun else
522*4882a593Smuzhiyun fbi->palette_size = var->bits_per_pixel == 1 ?
523*4882a593Smuzhiyun 4 : 1 << var->bits_per_pixel;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun fbi->palette_cpu = (u16 *)&fbi->dma_buff->palette[0];
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun if (fbi->fb.var.bits_per_pixel >= 16)
528*4882a593Smuzhiyun fb_dealloc_cmap(&fbi->fb.cmap);
529*4882a593Smuzhiyun else
530*4882a593Smuzhiyun fb_alloc_cmap(&fbi->fb.cmap, 1<<fbi->fb.var.bits_per_pixel, 0);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun pxafb_activate_var(var, fbi);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return 0;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
pxafb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)537*4882a593Smuzhiyun static int pxafb_pan_display(struct fb_var_screeninfo *var,
538*4882a593Smuzhiyun struct fb_info *info)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun struct pxafb_info *fbi = container_of(info, struct pxafb_info, fb);
541*4882a593Smuzhiyun struct fb_var_screeninfo newvar;
542*4882a593Smuzhiyun int dma = DMA_MAX + DMA_BASE;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (fbi->state != C_ENABLE)
545*4882a593Smuzhiyun return 0;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* Only take .xoffset, .yoffset and .vmode & FB_VMODE_YWRAP from what
548*4882a593Smuzhiyun * was passed in and copy the rest from the old screeninfo.
549*4882a593Smuzhiyun */
550*4882a593Smuzhiyun memcpy(&newvar, &fbi->fb.var, sizeof(newvar));
551*4882a593Smuzhiyun newvar.xoffset = var->xoffset;
552*4882a593Smuzhiyun newvar.yoffset = var->yoffset;
553*4882a593Smuzhiyun newvar.vmode &= ~FB_VMODE_YWRAP;
554*4882a593Smuzhiyun newvar.vmode |= var->vmode & FB_VMODE_YWRAP;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun setup_base_frame(fbi, &newvar, 1);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (fbi->lccr0 & LCCR0_SDS)
559*4882a593Smuzhiyun lcd_writel(fbi, FBR1, fbi->fdadr[dma + 1] | 0x1);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun lcd_writel(fbi, FBR0, fbi->fdadr[dma] | 0x1);
562*4882a593Smuzhiyun return 0;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /*
566*4882a593Smuzhiyun * pxafb_blank():
567*4882a593Smuzhiyun * Blank the display by setting all palette values to zero. Note, the
568*4882a593Smuzhiyun * 16 bpp mode does not really use the palette, so this will not
569*4882a593Smuzhiyun * blank the display in all modes.
570*4882a593Smuzhiyun */
pxafb_blank(int blank,struct fb_info * info)571*4882a593Smuzhiyun static int pxafb_blank(int blank, struct fb_info *info)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun struct pxafb_info *fbi = container_of(info, struct pxafb_info, fb);
574*4882a593Smuzhiyun int i;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun switch (blank) {
577*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
578*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
579*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
580*4882a593Smuzhiyun case FB_BLANK_NORMAL:
581*4882a593Smuzhiyun if (fbi->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR ||
582*4882a593Smuzhiyun fbi->fb.fix.visual == FB_VISUAL_STATIC_PSEUDOCOLOR)
583*4882a593Smuzhiyun for (i = 0; i < fbi->palette_size; i++)
584*4882a593Smuzhiyun pxafb_setpalettereg(i, 0, 0, 0, 0, info);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun pxafb_schedule_work(fbi, C_DISABLE);
587*4882a593Smuzhiyun /* TODO if (pxafb_blank_helper) pxafb_blank_helper(blank); */
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
591*4882a593Smuzhiyun /* TODO if (pxafb_blank_helper) pxafb_blank_helper(blank); */
592*4882a593Smuzhiyun if (fbi->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR ||
593*4882a593Smuzhiyun fbi->fb.fix.visual == FB_VISUAL_STATIC_PSEUDOCOLOR)
594*4882a593Smuzhiyun fb_set_cmap(&fbi->fb.cmap, info);
595*4882a593Smuzhiyun pxafb_schedule_work(fbi, C_ENABLE);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun static const struct fb_ops pxafb_ops = {
601*4882a593Smuzhiyun .owner = THIS_MODULE,
602*4882a593Smuzhiyun .fb_check_var = pxafb_check_var,
603*4882a593Smuzhiyun .fb_set_par = pxafb_set_par,
604*4882a593Smuzhiyun .fb_pan_display = pxafb_pan_display,
605*4882a593Smuzhiyun .fb_setcolreg = pxafb_setcolreg,
606*4882a593Smuzhiyun .fb_fillrect = cfb_fillrect,
607*4882a593Smuzhiyun .fb_copyarea = cfb_copyarea,
608*4882a593Smuzhiyun .fb_imageblit = cfb_imageblit,
609*4882a593Smuzhiyun .fb_blank = pxafb_blank,
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun #ifdef CONFIG_FB_PXA_OVERLAY
overlay1fb_setup(struct pxafb_layer * ofb)613*4882a593Smuzhiyun static void overlay1fb_setup(struct pxafb_layer *ofb)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun int size = ofb->fb.fix.line_length * ofb->fb.var.yres_virtual;
616*4882a593Smuzhiyun unsigned long start = ofb->video_mem_phys;
617*4882a593Smuzhiyun setup_frame_dma(ofb->fbi, DMA_OV1, PAL_NONE, start, size);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* Depending on the enable status of overlay1/2, the DMA should be
621*4882a593Smuzhiyun * updated from FDADRx (when disabled) or FBRx (when enabled).
622*4882a593Smuzhiyun */
overlay1fb_enable(struct pxafb_layer * ofb)623*4882a593Smuzhiyun static void overlay1fb_enable(struct pxafb_layer *ofb)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun int enabled = lcd_readl(ofb->fbi, OVL1C1) & OVLxC1_OEN;
626*4882a593Smuzhiyun uint32_t fdadr1 = ofb->fbi->fdadr[DMA_OV1] | (enabled ? 0x1 : 0);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun lcd_writel(ofb->fbi, enabled ? FBR1 : FDADR1, fdadr1);
629*4882a593Smuzhiyun lcd_writel(ofb->fbi, OVL1C2, ofb->control[1]);
630*4882a593Smuzhiyun lcd_writel(ofb->fbi, OVL1C1, ofb->control[0] | OVLxC1_OEN);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
overlay1fb_disable(struct pxafb_layer * ofb)633*4882a593Smuzhiyun static void overlay1fb_disable(struct pxafb_layer *ofb)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun uint32_t lccr5;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (!(lcd_readl(ofb->fbi, OVL1C1) & OVLxC1_OEN))
638*4882a593Smuzhiyun return;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun lccr5 = lcd_readl(ofb->fbi, LCCR5);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun lcd_writel(ofb->fbi, OVL1C1, ofb->control[0] & ~OVLxC1_OEN);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun lcd_writel(ofb->fbi, LCSR1, LCSR1_BS(1));
645*4882a593Smuzhiyun lcd_writel(ofb->fbi, LCCR5, lccr5 & ~LCSR1_BS(1));
646*4882a593Smuzhiyun lcd_writel(ofb->fbi, FBR1, ofb->fbi->fdadr[DMA_OV1] | 0x3);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if (wait_for_completion_timeout(&ofb->branch_done, 1 * HZ) == 0)
649*4882a593Smuzhiyun pr_warn("%s: timeout disabling overlay1\n", __func__);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun lcd_writel(ofb->fbi, LCCR5, lccr5);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
overlay2fb_setup(struct pxafb_layer * ofb)654*4882a593Smuzhiyun static void overlay2fb_setup(struct pxafb_layer *ofb)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun int size, div = 1, pfor = NONSTD_TO_PFOR(ofb->fb.var.nonstd);
657*4882a593Smuzhiyun unsigned long start[3] = { ofb->video_mem_phys, 0, 0 };
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (pfor == OVERLAY_FORMAT_RGB || pfor == OVERLAY_FORMAT_YUV444_PACKED) {
660*4882a593Smuzhiyun size = ofb->fb.fix.line_length * ofb->fb.var.yres_virtual;
661*4882a593Smuzhiyun setup_frame_dma(ofb->fbi, DMA_OV2_Y, -1, start[0], size);
662*4882a593Smuzhiyun } else {
663*4882a593Smuzhiyun size = ofb->fb.var.xres_virtual * ofb->fb.var.yres_virtual;
664*4882a593Smuzhiyun switch (pfor) {
665*4882a593Smuzhiyun case OVERLAY_FORMAT_YUV444_PLANAR: div = 1; break;
666*4882a593Smuzhiyun case OVERLAY_FORMAT_YUV422_PLANAR: div = 2; break;
667*4882a593Smuzhiyun case OVERLAY_FORMAT_YUV420_PLANAR: div = 4; break;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun start[1] = start[0] + size;
670*4882a593Smuzhiyun start[2] = start[1] + size / div;
671*4882a593Smuzhiyun setup_frame_dma(ofb->fbi, DMA_OV2_Y, -1, start[0], size);
672*4882a593Smuzhiyun setup_frame_dma(ofb->fbi, DMA_OV2_Cb, -1, start[1], size / div);
673*4882a593Smuzhiyun setup_frame_dma(ofb->fbi, DMA_OV2_Cr, -1, start[2], size / div);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
overlay2fb_enable(struct pxafb_layer * ofb)677*4882a593Smuzhiyun static void overlay2fb_enable(struct pxafb_layer *ofb)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun int pfor = NONSTD_TO_PFOR(ofb->fb.var.nonstd);
680*4882a593Smuzhiyun int enabled = lcd_readl(ofb->fbi, OVL2C1) & OVLxC1_OEN;
681*4882a593Smuzhiyun uint32_t fdadr2 = ofb->fbi->fdadr[DMA_OV2_Y] | (enabled ? 0x1 : 0);
682*4882a593Smuzhiyun uint32_t fdadr3 = ofb->fbi->fdadr[DMA_OV2_Cb] | (enabled ? 0x1 : 0);
683*4882a593Smuzhiyun uint32_t fdadr4 = ofb->fbi->fdadr[DMA_OV2_Cr] | (enabled ? 0x1 : 0);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun if (pfor == OVERLAY_FORMAT_RGB || pfor == OVERLAY_FORMAT_YUV444_PACKED)
686*4882a593Smuzhiyun lcd_writel(ofb->fbi, enabled ? FBR2 : FDADR2, fdadr2);
687*4882a593Smuzhiyun else {
688*4882a593Smuzhiyun lcd_writel(ofb->fbi, enabled ? FBR2 : FDADR2, fdadr2);
689*4882a593Smuzhiyun lcd_writel(ofb->fbi, enabled ? FBR3 : FDADR3, fdadr3);
690*4882a593Smuzhiyun lcd_writel(ofb->fbi, enabled ? FBR4 : FDADR4, fdadr4);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun lcd_writel(ofb->fbi, OVL2C2, ofb->control[1]);
693*4882a593Smuzhiyun lcd_writel(ofb->fbi, OVL2C1, ofb->control[0] | OVLxC1_OEN);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
overlay2fb_disable(struct pxafb_layer * ofb)696*4882a593Smuzhiyun static void overlay2fb_disable(struct pxafb_layer *ofb)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun uint32_t lccr5;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (!(lcd_readl(ofb->fbi, OVL2C1) & OVLxC1_OEN))
701*4882a593Smuzhiyun return;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun lccr5 = lcd_readl(ofb->fbi, LCCR5);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun lcd_writel(ofb->fbi, OVL2C1, ofb->control[0] & ~OVLxC1_OEN);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun lcd_writel(ofb->fbi, LCSR1, LCSR1_BS(2));
708*4882a593Smuzhiyun lcd_writel(ofb->fbi, LCCR5, lccr5 & ~LCSR1_BS(2));
709*4882a593Smuzhiyun lcd_writel(ofb->fbi, FBR2, ofb->fbi->fdadr[DMA_OV2_Y] | 0x3);
710*4882a593Smuzhiyun lcd_writel(ofb->fbi, FBR3, ofb->fbi->fdadr[DMA_OV2_Cb] | 0x3);
711*4882a593Smuzhiyun lcd_writel(ofb->fbi, FBR4, ofb->fbi->fdadr[DMA_OV2_Cr] | 0x3);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (wait_for_completion_timeout(&ofb->branch_done, 1 * HZ) == 0)
714*4882a593Smuzhiyun pr_warn("%s: timeout disabling overlay2\n", __func__);
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun static struct pxafb_layer_ops ofb_ops[] = {
718*4882a593Smuzhiyun [0] = {
719*4882a593Smuzhiyun .enable = overlay1fb_enable,
720*4882a593Smuzhiyun .disable = overlay1fb_disable,
721*4882a593Smuzhiyun .setup = overlay1fb_setup,
722*4882a593Smuzhiyun },
723*4882a593Smuzhiyun [1] = {
724*4882a593Smuzhiyun .enable = overlay2fb_enable,
725*4882a593Smuzhiyun .disable = overlay2fb_disable,
726*4882a593Smuzhiyun .setup = overlay2fb_setup,
727*4882a593Smuzhiyun },
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun
overlayfb_open(struct fb_info * info,int user)730*4882a593Smuzhiyun static int overlayfb_open(struct fb_info *info, int user)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun struct pxafb_layer *ofb = container_of(info, struct pxafb_layer, fb);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /* no support for framebuffer console on overlay */
735*4882a593Smuzhiyun if (user == 0)
736*4882a593Smuzhiyun return -ENODEV;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun if (ofb->usage++ == 0) {
739*4882a593Smuzhiyun /* unblank the base framebuffer */
740*4882a593Smuzhiyun console_lock();
741*4882a593Smuzhiyun fb_blank(&ofb->fbi->fb, FB_BLANK_UNBLANK);
742*4882a593Smuzhiyun console_unlock();
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
overlayfb_release(struct fb_info * info,int user)748*4882a593Smuzhiyun static int overlayfb_release(struct fb_info *info, int user)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun struct pxafb_layer *ofb = container_of(info, struct pxafb_layer, fb);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (ofb->usage == 1) {
753*4882a593Smuzhiyun ofb->ops->disable(ofb);
754*4882a593Smuzhiyun ofb->fb.var.height = -1;
755*4882a593Smuzhiyun ofb->fb.var.width = -1;
756*4882a593Smuzhiyun ofb->fb.var.xres = ofb->fb.var.xres_virtual = 0;
757*4882a593Smuzhiyun ofb->fb.var.yres = ofb->fb.var.yres_virtual = 0;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun ofb->usage--;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun return 0;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
overlayfb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)764*4882a593Smuzhiyun static int overlayfb_check_var(struct fb_var_screeninfo *var,
765*4882a593Smuzhiyun struct fb_info *info)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun struct pxafb_layer *ofb = container_of(info, struct pxafb_layer, fb);
768*4882a593Smuzhiyun struct fb_var_screeninfo *base_var = &ofb->fbi->fb.var;
769*4882a593Smuzhiyun int xpos, ypos, pfor, bpp;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun xpos = NONSTD_TO_XPOS(var->nonstd);
772*4882a593Smuzhiyun ypos = NONSTD_TO_YPOS(var->nonstd);
773*4882a593Smuzhiyun pfor = NONSTD_TO_PFOR(var->nonstd);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun bpp = pxafb_var_to_bpp(var);
776*4882a593Smuzhiyun if (bpp < 0)
777*4882a593Smuzhiyun return -EINVAL;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* no support for YUV format on overlay1 */
780*4882a593Smuzhiyun if (ofb->id == OVERLAY1 && pfor != 0)
781*4882a593Smuzhiyun return -EINVAL;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* for YUV packed formats, bpp = 'minimum bpp of YUV components' */
784*4882a593Smuzhiyun switch (pfor) {
785*4882a593Smuzhiyun case OVERLAY_FORMAT_RGB:
786*4882a593Smuzhiyun bpp = pxafb_var_to_bpp(var);
787*4882a593Smuzhiyun if (bpp < 0)
788*4882a593Smuzhiyun return -EINVAL;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun pxafb_set_pixfmt(var, var_to_depth(var));
791*4882a593Smuzhiyun break;
792*4882a593Smuzhiyun case OVERLAY_FORMAT_YUV444_PACKED: bpp = 24; break;
793*4882a593Smuzhiyun case OVERLAY_FORMAT_YUV444_PLANAR: bpp = 8; break;
794*4882a593Smuzhiyun case OVERLAY_FORMAT_YUV422_PLANAR: bpp = 4; break;
795*4882a593Smuzhiyun case OVERLAY_FORMAT_YUV420_PLANAR: bpp = 2; break;
796*4882a593Smuzhiyun default:
797*4882a593Smuzhiyun return -EINVAL;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* each line must start at a 32-bit word boundary */
801*4882a593Smuzhiyun if ((xpos * bpp) % 32)
802*4882a593Smuzhiyun return -EINVAL;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* xres must align on 32-bit word boundary */
805*4882a593Smuzhiyun var->xres = roundup(var->xres * bpp, 32) / bpp;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if ((xpos + var->xres > base_var->xres) ||
808*4882a593Smuzhiyun (ypos + var->yres > base_var->yres))
809*4882a593Smuzhiyun return -EINVAL;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun var->xres_virtual = var->xres;
812*4882a593Smuzhiyun var->yres_virtual = max(var->yres, var->yres_virtual);
813*4882a593Smuzhiyun return 0;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
overlayfb_check_video_memory(struct pxafb_layer * ofb)816*4882a593Smuzhiyun static int overlayfb_check_video_memory(struct pxafb_layer *ofb)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun struct fb_var_screeninfo *var = &ofb->fb.var;
819*4882a593Smuzhiyun int pfor = NONSTD_TO_PFOR(var->nonstd);
820*4882a593Smuzhiyun int size, bpp = 0;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun switch (pfor) {
823*4882a593Smuzhiyun case OVERLAY_FORMAT_RGB: bpp = var->bits_per_pixel; break;
824*4882a593Smuzhiyun case OVERLAY_FORMAT_YUV444_PACKED: bpp = 24; break;
825*4882a593Smuzhiyun case OVERLAY_FORMAT_YUV444_PLANAR: bpp = 24; break;
826*4882a593Smuzhiyun case OVERLAY_FORMAT_YUV422_PLANAR: bpp = 16; break;
827*4882a593Smuzhiyun case OVERLAY_FORMAT_YUV420_PLANAR: bpp = 12; break;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun ofb->fb.fix.line_length = var->xres_virtual * bpp / 8;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun size = PAGE_ALIGN(ofb->fb.fix.line_length * var->yres_virtual);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun if (ofb->video_mem) {
835*4882a593Smuzhiyun if (ofb->video_mem_size >= size)
836*4882a593Smuzhiyun return 0;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun return -EINVAL;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
overlayfb_set_par(struct fb_info * info)841*4882a593Smuzhiyun static int overlayfb_set_par(struct fb_info *info)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct pxafb_layer *ofb = container_of(info, struct pxafb_layer, fb);
844*4882a593Smuzhiyun struct fb_var_screeninfo *var = &info->var;
845*4882a593Smuzhiyun int xpos, ypos, pfor, bpp, ret;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun ret = overlayfb_check_video_memory(ofb);
848*4882a593Smuzhiyun if (ret)
849*4882a593Smuzhiyun return ret;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun bpp = pxafb_var_to_bpp(var);
852*4882a593Smuzhiyun xpos = NONSTD_TO_XPOS(var->nonstd);
853*4882a593Smuzhiyun ypos = NONSTD_TO_YPOS(var->nonstd);
854*4882a593Smuzhiyun pfor = NONSTD_TO_PFOR(var->nonstd);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun ofb->control[0] = OVLxC1_PPL(var->xres) | OVLxC1_LPO(var->yres) |
857*4882a593Smuzhiyun OVLxC1_BPP(bpp);
858*4882a593Smuzhiyun ofb->control[1] = OVLxC2_XPOS(xpos) | OVLxC2_YPOS(ypos);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun if (ofb->id == OVERLAY2)
861*4882a593Smuzhiyun ofb->control[1] |= OVL2C2_PFOR(pfor);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun ofb->ops->setup(ofb);
864*4882a593Smuzhiyun ofb->ops->enable(ofb);
865*4882a593Smuzhiyun return 0;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static const struct fb_ops overlay_fb_ops = {
869*4882a593Smuzhiyun .owner = THIS_MODULE,
870*4882a593Smuzhiyun .fb_open = overlayfb_open,
871*4882a593Smuzhiyun .fb_release = overlayfb_release,
872*4882a593Smuzhiyun .fb_check_var = overlayfb_check_var,
873*4882a593Smuzhiyun .fb_set_par = overlayfb_set_par,
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun
init_pxafb_overlay(struct pxafb_info * fbi,struct pxafb_layer * ofb,int id)876*4882a593Smuzhiyun static void init_pxafb_overlay(struct pxafb_info *fbi, struct pxafb_layer *ofb,
877*4882a593Smuzhiyun int id)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun sprintf(ofb->fb.fix.id, "overlay%d", id + 1);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun ofb->fb.fix.type = FB_TYPE_PACKED_PIXELS;
882*4882a593Smuzhiyun ofb->fb.fix.xpanstep = 0;
883*4882a593Smuzhiyun ofb->fb.fix.ypanstep = 1;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun ofb->fb.var.activate = FB_ACTIVATE_NOW;
886*4882a593Smuzhiyun ofb->fb.var.height = -1;
887*4882a593Smuzhiyun ofb->fb.var.width = -1;
888*4882a593Smuzhiyun ofb->fb.var.vmode = FB_VMODE_NONINTERLACED;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun ofb->fb.fbops = &overlay_fb_ops;
891*4882a593Smuzhiyun ofb->fb.flags = FBINFO_FLAG_DEFAULT;
892*4882a593Smuzhiyun ofb->fb.node = -1;
893*4882a593Smuzhiyun ofb->fb.pseudo_palette = NULL;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun ofb->id = id;
896*4882a593Smuzhiyun ofb->ops = &ofb_ops[id];
897*4882a593Smuzhiyun ofb->usage = 0;
898*4882a593Smuzhiyun ofb->fbi = fbi;
899*4882a593Smuzhiyun init_completion(&ofb->branch_done);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
pxafb_overlay_supported(void)902*4882a593Smuzhiyun static inline int pxafb_overlay_supported(void)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun if (cpu_is_pxa27x() || cpu_is_pxa3xx())
905*4882a593Smuzhiyun return 1;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun return 0;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
pxafb_overlay_map_video_memory(struct pxafb_info * pxafb,struct pxafb_layer * ofb)910*4882a593Smuzhiyun static int pxafb_overlay_map_video_memory(struct pxafb_info *pxafb,
911*4882a593Smuzhiyun struct pxafb_layer *ofb)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun /* We assume that user will use at most video_mem_size for overlay fb,
914*4882a593Smuzhiyun * anyway, it's useless to use 16bpp main plane and 24bpp overlay
915*4882a593Smuzhiyun */
916*4882a593Smuzhiyun ofb->video_mem = alloc_pages_exact(PAGE_ALIGN(pxafb->video_mem_size),
917*4882a593Smuzhiyun GFP_KERNEL | __GFP_ZERO);
918*4882a593Smuzhiyun if (ofb->video_mem == NULL)
919*4882a593Smuzhiyun return -ENOMEM;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun ofb->video_mem_phys = virt_to_phys(ofb->video_mem);
922*4882a593Smuzhiyun ofb->video_mem_size = PAGE_ALIGN(pxafb->video_mem_size);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun mutex_lock(&ofb->fb.mm_lock);
925*4882a593Smuzhiyun ofb->fb.fix.smem_start = ofb->video_mem_phys;
926*4882a593Smuzhiyun ofb->fb.fix.smem_len = pxafb->video_mem_size;
927*4882a593Smuzhiyun mutex_unlock(&ofb->fb.mm_lock);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun ofb->fb.screen_base = ofb->video_mem;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
pxafb_overlay_init(struct pxafb_info * fbi)934*4882a593Smuzhiyun static void pxafb_overlay_init(struct pxafb_info *fbi)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun int i, ret;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun if (!pxafb_overlay_supported())
939*4882a593Smuzhiyun return;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
942*4882a593Smuzhiyun struct pxafb_layer *ofb = &fbi->overlay[i];
943*4882a593Smuzhiyun init_pxafb_overlay(fbi, ofb, i);
944*4882a593Smuzhiyun ret = register_framebuffer(&ofb->fb);
945*4882a593Smuzhiyun if (ret) {
946*4882a593Smuzhiyun dev_err(fbi->dev, "failed to register overlay %d\n", i);
947*4882a593Smuzhiyun continue;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun ret = pxafb_overlay_map_video_memory(fbi, ofb);
950*4882a593Smuzhiyun if (ret) {
951*4882a593Smuzhiyun dev_err(fbi->dev,
952*4882a593Smuzhiyun "failed to map video memory for overlay %d\n",
953*4882a593Smuzhiyun i);
954*4882a593Smuzhiyun unregister_framebuffer(&ofb->fb);
955*4882a593Smuzhiyun continue;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun ofb->registered = 1;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun /* mask all IU/BS/EOF/SOF interrupts */
961*4882a593Smuzhiyun lcd_writel(fbi, LCCR5, ~0);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun pr_info("PXA Overlay driver loaded successfully!\n");
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
pxafb_overlay_exit(struct pxafb_info * fbi)966*4882a593Smuzhiyun static void pxafb_overlay_exit(struct pxafb_info *fbi)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun int i;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun if (!pxafb_overlay_supported())
971*4882a593Smuzhiyun return;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
974*4882a593Smuzhiyun struct pxafb_layer *ofb = &fbi->overlay[i];
975*4882a593Smuzhiyun if (ofb->registered) {
976*4882a593Smuzhiyun if (ofb->video_mem)
977*4882a593Smuzhiyun free_pages_exact(ofb->video_mem,
978*4882a593Smuzhiyun ofb->video_mem_size);
979*4882a593Smuzhiyun unregister_framebuffer(&ofb->fb);
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun #else
pxafb_overlay_init(struct pxafb_info * fbi)984*4882a593Smuzhiyun static inline void pxafb_overlay_init(struct pxafb_info *fbi) {}
pxafb_overlay_exit(struct pxafb_info * fbi)985*4882a593Smuzhiyun static inline void pxafb_overlay_exit(struct pxafb_info *fbi) {}
986*4882a593Smuzhiyun #endif /* CONFIG_FB_PXA_OVERLAY */
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /*
989*4882a593Smuzhiyun * Calculate the PCD value from the clock rate (in picoseconds).
990*4882a593Smuzhiyun * We take account of the PPCR clock setting.
991*4882a593Smuzhiyun * From PXA Developer's Manual:
992*4882a593Smuzhiyun *
993*4882a593Smuzhiyun * PixelClock = LCLK
994*4882a593Smuzhiyun * -------------
995*4882a593Smuzhiyun * 2 ( PCD + 1 )
996*4882a593Smuzhiyun *
997*4882a593Smuzhiyun * PCD = LCLK
998*4882a593Smuzhiyun * ------------- - 1
999*4882a593Smuzhiyun * 2(PixelClock)
1000*4882a593Smuzhiyun *
1001*4882a593Smuzhiyun * Where:
1002*4882a593Smuzhiyun * LCLK = LCD/Memory Clock
1003*4882a593Smuzhiyun * PCD = LCCR3[7:0]
1004*4882a593Smuzhiyun *
1005*4882a593Smuzhiyun * PixelClock here is in Hz while the pixclock argument given is the
1006*4882a593Smuzhiyun * period in picoseconds. Hence PixelClock = 1 / ( pixclock * 10^-12 )
1007*4882a593Smuzhiyun *
1008*4882a593Smuzhiyun * The function get_lclk_frequency_10khz returns LCLK in units of
1009*4882a593Smuzhiyun * 10khz. Calling the result of this function lclk gives us the
1010*4882a593Smuzhiyun * following
1011*4882a593Smuzhiyun *
1012*4882a593Smuzhiyun * PCD = (lclk * 10^4 ) * ( pixclock * 10^-12 )
1013*4882a593Smuzhiyun * -------------------------------------- - 1
1014*4882a593Smuzhiyun * 2
1015*4882a593Smuzhiyun *
1016*4882a593Smuzhiyun * Factoring the 10^4 and 10^-12 out gives 10^-8 == 1 / 100000000 as used below.
1017*4882a593Smuzhiyun */
get_pcd(struct pxafb_info * fbi,unsigned int pixclock)1018*4882a593Smuzhiyun static inline unsigned int get_pcd(struct pxafb_info *fbi,
1019*4882a593Smuzhiyun unsigned int pixclock)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun unsigned long long pcd;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /* FIXME: Need to take into account Double Pixel Clock mode
1024*4882a593Smuzhiyun * (DPC) bit? or perhaps set it based on the various clock
1025*4882a593Smuzhiyun * speeds */
1026*4882a593Smuzhiyun pcd = (unsigned long long)(clk_get_rate(fbi->clk) / 10000);
1027*4882a593Smuzhiyun pcd *= pixclock;
1028*4882a593Smuzhiyun do_div(pcd, 100000000 * 2);
1029*4882a593Smuzhiyun /* no need for this, since we should subtract 1 anyway. they cancel */
1030*4882a593Smuzhiyun /* pcd += 1; */ /* make up for integer math truncations */
1031*4882a593Smuzhiyun return (unsigned int)pcd;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun /*
1035*4882a593Smuzhiyun * Some touchscreens need hsync information from the video driver to
1036*4882a593Smuzhiyun * function correctly. We export it here. Note that 'hsync_time' and
1037*4882a593Smuzhiyun * the value returned from pxafb_get_hsync_time() is the *reciprocal*
1038*4882a593Smuzhiyun * of the hsync period in seconds.
1039*4882a593Smuzhiyun */
set_hsync_time(struct pxafb_info * fbi,unsigned int pcd)1040*4882a593Smuzhiyun static inline void set_hsync_time(struct pxafb_info *fbi, unsigned int pcd)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun unsigned long htime;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun if ((pcd == 0) || (fbi->fb.var.hsync_len == 0)) {
1045*4882a593Smuzhiyun fbi->hsync_time = 0;
1046*4882a593Smuzhiyun return;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun htime = clk_get_rate(fbi->clk) / (pcd * fbi->fb.var.hsync_len);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun fbi->hsync_time = htime;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
pxafb_get_hsync_time(struct device * dev)1054*4882a593Smuzhiyun unsigned long pxafb_get_hsync_time(struct device *dev)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun struct pxafb_info *fbi = dev_get_drvdata(dev);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /* If display is blanked/suspended, hsync isn't active */
1059*4882a593Smuzhiyun if (!fbi || (fbi->state != C_ENABLE))
1060*4882a593Smuzhiyun return 0;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun return fbi->hsync_time;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun EXPORT_SYMBOL(pxafb_get_hsync_time);
1065*4882a593Smuzhiyun
setup_frame_dma(struct pxafb_info * fbi,int dma,int pal,unsigned long start,size_t size)1066*4882a593Smuzhiyun static int setup_frame_dma(struct pxafb_info *fbi, int dma, int pal,
1067*4882a593Smuzhiyun unsigned long start, size_t size)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun struct pxafb_dma_descriptor *dma_desc, *pal_desc;
1070*4882a593Smuzhiyun unsigned int dma_desc_off, pal_desc_off;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (dma < 0 || dma >= DMA_MAX * 2)
1073*4882a593Smuzhiyun return -EINVAL;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun dma_desc = &fbi->dma_buff->dma_desc[dma];
1076*4882a593Smuzhiyun dma_desc_off = offsetof(struct pxafb_dma_buff, dma_desc[dma]);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun dma_desc->fsadr = start;
1079*4882a593Smuzhiyun dma_desc->fidr = 0;
1080*4882a593Smuzhiyun dma_desc->ldcmd = size;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun if (pal < 0 || pal >= PAL_MAX * 2) {
1083*4882a593Smuzhiyun dma_desc->fdadr = fbi->dma_buff_phys + dma_desc_off;
1084*4882a593Smuzhiyun fbi->fdadr[dma] = fbi->dma_buff_phys + dma_desc_off;
1085*4882a593Smuzhiyun } else {
1086*4882a593Smuzhiyun pal_desc = &fbi->dma_buff->pal_desc[pal];
1087*4882a593Smuzhiyun pal_desc_off = offsetof(struct pxafb_dma_buff, pal_desc[pal]);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun pal_desc->fsadr = fbi->dma_buff_phys + pal * PALETTE_SIZE;
1090*4882a593Smuzhiyun pal_desc->fidr = 0;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun if ((fbi->lccr4 & LCCR4_PAL_FOR_MASK) == LCCR4_PAL_FOR_0)
1093*4882a593Smuzhiyun pal_desc->ldcmd = fbi->palette_size * sizeof(u16);
1094*4882a593Smuzhiyun else
1095*4882a593Smuzhiyun pal_desc->ldcmd = fbi->palette_size * sizeof(u32);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun pal_desc->ldcmd |= LDCMD_PAL;
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* flip back and forth between palette and frame buffer */
1100*4882a593Smuzhiyun pal_desc->fdadr = fbi->dma_buff_phys + dma_desc_off;
1101*4882a593Smuzhiyun dma_desc->fdadr = fbi->dma_buff_phys + pal_desc_off;
1102*4882a593Smuzhiyun fbi->fdadr[dma] = fbi->dma_buff_phys + dma_desc_off;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun return 0;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
setup_base_frame(struct pxafb_info * fbi,struct fb_var_screeninfo * var,int branch)1108*4882a593Smuzhiyun static void setup_base_frame(struct pxafb_info *fbi,
1109*4882a593Smuzhiyun struct fb_var_screeninfo *var,
1110*4882a593Smuzhiyun int branch)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun struct fb_fix_screeninfo *fix = &fbi->fb.fix;
1113*4882a593Smuzhiyun int nbytes, dma, pal, bpp = var->bits_per_pixel;
1114*4882a593Smuzhiyun unsigned long offset;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun dma = DMA_BASE + (branch ? DMA_MAX : 0);
1117*4882a593Smuzhiyun pal = (bpp >= 16) ? PAL_NONE : PAL_BASE + (branch ? PAL_MAX : 0);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun nbytes = fix->line_length * var->yres;
1120*4882a593Smuzhiyun offset = fix->line_length * var->yoffset + fbi->video_mem_phys;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun if (fbi->lccr0 & LCCR0_SDS) {
1123*4882a593Smuzhiyun nbytes = nbytes / 2;
1124*4882a593Smuzhiyun setup_frame_dma(fbi, dma + 1, PAL_NONE, offset + nbytes, nbytes);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun setup_frame_dma(fbi, dma, pal, offset, nbytes);
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun #ifdef CONFIG_FB_PXA_SMARTPANEL
setup_smart_dma(struct pxafb_info * fbi)1131*4882a593Smuzhiyun static int setup_smart_dma(struct pxafb_info *fbi)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun struct pxafb_dma_descriptor *dma_desc;
1134*4882a593Smuzhiyun unsigned long dma_desc_off, cmd_buff_off;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun dma_desc = &fbi->dma_buff->dma_desc[DMA_CMD];
1137*4882a593Smuzhiyun dma_desc_off = offsetof(struct pxafb_dma_buff, dma_desc[DMA_CMD]);
1138*4882a593Smuzhiyun cmd_buff_off = offsetof(struct pxafb_dma_buff, cmd_buff);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun dma_desc->fdadr = fbi->dma_buff_phys + dma_desc_off;
1141*4882a593Smuzhiyun dma_desc->fsadr = fbi->dma_buff_phys + cmd_buff_off;
1142*4882a593Smuzhiyun dma_desc->fidr = 0;
1143*4882a593Smuzhiyun dma_desc->ldcmd = fbi->n_smart_cmds * sizeof(uint16_t);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun fbi->fdadr[DMA_CMD] = dma_desc->fdadr;
1146*4882a593Smuzhiyun return 0;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun
pxafb_smart_flush(struct fb_info * info)1149*4882a593Smuzhiyun int pxafb_smart_flush(struct fb_info *info)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun struct pxafb_info *fbi = container_of(info, struct pxafb_info, fb);
1152*4882a593Smuzhiyun uint32_t prsr;
1153*4882a593Smuzhiyun int ret = 0;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /* disable controller until all registers are set up */
1156*4882a593Smuzhiyun lcd_writel(fbi, LCCR0, fbi->reg_lccr0 & ~LCCR0_ENB);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* 1. make it an even number of commands to align on 32-bit boundary
1159*4882a593Smuzhiyun * 2. add the interrupt command to the end of the chain so we can
1160*4882a593Smuzhiyun * keep track of the end of the transfer
1161*4882a593Smuzhiyun */
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun while (fbi->n_smart_cmds & 1)
1164*4882a593Smuzhiyun fbi->smart_cmds[fbi->n_smart_cmds++] = SMART_CMD_NOOP;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun fbi->smart_cmds[fbi->n_smart_cmds++] = SMART_CMD_INTERRUPT;
1167*4882a593Smuzhiyun fbi->smart_cmds[fbi->n_smart_cmds++] = SMART_CMD_WAIT_FOR_VSYNC;
1168*4882a593Smuzhiyun setup_smart_dma(fbi);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* continue to execute next command */
1171*4882a593Smuzhiyun prsr = lcd_readl(fbi, PRSR) | PRSR_ST_OK | PRSR_CON_NT;
1172*4882a593Smuzhiyun lcd_writel(fbi, PRSR, prsr);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /* stop the processor in case it executed "wait for sync" cmd */
1175*4882a593Smuzhiyun lcd_writel(fbi, CMDCR, 0x0001);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun /* don't send interrupts for fifo underruns on channel 6 */
1178*4882a593Smuzhiyun lcd_writel(fbi, LCCR5, LCCR5_IUM(6));
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun lcd_writel(fbi, LCCR1, fbi->reg_lccr1);
1181*4882a593Smuzhiyun lcd_writel(fbi, LCCR2, fbi->reg_lccr2);
1182*4882a593Smuzhiyun lcd_writel(fbi, LCCR3, fbi->reg_lccr3);
1183*4882a593Smuzhiyun lcd_writel(fbi, LCCR4, fbi->reg_lccr4);
1184*4882a593Smuzhiyun lcd_writel(fbi, FDADR0, fbi->fdadr[0]);
1185*4882a593Smuzhiyun lcd_writel(fbi, FDADR6, fbi->fdadr[6]);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun /* begin sending */
1188*4882a593Smuzhiyun lcd_writel(fbi, LCCR0, fbi->reg_lccr0 | LCCR0_ENB);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun if (wait_for_completion_timeout(&fbi->command_done, HZ/2) == 0) {
1191*4882a593Smuzhiyun pr_warn("%s: timeout waiting for command done\n", __func__);
1192*4882a593Smuzhiyun ret = -ETIMEDOUT;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun /* quick disable */
1196*4882a593Smuzhiyun prsr = lcd_readl(fbi, PRSR) & ~(PRSR_ST_OK | PRSR_CON_NT);
1197*4882a593Smuzhiyun lcd_writel(fbi, PRSR, prsr);
1198*4882a593Smuzhiyun lcd_writel(fbi, LCCR0, fbi->reg_lccr0 & ~LCCR0_ENB);
1199*4882a593Smuzhiyun lcd_writel(fbi, FDADR6, 0);
1200*4882a593Smuzhiyun fbi->n_smart_cmds = 0;
1201*4882a593Smuzhiyun return ret;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
pxafb_smart_queue(struct fb_info * info,uint16_t * cmds,int n_cmds)1204*4882a593Smuzhiyun int pxafb_smart_queue(struct fb_info *info, uint16_t *cmds, int n_cmds)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun int i;
1207*4882a593Smuzhiyun struct pxafb_info *fbi = container_of(info, struct pxafb_info, fb);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun for (i = 0; i < n_cmds; i++, cmds++) {
1210*4882a593Smuzhiyun /* if it is a software delay, flush and delay */
1211*4882a593Smuzhiyun if ((*cmds & 0xff00) == SMART_CMD_DELAY) {
1212*4882a593Smuzhiyun pxafb_smart_flush(info);
1213*4882a593Smuzhiyun mdelay(*cmds & 0xff);
1214*4882a593Smuzhiyun continue;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /* leave 2 commands for INTERRUPT and WAIT_FOR_SYNC */
1218*4882a593Smuzhiyun if (fbi->n_smart_cmds == CMD_BUFF_SIZE - 8)
1219*4882a593Smuzhiyun pxafb_smart_flush(info);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun fbi->smart_cmds[fbi->n_smart_cmds++] = *cmds;
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun return 0;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
__smart_timing(unsigned time_ns,unsigned long lcd_clk)1227*4882a593Smuzhiyun static unsigned int __smart_timing(unsigned time_ns, unsigned long lcd_clk)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun unsigned int t = (time_ns * (lcd_clk / 1000000) / 1000);
1230*4882a593Smuzhiyun return (t == 0) ? 1 : t;
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
setup_smart_timing(struct pxafb_info * fbi,struct fb_var_screeninfo * var)1233*4882a593Smuzhiyun static void setup_smart_timing(struct pxafb_info *fbi,
1234*4882a593Smuzhiyun struct fb_var_screeninfo *var)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun struct pxafb_mach_info *inf = fbi->inf;
1237*4882a593Smuzhiyun struct pxafb_mode_info *mode = &inf->modes[0];
1238*4882a593Smuzhiyun unsigned long lclk = clk_get_rate(fbi->clk);
1239*4882a593Smuzhiyun unsigned t1, t2, t3, t4;
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun t1 = max(mode->a0csrd_set_hld, mode->a0cswr_set_hld);
1242*4882a593Smuzhiyun t2 = max(mode->rd_pulse_width, mode->wr_pulse_width);
1243*4882a593Smuzhiyun t3 = mode->op_hold_time;
1244*4882a593Smuzhiyun t4 = mode->cmd_inh_time;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun fbi->reg_lccr1 =
1247*4882a593Smuzhiyun LCCR1_DisWdth(var->xres) |
1248*4882a593Smuzhiyun LCCR1_BegLnDel(__smart_timing(t1, lclk)) |
1249*4882a593Smuzhiyun LCCR1_EndLnDel(__smart_timing(t2, lclk)) |
1250*4882a593Smuzhiyun LCCR1_HorSnchWdth(__smart_timing(t3, lclk));
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun fbi->reg_lccr2 = LCCR2_DisHght(var->yres);
1253*4882a593Smuzhiyun fbi->reg_lccr3 = fbi->lccr3 | LCCR3_PixClkDiv(__smart_timing(t4, lclk));
1254*4882a593Smuzhiyun fbi->reg_lccr3 |= (var->sync & FB_SYNC_HOR_HIGH_ACT) ? LCCR3_HSP : 0;
1255*4882a593Smuzhiyun fbi->reg_lccr3 |= (var->sync & FB_SYNC_VERT_HIGH_ACT) ? LCCR3_VSP : 0;
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun /* FIXME: make this configurable */
1258*4882a593Smuzhiyun fbi->reg_cmdcr = 1;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
pxafb_smart_thread(void * arg)1261*4882a593Smuzhiyun static int pxafb_smart_thread(void *arg)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun struct pxafb_info *fbi = arg;
1264*4882a593Smuzhiyun struct pxafb_mach_info *inf = fbi->inf;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun if (!inf->smart_update) {
1267*4882a593Smuzhiyun pr_err("%s: not properly initialized, thread terminated\n",
1268*4882a593Smuzhiyun __func__);
1269*4882a593Smuzhiyun return -EINVAL;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun pr_debug("%s(): task starting\n", __func__);
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun set_freezable();
1275*4882a593Smuzhiyun while (!kthread_should_stop()) {
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun if (try_to_freeze())
1278*4882a593Smuzhiyun continue;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun mutex_lock(&fbi->ctrlr_lock);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun if (fbi->state == C_ENABLE) {
1283*4882a593Smuzhiyun inf->smart_update(&fbi->fb);
1284*4882a593Smuzhiyun complete(&fbi->refresh_done);
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun mutex_unlock(&fbi->ctrlr_lock);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun set_current_state(TASK_INTERRUPTIBLE);
1290*4882a593Smuzhiyun schedule_timeout(msecs_to_jiffies(30));
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun pr_debug("%s(): task ending\n", __func__);
1294*4882a593Smuzhiyun return 0;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
pxafb_smart_init(struct pxafb_info * fbi)1297*4882a593Smuzhiyun static int pxafb_smart_init(struct pxafb_info *fbi)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun if (!(fbi->lccr0 & LCCR0_LCDT))
1300*4882a593Smuzhiyun return 0;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun fbi->smart_cmds = (uint16_t *) fbi->dma_buff->cmd_buff;
1303*4882a593Smuzhiyun fbi->n_smart_cmds = 0;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun init_completion(&fbi->command_done);
1306*4882a593Smuzhiyun init_completion(&fbi->refresh_done);
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun fbi->smart_thread = kthread_run(pxafb_smart_thread, fbi,
1309*4882a593Smuzhiyun "lcd_refresh");
1310*4882a593Smuzhiyun if (IS_ERR(fbi->smart_thread)) {
1311*4882a593Smuzhiyun pr_err("%s: unable to create kernel thread\n", __func__);
1312*4882a593Smuzhiyun return PTR_ERR(fbi->smart_thread);
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun return 0;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun #else
pxafb_smart_init(struct pxafb_info * fbi)1318*4882a593Smuzhiyun static inline int pxafb_smart_init(struct pxafb_info *fbi) { return 0; }
1319*4882a593Smuzhiyun #endif /* CONFIG_FB_PXA_SMARTPANEL */
1320*4882a593Smuzhiyun
setup_parallel_timing(struct pxafb_info * fbi,struct fb_var_screeninfo * var)1321*4882a593Smuzhiyun static void setup_parallel_timing(struct pxafb_info *fbi,
1322*4882a593Smuzhiyun struct fb_var_screeninfo *var)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun unsigned int lines_per_panel, pcd = get_pcd(fbi, var->pixclock);
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun fbi->reg_lccr1 =
1327*4882a593Smuzhiyun LCCR1_DisWdth(var->xres) +
1328*4882a593Smuzhiyun LCCR1_HorSnchWdth(var->hsync_len) +
1329*4882a593Smuzhiyun LCCR1_BegLnDel(var->left_margin) +
1330*4882a593Smuzhiyun LCCR1_EndLnDel(var->right_margin);
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun /*
1333*4882a593Smuzhiyun * If we have a dual scan LCD, we need to halve
1334*4882a593Smuzhiyun * the YRES parameter.
1335*4882a593Smuzhiyun */
1336*4882a593Smuzhiyun lines_per_panel = var->yres;
1337*4882a593Smuzhiyun if ((fbi->lccr0 & LCCR0_SDS) == LCCR0_Dual)
1338*4882a593Smuzhiyun lines_per_panel /= 2;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun fbi->reg_lccr2 =
1341*4882a593Smuzhiyun LCCR2_DisHght(lines_per_panel) +
1342*4882a593Smuzhiyun LCCR2_VrtSnchWdth(var->vsync_len) +
1343*4882a593Smuzhiyun LCCR2_BegFrmDel(var->upper_margin) +
1344*4882a593Smuzhiyun LCCR2_EndFrmDel(var->lower_margin);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun fbi->reg_lccr3 = fbi->lccr3 |
1347*4882a593Smuzhiyun (var->sync & FB_SYNC_HOR_HIGH_ACT ?
1348*4882a593Smuzhiyun LCCR3_HorSnchH : LCCR3_HorSnchL) |
1349*4882a593Smuzhiyun (var->sync & FB_SYNC_VERT_HIGH_ACT ?
1350*4882a593Smuzhiyun LCCR3_VrtSnchH : LCCR3_VrtSnchL);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun if (pcd) {
1353*4882a593Smuzhiyun fbi->reg_lccr3 |= LCCR3_PixClkDiv(pcd);
1354*4882a593Smuzhiyun set_hsync_time(fbi, pcd);
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /*
1359*4882a593Smuzhiyun * pxafb_activate_var():
1360*4882a593Smuzhiyun * Configures LCD Controller based on entries in var parameter.
1361*4882a593Smuzhiyun * Settings are only written to the controller if changes were made.
1362*4882a593Smuzhiyun */
pxafb_activate_var(struct fb_var_screeninfo * var,struct pxafb_info * fbi)1363*4882a593Smuzhiyun static int pxafb_activate_var(struct fb_var_screeninfo *var,
1364*4882a593Smuzhiyun struct pxafb_info *fbi)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun u_long flags;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun /* Update shadow copy atomically */
1369*4882a593Smuzhiyun local_irq_save(flags);
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun #ifdef CONFIG_FB_PXA_SMARTPANEL
1372*4882a593Smuzhiyun if (fbi->lccr0 & LCCR0_LCDT)
1373*4882a593Smuzhiyun setup_smart_timing(fbi, var);
1374*4882a593Smuzhiyun else
1375*4882a593Smuzhiyun #endif
1376*4882a593Smuzhiyun setup_parallel_timing(fbi, var);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun setup_base_frame(fbi, var, 0);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun fbi->reg_lccr0 = fbi->lccr0 |
1381*4882a593Smuzhiyun (LCCR0_LDM | LCCR0_SFM | LCCR0_IUM | LCCR0_EFM |
1382*4882a593Smuzhiyun LCCR0_QDM | LCCR0_BM | LCCR0_OUM);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun fbi->reg_lccr3 |= pxafb_var_to_lccr3(var);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun fbi->reg_lccr4 = lcd_readl(fbi, LCCR4) & ~LCCR4_PAL_FOR_MASK;
1387*4882a593Smuzhiyun fbi->reg_lccr4 |= (fbi->lccr4 & LCCR4_PAL_FOR_MASK);
1388*4882a593Smuzhiyun local_irq_restore(flags);
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun /*
1391*4882a593Smuzhiyun * Only update the registers if the controller is enabled
1392*4882a593Smuzhiyun * and something has changed.
1393*4882a593Smuzhiyun */
1394*4882a593Smuzhiyun if ((lcd_readl(fbi, LCCR0) != fbi->reg_lccr0) ||
1395*4882a593Smuzhiyun (lcd_readl(fbi, LCCR1) != fbi->reg_lccr1) ||
1396*4882a593Smuzhiyun (lcd_readl(fbi, LCCR2) != fbi->reg_lccr2) ||
1397*4882a593Smuzhiyun (lcd_readl(fbi, LCCR3) != fbi->reg_lccr3) ||
1398*4882a593Smuzhiyun (lcd_readl(fbi, LCCR4) != fbi->reg_lccr4) ||
1399*4882a593Smuzhiyun (lcd_readl(fbi, FDADR0) != fbi->fdadr[0]) ||
1400*4882a593Smuzhiyun ((fbi->lccr0 & LCCR0_SDS) &&
1401*4882a593Smuzhiyun (lcd_readl(fbi, FDADR1) != fbi->fdadr[1])))
1402*4882a593Smuzhiyun pxafb_schedule_work(fbi, C_REENABLE);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun return 0;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun /*
1408*4882a593Smuzhiyun * NOTE! The following functions are purely helpers for set_ctrlr_state.
1409*4882a593Smuzhiyun * Do not call them directly; set_ctrlr_state does the correct serialisation
1410*4882a593Smuzhiyun * to ensure that things happen in the right way 100% of time time.
1411*4882a593Smuzhiyun * -- rmk
1412*4882a593Smuzhiyun */
__pxafb_backlight_power(struct pxafb_info * fbi,int on)1413*4882a593Smuzhiyun static inline void __pxafb_backlight_power(struct pxafb_info *fbi, int on)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun pr_debug("pxafb: backlight o%s\n", on ? "n" : "ff");
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun if (fbi->backlight_power)
1418*4882a593Smuzhiyun fbi->backlight_power(on);
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun
__pxafb_lcd_power(struct pxafb_info * fbi,int on)1421*4882a593Smuzhiyun static inline void __pxafb_lcd_power(struct pxafb_info *fbi, int on)
1422*4882a593Smuzhiyun {
1423*4882a593Smuzhiyun pr_debug("pxafb: LCD power o%s\n", on ? "n" : "ff");
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun if (fbi->lcd_power)
1426*4882a593Smuzhiyun fbi->lcd_power(on, &fbi->fb.var);
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun if (fbi->lcd_supply && fbi->lcd_supply_enabled != on) {
1429*4882a593Smuzhiyun int ret;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun if (on)
1432*4882a593Smuzhiyun ret = regulator_enable(fbi->lcd_supply);
1433*4882a593Smuzhiyun else
1434*4882a593Smuzhiyun ret = regulator_disable(fbi->lcd_supply);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun if (ret < 0)
1437*4882a593Smuzhiyun pr_warn("Unable to %s LCD supply regulator: %d\n",
1438*4882a593Smuzhiyun on ? "enable" : "disable", ret);
1439*4882a593Smuzhiyun else
1440*4882a593Smuzhiyun fbi->lcd_supply_enabled = on;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
pxafb_enable_controller(struct pxafb_info * fbi)1444*4882a593Smuzhiyun static void pxafb_enable_controller(struct pxafb_info *fbi)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun pr_debug("pxafb: Enabling LCD controller\n");
1447*4882a593Smuzhiyun pr_debug("fdadr0 0x%08x\n", (unsigned int) fbi->fdadr[0]);
1448*4882a593Smuzhiyun pr_debug("fdadr1 0x%08x\n", (unsigned int) fbi->fdadr[1]);
1449*4882a593Smuzhiyun pr_debug("reg_lccr0 0x%08x\n", (unsigned int) fbi->reg_lccr0);
1450*4882a593Smuzhiyun pr_debug("reg_lccr1 0x%08x\n", (unsigned int) fbi->reg_lccr1);
1451*4882a593Smuzhiyun pr_debug("reg_lccr2 0x%08x\n", (unsigned int) fbi->reg_lccr2);
1452*4882a593Smuzhiyun pr_debug("reg_lccr3 0x%08x\n", (unsigned int) fbi->reg_lccr3);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /* enable LCD controller clock */
1455*4882a593Smuzhiyun if (clk_prepare_enable(fbi->clk)) {
1456*4882a593Smuzhiyun pr_err("%s: Failed to prepare clock\n", __func__);
1457*4882a593Smuzhiyun return;
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun if (fbi->lccr0 & LCCR0_LCDT)
1461*4882a593Smuzhiyun return;
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun /* Sequence from 11.7.10 */
1464*4882a593Smuzhiyun lcd_writel(fbi, LCCR4, fbi->reg_lccr4);
1465*4882a593Smuzhiyun lcd_writel(fbi, LCCR3, fbi->reg_lccr3);
1466*4882a593Smuzhiyun lcd_writel(fbi, LCCR2, fbi->reg_lccr2);
1467*4882a593Smuzhiyun lcd_writel(fbi, LCCR1, fbi->reg_lccr1);
1468*4882a593Smuzhiyun lcd_writel(fbi, LCCR0, fbi->reg_lccr0 & ~LCCR0_ENB);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun lcd_writel(fbi, FDADR0, fbi->fdadr[0]);
1471*4882a593Smuzhiyun if (fbi->lccr0 & LCCR0_SDS)
1472*4882a593Smuzhiyun lcd_writel(fbi, FDADR1, fbi->fdadr[1]);
1473*4882a593Smuzhiyun lcd_writel(fbi, LCCR0, fbi->reg_lccr0 | LCCR0_ENB);
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
pxafb_disable_controller(struct pxafb_info * fbi)1476*4882a593Smuzhiyun static void pxafb_disable_controller(struct pxafb_info *fbi)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun uint32_t lccr0;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun #ifdef CONFIG_FB_PXA_SMARTPANEL
1481*4882a593Smuzhiyun if (fbi->lccr0 & LCCR0_LCDT) {
1482*4882a593Smuzhiyun wait_for_completion_timeout(&fbi->refresh_done,
1483*4882a593Smuzhiyun msecs_to_jiffies(200));
1484*4882a593Smuzhiyun return;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun #endif
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun /* Clear LCD Status Register */
1489*4882a593Smuzhiyun lcd_writel(fbi, LCSR, 0xffffffff);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun lccr0 = lcd_readl(fbi, LCCR0) & ~LCCR0_LDM;
1492*4882a593Smuzhiyun lcd_writel(fbi, LCCR0, lccr0);
1493*4882a593Smuzhiyun lcd_writel(fbi, LCCR0, lccr0 | LCCR0_DIS);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun wait_for_completion_timeout(&fbi->disable_done, msecs_to_jiffies(200));
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun /* disable LCD controller clock */
1498*4882a593Smuzhiyun clk_disable_unprepare(fbi->clk);
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /*
1502*4882a593Smuzhiyun * pxafb_handle_irq: Handle 'LCD DONE' interrupts.
1503*4882a593Smuzhiyun */
pxafb_handle_irq(int irq,void * dev_id)1504*4882a593Smuzhiyun static irqreturn_t pxafb_handle_irq(int irq, void *dev_id)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun struct pxafb_info *fbi = dev_id;
1507*4882a593Smuzhiyun unsigned int lccr0, lcsr;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun lcsr = lcd_readl(fbi, LCSR);
1510*4882a593Smuzhiyun if (lcsr & LCSR_LDD) {
1511*4882a593Smuzhiyun lccr0 = lcd_readl(fbi, LCCR0);
1512*4882a593Smuzhiyun lcd_writel(fbi, LCCR0, lccr0 | LCCR0_LDM);
1513*4882a593Smuzhiyun complete(&fbi->disable_done);
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun #ifdef CONFIG_FB_PXA_SMARTPANEL
1517*4882a593Smuzhiyun if (lcsr & LCSR_CMD_INT)
1518*4882a593Smuzhiyun complete(&fbi->command_done);
1519*4882a593Smuzhiyun #endif
1520*4882a593Smuzhiyun lcd_writel(fbi, LCSR, lcsr);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun #ifdef CONFIG_FB_PXA_OVERLAY
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun unsigned int lcsr1 = lcd_readl(fbi, LCSR1);
1525*4882a593Smuzhiyun if (lcsr1 & LCSR1_BS(1))
1526*4882a593Smuzhiyun complete(&fbi->overlay[0].branch_done);
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun if (lcsr1 & LCSR1_BS(2))
1529*4882a593Smuzhiyun complete(&fbi->overlay[1].branch_done);
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun lcd_writel(fbi, LCSR1, lcsr1);
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun #endif
1534*4882a593Smuzhiyun return IRQ_HANDLED;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun /*
1538*4882a593Smuzhiyun * This function must be called from task context only, since it will
1539*4882a593Smuzhiyun * sleep when disabling the LCD controller, or if we get two contending
1540*4882a593Smuzhiyun * processes trying to alter state.
1541*4882a593Smuzhiyun */
set_ctrlr_state(struct pxafb_info * fbi,u_int state)1542*4882a593Smuzhiyun static void set_ctrlr_state(struct pxafb_info *fbi, u_int state)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun u_int old_state;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun mutex_lock(&fbi->ctrlr_lock);
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun old_state = fbi->state;
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /*
1551*4882a593Smuzhiyun * Hack around fbcon initialisation.
1552*4882a593Smuzhiyun */
1553*4882a593Smuzhiyun if (old_state == C_STARTUP && state == C_REENABLE)
1554*4882a593Smuzhiyun state = C_ENABLE;
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun switch (state) {
1557*4882a593Smuzhiyun case C_DISABLE_CLKCHANGE:
1558*4882a593Smuzhiyun /*
1559*4882a593Smuzhiyun * Disable controller for clock change. If the
1560*4882a593Smuzhiyun * controller is already disabled, then do nothing.
1561*4882a593Smuzhiyun */
1562*4882a593Smuzhiyun if (old_state != C_DISABLE && old_state != C_DISABLE_PM) {
1563*4882a593Smuzhiyun fbi->state = state;
1564*4882a593Smuzhiyun /* TODO __pxafb_lcd_power(fbi, 0); */
1565*4882a593Smuzhiyun pxafb_disable_controller(fbi);
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun break;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun case C_DISABLE_PM:
1570*4882a593Smuzhiyun case C_DISABLE:
1571*4882a593Smuzhiyun /*
1572*4882a593Smuzhiyun * Disable controller
1573*4882a593Smuzhiyun */
1574*4882a593Smuzhiyun if (old_state != C_DISABLE) {
1575*4882a593Smuzhiyun fbi->state = state;
1576*4882a593Smuzhiyun __pxafb_backlight_power(fbi, 0);
1577*4882a593Smuzhiyun __pxafb_lcd_power(fbi, 0);
1578*4882a593Smuzhiyun if (old_state != C_DISABLE_CLKCHANGE)
1579*4882a593Smuzhiyun pxafb_disable_controller(fbi);
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun break;
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun case C_ENABLE_CLKCHANGE:
1584*4882a593Smuzhiyun /*
1585*4882a593Smuzhiyun * Enable the controller after clock change. Only
1586*4882a593Smuzhiyun * do this if we were disabled for the clock change.
1587*4882a593Smuzhiyun */
1588*4882a593Smuzhiyun if (old_state == C_DISABLE_CLKCHANGE) {
1589*4882a593Smuzhiyun fbi->state = C_ENABLE;
1590*4882a593Smuzhiyun pxafb_enable_controller(fbi);
1591*4882a593Smuzhiyun /* TODO __pxafb_lcd_power(fbi, 1); */
1592*4882a593Smuzhiyun }
1593*4882a593Smuzhiyun break;
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun case C_REENABLE:
1596*4882a593Smuzhiyun /*
1597*4882a593Smuzhiyun * Re-enable the controller only if it was already
1598*4882a593Smuzhiyun * enabled. This is so we reprogram the control
1599*4882a593Smuzhiyun * registers.
1600*4882a593Smuzhiyun */
1601*4882a593Smuzhiyun if (old_state == C_ENABLE) {
1602*4882a593Smuzhiyun __pxafb_lcd_power(fbi, 0);
1603*4882a593Smuzhiyun pxafb_disable_controller(fbi);
1604*4882a593Smuzhiyun pxafb_enable_controller(fbi);
1605*4882a593Smuzhiyun __pxafb_lcd_power(fbi, 1);
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun break;
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun case C_ENABLE_PM:
1610*4882a593Smuzhiyun /*
1611*4882a593Smuzhiyun * Re-enable the controller after PM. This is not
1612*4882a593Smuzhiyun * perfect - think about the case where we were doing
1613*4882a593Smuzhiyun * a clock change, and we suspended half-way through.
1614*4882a593Smuzhiyun */
1615*4882a593Smuzhiyun if (old_state != C_DISABLE_PM)
1616*4882a593Smuzhiyun break;
1617*4882a593Smuzhiyun fallthrough;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun case C_ENABLE:
1620*4882a593Smuzhiyun /*
1621*4882a593Smuzhiyun * Power up the LCD screen, enable controller, and
1622*4882a593Smuzhiyun * turn on the backlight.
1623*4882a593Smuzhiyun */
1624*4882a593Smuzhiyun if (old_state != C_ENABLE) {
1625*4882a593Smuzhiyun fbi->state = C_ENABLE;
1626*4882a593Smuzhiyun pxafb_enable_controller(fbi);
1627*4882a593Smuzhiyun __pxafb_lcd_power(fbi, 1);
1628*4882a593Smuzhiyun __pxafb_backlight_power(fbi, 1);
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun break;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun mutex_unlock(&fbi->ctrlr_lock);
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun /*
1636*4882a593Smuzhiyun * Our LCD controller task (which is called when we blank or unblank)
1637*4882a593Smuzhiyun * via keventd.
1638*4882a593Smuzhiyun */
pxafb_task(struct work_struct * work)1639*4882a593Smuzhiyun static void pxafb_task(struct work_struct *work)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun struct pxafb_info *fbi =
1642*4882a593Smuzhiyun container_of(work, struct pxafb_info, task);
1643*4882a593Smuzhiyun u_int state = xchg(&fbi->task_state, -1);
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun set_ctrlr_state(fbi, state);
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun #ifdef CONFIG_CPU_FREQ
1649*4882a593Smuzhiyun /*
1650*4882a593Smuzhiyun * CPU clock speed change handler. We need to adjust the LCD timing
1651*4882a593Smuzhiyun * parameters when the CPU clock is adjusted by the power management
1652*4882a593Smuzhiyun * subsystem.
1653*4882a593Smuzhiyun *
1654*4882a593Smuzhiyun * TODO: Determine why f->new != 10*get_lclk_frequency_10khz()
1655*4882a593Smuzhiyun */
1656*4882a593Smuzhiyun static int
pxafb_freq_transition(struct notifier_block * nb,unsigned long val,void * data)1657*4882a593Smuzhiyun pxafb_freq_transition(struct notifier_block *nb, unsigned long val, void *data)
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun struct pxafb_info *fbi = TO_INF(nb, freq_transition);
1660*4882a593Smuzhiyun /* TODO struct cpufreq_freqs *f = data; */
1661*4882a593Smuzhiyun u_int pcd;
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun switch (val) {
1664*4882a593Smuzhiyun case CPUFREQ_PRECHANGE:
1665*4882a593Smuzhiyun #ifdef CONFIG_FB_PXA_OVERLAY
1666*4882a593Smuzhiyun if (!(fbi->overlay[0].usage || fbi->overlay[1].usage))
1667*4882a593Smuzhiyun #endif
1668*4882a593Smuzhiyun set_ctrlr_state(fbi, C_DISABLE_CLKCHANGE);
1669*4882a593Smuzhiyun break;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun case CPUFREQ_POSTCHANGE:
1672*4882a593Smuzhiyun pcd = get_pcd(fbi, fbi->fb.var.pixclock);
1673*4882a593Smuzhiyun set_hsync_time(fbi, pcd);
1674*4882a593Smuzhiyun fbi->reg_lccr3 = (fbi->reg_lccr3 & ~0xff) |
1675*4882a593Smuzhiyun LCCR3_PixClkDiv(pcd);
1676*4882a593Smuzhiyun set_ctrlr_state(fbi, C_ENABLE_CLKCHANGE);
1677*4882a593Smuzhiyun break;
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun return 0;
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun #endif
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun #ifdef CONFIG_PM
1684*4882a593Smuzhiyun /*
1685*4882a593Smuzhiyun * Power management hooks. Note that we won't be called from IRQ context,
1686*4882a593Smuzhiyun * unlike the blank functions above, so we may sleep.
1687*4882a593Smuzhiyun */
pxafb_suspend(struct device * dev)1688*4882a593Smuzhiyun static int pxafb_suspend(struct device *dev)
1689*4882a593Smuzhiyun {
1690*4882a593Smuzhiyun struct pxafb_info *fbi = dev_get_drvdata(dev);
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun set_ctrlr_state(fbi, C_DISABLE_PM);
1693*4882a593Smuzhiyun return 0;
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun
pxafb_resume(struct device * dev)1696*4882a593Smuzhiyun static int pxafb_resume(struct device *dev)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun struct pxafb_info *fbi = dev_get_drvdata(dev);
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun set_ctrlr_state(fbi, C_ENABLE_PM);
1701*4882a593Smuzhiyun return 0;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun static const struct dev_pm_ops pxafb_pm_ops = {
1705*4882a593Smuzhiyun .suspend = pxafb_suspend,
1706*4882a593Smuzhiyun .resume = pxafb_resume,
1707*4882a593Smuzhiyun };
1708*4882a593Smuzhiyun #endif
1709*4882a593Smuzhiyun
pxafb_init_video_memory(struct pxafb_info * fbi)1710*4882a593Smuzhiyun static int pxafb_init_video_memory(struct pxafb_info *fbi)
1711*4882a593Smuzhiyun {
1712*4882a593Smuzhiyun int size = PAGE_ALIGN(fbi->video_mem_size);
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun fbi->video_mem = alloc_pages_exact(size, GFP_KERNEL | __GFP_ZERO);
1715*4882a593Smuzhiyun if (fbi->video_mem == NULL)
1716*4882a593Smuzhiyun return -ENOMEM;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun fbi->video_mem_phys = virt_to_phys(fbi->video_mem);
1719*4882a593Smuzhiyun fbi->video_mem_size = size;
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun fbi->fb.fix.smem_start = fbi->video_mem_phys;
1722*4882a593Smuzhiyun fbi->fb.fix.smem_len = fbi->video_mem_size;
1723*4882a593Smuzhiyun fbi->fb.screen_base = fbi->video_mem;
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun return fbi->video_mem ? 0 : -ENOMEM;
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun
pxafb_decode_mach_info(struct pxafb_info * fbi,struct pxafb_mach_info * inf)1728*4882a593Smuzhiyun static void pxafb_decode_mach_info(struct pxafb_info *fbi,
1729*4882a593Smuzhiyun struct pxafb_mach_info *inf)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun unsigned int lcd_conn = inf->lcd_conn;
1732*4882a593Smuzhiyun struct pxafb_mode_info *m;
1733*4882a593Smuzhiyun int i;
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun fbi->cmap_inverse = inf->cmap_inverse;
1736*4882a593Smuzhiyun fbi->cmap_static = inf->cmap_static;
1737*4882a593Smuzhiyun fbi->lccr4 = inf->lccr4;
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun switch (lcd_conn & LCD_TYPE_MASK) {
1740*4882a593Smuzhiyun case LCD_TYPE_MONO_STN:
1741*4882a593Smuzhiyun fbi->lccr0 = LCCR0_CMS;
1742*4882a593Smuzhiyun break;
1743*4882a593Smuzhiyun case LCD_TYPE_MONO_DSTN:
1744*4882a593Smuzhiyun fbi->lccr0 = LCCR0_CMS | LCCR0_SDS;
1745*4882a593Smuzhiyun break;
1746*4882a593Smuzhiyun case LCD_TYPE_COLOR_STN:
1747*4882a593Smuzhiyun fbi->lccr0 = 0;
1748*4882a593Smuzhiyun break;
1749*4882a593Smuzhiyun case LCD_TYPE_COLOR_DSTN:
1750*4882a593Smuzhiyun fbi->lccr0 = LCCR0_SDS;
1751*4882a593Smuzhiyun break;
1752*4882a593Smuzhiyun case LCD_TYPE_COLOR_TFT:
1753*4882a593Smuzhiyun fbi->lccr0 = LCCR0_PAS;
1754*4882a593Smuzhiyun break;
1755*4882a593Smuzhiyun case LCD_TYPE_SMART_PANEL:
1756*4882a593Smuzhiyun fbi->lccr0 = LCCR0_LCDT | LCCR0_PAS;
1757*4882a593Smuzhiyun break;
1758*4882a593Smuzhiyun default:
1759*4882a593Smuzhiyun /* fall back to backward compatibility way */
1760*4882a593Smuzhiyun fbi->lccr0 = inf->lccr0;
1761*4882a593Smuzhiyun fbi->lccr3 = inf->lccr3;
1762*4882a593Smuzhiyun goto decode_mode;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun if (lcd_conn == LCD_MONO_STN_8BPP)
1766*4882a593Smuzhiyun fbi->lccr0 |= LCCR0_DPD;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun fbi->lccr0 |= (lcd_conn & LCD_ALTERNATE_MAPPING) ? LCCR0_LDDALT : 0;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun fbi->lccr3 = LCCR3_Acb((inf->lcd_conn >> 10) & 0xff);
1771*4882a593Smuzhiyun fbi->lccr3 |= (lcd_conn & LCD_BIAS_ACTIVE_LOW) ? LCCR3_OEP : 0;
1772*4882a593Smuzhiyun fbi->lccr3 |= (lcd_conn & LCD_PCLK_EDGE_FALL) ? LCCR3_PCP : 0;
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun decode_mode:
1775*4882a593Smuzhiyun pxafb_setmode(&fbi->fb.var, &inf->modes[0]);
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun /* decide video memory size as follows:
1778*4882a593Smuzhiyun * 1. default to mode of maximum resolution
1779*4882a593Smuzhiyun * 2. allow platform to override
1780*4882a593Smuzhiyun * 3. allow module parameter to override
1781*4882a593Smuzhiyun */
1782*4882a593Smuzhiyun for (i = 0, m = &inf->modes[0]; i < inf->num_modes; i++, m++)
1783*4882a593Smuzhiyun fbi->video_mem_size = max_t(size_t, fbi->video_mem_size,
1784*4882a593Smuzhiyun m->xres * m->yres * m->bpp / 8);
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun if (inf->video_mem_size > fbi->video_mem_size)
1787*4882a593Smuzhiyun fbi->video_mem_size = inf->video_mem_size;
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun if (video_mem_size > fbi->video_mem_size)
1790*4882a593Smuzhiyun fbi->video_mem_size = video_mem_size;
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun
pxafb_init_fbinfo(struct device * dev,struct pxafb_mach_info * inf)1793*4882a593Smuzhiyun static struct pxafb_info *pxafb_init_fbinfo(struct device *dev,
1794*4882a593Smuzhiyun struct pxafb_mach_info *inf)
1795*4882a593Smuzhiyun {
1796*4882a593Smuzhiyun struct pxafb_info *fbi;
1797*4882a593Smuzhiyun void *addr;
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun /* Alloc the pxafb_info and pseudo_palette in one step */
1800*4882a593Smuzhiyun fbi = devm_kzalloc(dev, sizeof(struct pxafb_info) + sizeof(u32) * 16,
1801*4882a593Smuzhiyun GFP_KERNEL);
1802*4882a593Smuzhiyun if (!fbi)
1803*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun fbi->dev = dev;
1806*4882a593Smuzhiyun fbi->inf = inf;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun fbi->clk = devm_clk_get(dev, NULL);
1809*4882a593Smuzhiyun if (IS_ERR(fbi->clk))
1810*4882a593Smuzhiyun return ERR_CAST(fbi->clk);
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun strcpy(fbi->fb.fix.id, PXA_NAME);
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun fbi->fb.fix.type = FB_TYPE_PACKED_PIXELS;
1815*4882a593Smuzhiyun fbi->fb.fix.type_aux = 0;
1816*4882a593Smuzhiyun fbi->fb.fix.xpanstep = 0;
1817*4882a593Smuzhiyun fbi->fb.fix.ypanstep = 1;
1818*4882a593Smuzhiyun fbi->fb.fix.ywrapstep = 0;
1819*4882a593Smuzhiyun fbi->fb.fix.accel = FB_ACCEL_NONE;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun fbi->fb.var.nonstd = 0;
1822*4882a593Smuzhiyun fbi->fb.var.activate = FB_ACTIVATE_NOW;
1823*4882a593Smuzhiyun fbi->fb.var.height = -1;
1824*4882a593Smuzhiyun fbi->fb.var.width = -1;
1825*4882a593Smuzhiyun fbi->fb.var.accel_flags = FB_ACCELF_TEXT;
1826*4882a593Smuzhiyun fbi->fb.var.vmode = FB_VMODE_NONINTERLACED;
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun fbi->fb.fbops = &pxafb_ops;
1829*4882a593Smuzhiyun fbi->fb.flags = FBINFO_DEFAULT;
1830*4882a593Smuzhiyun fbi->fb.node = -1;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun addr = fbi;
1833*4882a593Smuzhiyun addr = addr + sizeof(struct pxafb_info);
1834*4882a593Smuzhiyun fbi->fb.pseudo_palette = addr;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun fbi->state = C_STARTUP;
1837*4882a593Smuzhiyun fbi->task_state = (u_char)-1;
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun pxafb_decode_mach_info(fbi, inf);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun #ifdef CONFIG_FB_PXA_OVERLAY
1842*4882a593Smuzhiyun /* place overlay(s) on top of base */
1843*4882a593Smuzhiyun if (pxafb_overlay_supported())
1844*4882a593Smuzhiyun fbi->lccr0 |= LCCR0_OUC;
1845*4882a593Smuzhiyun #endif
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun init_waitqueue_head(&fbi->ctrlr_wait);
1848*4882a593Smuzhiyun INIT_WORK(&fbi->task, pxafb_task);
1849*4882a593Smuzhiyun mutex_init(&fbi->ctrlr_lock);
1850*4882a593Smuzhiyun init_completion(&fbi->disable_done);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun return fbi;
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun #ifdef CONFIG_FB_PXA_PARAMETERS
parse_opt_mode(struct device * dev,const char * this_opt,struct pxafb_mach_info * inf)1856*4882a593Smuzhiyun static int parse_opt_mode(struct device *dev, const char *this_opt,
1857*4882a593Smuzhiyun struct pxafb_mach_info *inf)
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun const char *name = this_opt+5;
1860*4882a593Smuzhiyun unsigned int namelen = strlen(name);
1861*4882a593Smuzhiyun int res_specified = 0, bpp_specified = 0;
1862*4882a593Smuzhiyun unsigned int xres = 0, yres = 0, bpp = 0;
1863*4882a593Smuzhiyun int yres_specified = 0;
1864*4882a593Smuzhiyun int i;
1865*4882a593Smuzhiyun for (i = namelen-1; i >= 0; i--) {
1866*4882a593Smuzhiyun switch (name[i]) {
1867*4882a593Smuzhiyun case '-':
1868*4882a593Smuzhiyun namelen = i;
1869*4882a593Smuzhiyun if (!bpp_specified && !yres_specified) {
1870*4882a593Smuzhiyun bpp = simple_strtoul(&name[i+1], NULL, 0);
1871*4882a593Smuzhiyun bpp_specified = 1;
1872*4882a593Smuzhiyun } else
1873*4882a593Smuzhiyun goto done;
1874*4882a593Smuzhiyun break;
1875*4882a593Smuzhiyun case 'x':
1876*4882a593Smuzhiyun if (!yres_specified) {
1877*4882a593Smuzhiyun yres = simple_strtoul(&name[i+1], NULL, 0);
1878*4882a593Smuzhiyun yres_specified = 1;
1879*4882a593Smuzhiyun } else
1880*4882a593Smuzhiyun goto done;
1881*4882a593Smuzhiyun break;
1882*4882a593Smuzhiyun case '0' ... '9':
1883*4882a593Smuzhiyun break;
1884*4882a593Smuzhiyun default:
1885*4882a593Smuzhiyun goto done;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun if (i < 0 && yres_specified) {
1889*4882a593Smuzhiyun xres = simple_strtoul(name, NULL, 0);
1890*4882a593Smuzhiyun res_specified = 1;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun done:
1893*4882a593Smuzhiyun if (res_specified) {
1894*4882a593Smuzhiyun dev_info(dev, "overriding resolution: %dx%d\n", xres, yres);
1895*4882a593Smuzhiyun inf->modes[0].xres = xres; inf->modes[0].yres = yres;
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun if (bpp_specified)
1898*4882a593Smuzhiyun switch (bpp) {
1899*4882a593Smuzhiyun case 1:
1900*4882a593Smuzhiyun case 2:
1901*4882a593Smuzhiyun case 4:
1902*4882a593Smuzhiyun case 8:
1903*4882a593Smuzhiyun case 16:
1904*4882a593Smuzhiyun inf->modes[0].bpp = bpp;
1905*4882a593Smuzhiyun dev_info(dev, "overriding bit depth: %d\n", bpp);
1906*4882a593Smuzhiyun break;
1907*4882a593Smuzhiyun default:
1908*4882a593Smuzhiyun dev_err(dev, "Depth %d is not valid\n", bpp);
1909*4882a593Smuzhiyun return -EINVAL;
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun return 0;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun
parse_opt(struct device * dev,char * this_opt,struct pxafb_mach_info * inf)1914*4882a593Smuzhiyun static int parse_opt(struct device *dev, char *this_opt,
1915*4882a593Smuzhiyun struct pxafb_mach_info *inf)
1916*4882a593Smuzhiyun {
1917*4882a593Smuzhiyun struct pxafb_mode_info *mode = &inf->modes[0];
1918*4882a593Smuzhiyun char s[64];
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun s[0] = '\0';
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun if (!strncmp(this_opt, "vmem:", 5)) {
1923*4882a593Smuzhiyun video_mem_size = memparse(this_opt + 5, NULL);
1924*4882a593Smuzhiyun } else if (!strncmp(this_opt, "mode:", 5)) {
1925*4882a593Smuzhiyun return parse_opt_mode(dev, this_opt, inf);
1926*4882a593Smuzhiyun } else if (!strncmp(this_opt, "pixclock:", 9)) {
1927*4882a593Smuzhiyun mode->pixclock = simple_strtoul(this_opt+9, NULL, 0);
1928*4882a593Smuzhiyun sprintf(s, "pixclock: %ld\n", mode->pixclock);
1929*4882a593Smuzhiyun } else if (!strncmp(this_opt, "left:", 5)) {
1930*4882a593Smuzhiyun mode->left_margin = simple_strtoul(this_opt+5, NULL, 0);
1931*4882a593Smuzhiyun sprintf(s, "left: %u\n", mode->left_margin);
1932*4882a593Smuzhiyun } else if (!strncmp(this_opt, "right:", 6)) {
1933*4882a593Smuzhiyun mode->right_margin = simple_strtoul(this_opt+6, NULL, 0);
1934*4882a593Smuzhiyun sprintf(s, "right: %u\n", mode->right_margin);
1935*4882a593Smuzhiyun } else if (!strncmp(this_opt, "upper:", 6)) {
1936*4882a593Smuzhiyun mode->upper_margin = simple_strtoul(this_opt+6, NULL, 0);
1937*4882a593Smuzhiyun sprintf(s, "upper: %u\n", mode->upper_margin);
1938*4882a593Smuzhiyun } else if (!strncmp(this_opt, "lower:", 6)) {
1939*4882a593Smuzhiyun mode->lower_margin = simple_strtoul(this_opt+6, NULL, 0);
1940*4882a593Smuzhiyun sprintf(s, "lower: %u\n", mode->lower_margin);
1941*4882a593Smuzhiyun } else if (!strncmp(this_opt, "hsynclen:", 9)) {
1942*4882a593Smuzhiyun mode->hsync_len = simple_strtoul(this_opt+9, NULL, 0);
1943*4882a593Smuzhiyun sprintf(s, "hsynclen: %u\n", mode->hsync_len);
1944*4882a593Smuzhiyun } else if (!strncmp(this_opt, "vsynclen:", 9)) {
1945*4882a593Smuzhiyun mode->vsync_len = simple_strtoul(this_opt+9, NULL, 0);
1946*4882a593Smuzhiyun sprintf(s, "vsynclen: %u\n", mode->vsync_len);
1947*4882a593Smuzhiyun } else if (!strncmp(this_opt, "hsync:", 6)) {
1948*4882a593Smuzhiyun if (simple_strtoul(this_opt+6, NULL, 0) == 0) {
1949*4882a593Smuzhiyun sprintf(s, "hsync: Active Low\n");
1950*4882a593Smuzhiyun mode->sync &= ~FB_SYNC_HOR_HIGH_ACT;
1951*4882a593Smuzhiyun } else {
1952*4882a593Smuzhiyun sprintf(s, "hsync: Active High\n");
1953*4882a593Smuzhiyun mode->sync |= FB_SYNC_HOR_HIGH_ACT;
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun } else if (!strncmp(this_opt, "vsync:", 6)) {
1956*4882a593Smuzhiyun if (simple_strtoul(this_opt+6, NULL, 0) == 0) {
1957*4882a593Smuzhiyun sprintf(s, "vsync: Active Low\n");
1958*4882a593Smuzhiyun mode->sync &= ~FB_SYNC_VERT_HIGH_ACT;
1959*4882a593Smuzhiyun } else {
1960*4882a593Smuzhiyun sprintf(s, "vsync: Active High\n");
1961*4882a593Smuzhiyun mode->sync |= FB_SYNC_VERT_HIGH_ACT;
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun } else if (!strncmp(this_opt, "dpc:", 4)) {
1964*4882a593Smuzhiyun if (simple_strtoul(this_opt+4, NULL, 0) == 0) {
1965*4882a593Smuzhiyun sprintf(s, "double pixel clock: false\n");
1966*4882a593Smuzhiyun inf->lccr3 &= ~LCCR3_DPC;
1967*4882a593Smuzhiyun } else {
1968*4882a593Smuzhiyun sprintf(s, "double pixel clock: true\n");
1969*4882a593Smuzhiyun inf->lccr3 |= LCCR3_DPC;
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun } else if (!strncmp(this_opt, "outputen:", 9)) {
1972*4882a593Smuzhiyun if (simple_strtoul(this_opt+9, NULL, 0) == 0) {
1973*4882a593Smuzhiyun sprintf(s, "output enable: active low\n");
1974*4882a593Smuzhiyun inf->lccr3 = (inf->lccr3 & ~LCCR3_OEP) | LCCR3_OutEnL;
1975*4882a593Smuzhiyun } else {
1976*4882a593Smuzhiyun sprintf(s, "output enable: active high\n");
1977*4882a593Smuzhiyun inf->lccr3 = (inf->lccr3 & ~LCCR3_OEP) | LCCR3_OutEnH;
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun } else if (!strncmp(this_opt, "pixclockpol:", 12)) {
1980*4882a593Smuzhiyun if (simple_strtoul(this_opt+12, NULL, 0) == 0) {
1981*4882a593Smuzhiyun sprintf(s, "pixel clock polarity: falling edge\n");
1982*4882a593Smuzhiyun inf->lccr3 = (inf->lccr3 & ~LCCR3_PCP) | LCCR3_PixFlEdg;
1983*4882a593Smuzhiyun } else {
1984*4882a593Smuzhiyun sprintf(s, "pixel clock polarity: rising edge\n");
1985*4882a593Smuzhiyun inf->lccr3 = (inf->lccr3 & ~LCCR3_PCP) | LCCR3_PixRsEdg;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun } else if (!strncmp(this_opt, "color", 5)) {
1988*4882a593Smuzhiyun inf->lccr0 = (inf->lccr0 & ~LCCR0_CMS) | LCCR0_Color;
1989*4882a593Smuzhiyun } else if (!strncmp(this_opt, "mono", 4)) {
1990*4882a593Smuzhiyun inf->lccr0 = (inf->lccr0 & ~LCCR0_CMS) | LCCR0_Mono;
1991*4882a593Smuzhiyun } else if (!strncmp(this_opt, "active", 6)) {
1992*4882a593Smuzhiyun inf->lccr0 = (inf->lccr0 & ~LCCR0_PAS) | LCCR0_Act;
1993*4882a593Smuzhiyun } else if (!strncmp(this_opt, "passive", 7)) {
1994*4882a593Smuzhiyun inf->lccr0 = (inf->lccr0 & ~LCCR0_PAS) | LCCR0_Pas;
1995*4882a593Smuzhiyun } else if (!strncmp(this_opt, "single", 6)) {
1996*4882a593Smuzhiyun inf->lccr0 = (inf->lccr0 & ~LCCR0_SDS) | LCCR0_Sngl;
1997*4882a593Smuzhiyun } else if (!strncmp(this_opt, "dual", 4)) {
1998*4882a593Smuzhiyun inf->lccr0 = (inf->lccr0 & ~LCCR0_SDS) | LCCR0_Dual;
1999*4882a593Smuzhiyun } else if (!strncmp(this_opt, "4pix", 4)) {
2000*4882a593Smuzhiyun inf->lccr0 = (inf->lccr0 & ~LCCR0_DPD) | LCCR0_4PixMono;
2001*4882a593Smuzhiyun } else if (!strncmp(this_opt, "8pix", 4)) {
2002*4882a593Smuzhiyun inf->lccr0 = (inf->lccr0 & ~LCCR0_DPD) | LCCR0_8PixMono;
2003*4882a593Smuzhiyun } else {
2004*4882a593Smuzhiyun dev_err(dev, "unknown option: %s\n", this_opt);
2005*4882a593Smuzhiyun return -EINVAL;
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun if (s[0] != '\0')
2009*4882a593Smuzhiyun dev_info(dev, "override %s", s);
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun return 0;
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun
pxafb_parse_options(struct device * dev,char * options,struct pxafb_mach_info * inf)2014*4882a593Smuzhiyun static int pxafb_parse_options(struct device *dev, char *options,
2015*4882a593Smuzhiyun struct pxafb_mach_info *inf)
2016*4882a593Smuzhiyun {
2017*4882a593Smuzhiyun char *this_opt;
2018*4882a593Smuzhiyun int ret;
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun if (!options || !*options)
2021*4882a593Smuzhiyun return 0;
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun dev_dbg(dev, "options are \"%s\"\n", options ? options : "null");
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun /* could be made table driven or similar?... */
2026*4882a593Smuzhiyun while ((this_opt = strsep(&options, ",")) != NULL) {
2027*4882a593Smuzhiyun ret = parse_opt(dev, this_opt, inf);
2028*4882a593Smuzhiyun if (ret)
2029*4882a593Smuzhiyun return ret;
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun return 0;
2032*4882a593Smuzhiyun }
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun static char g_options[256] = "";
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun #ifndef MODULE
pxafb_setup_options(void)2037*4882a593Smuzhiyun static int __init pxafb_setup_options(void)
2038*4882a593Smuzhiyun {
2039*4882a593Smuzhiyun char *options = NULL;
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun if (fb_get_options("pxafb", &options))
2042*4882a593Smuzhiyun return -ENODEV;
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun if (options)
2045*4882a593Smuzhiyun strlcpy(g_options, options, sizeof(g_options));
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun return 0;
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun #else
2050*4882a593Smuzhiyun #define pxafb_setup_options() (0)
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun module_param_string(options, g_options, sizeof(g_options), 0);
2053*4882a593Smuzhiyun MODULE_PARM_DESC(options, "LCD parameters (see Documentation/fb/pxafb.rst)");
2054*4882a593Smuzhiyun #endif
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun #else
2057*4882a593Smuzhiyun #define pxafb_parse_options(...) (0)
2058*4882a593Smuzhiyun #define pxafb_setup_options() (0)
2059*4882a593Smuzhiyun #endif
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun #ifdef DEBUG_VAR
2062*4882a593Smuzhiyun /* Check for various illegal bit-combinations. Currently only
2063*4882a593Smuzhiyun * a warning is given. */
pxafb_check_options(struct device * dev,struct pxafb_mach_info * inf)2064*4882a593Smuzhiyun static void pxafb_check_options(struct device *dev, struct pxafb_mach_info *inf)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun if (inf->lcd_conn)
2067*4882a593Smuzhiyun return;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun if (inf->lccr0 & LCCR0_INVALID_CONFIG_MASK)
2070*4882a593Smuzhiyun dev_warn(dev, "machine LCCR0 setting contains "
2071*4882a593Smuzhiyun "illegal bits: %08x\n",
2072*4882a593Smuzhiyun inf->lccr0 & LCCR0_INVALID_CONFIG_MASK);
2073*4882a593Smuzhiyun if (inf->lccr3 & LCCR3_INVALID_CONFIG_MASK)
2074*4882a593Smuzhiyun dev_warn(dev, "machine LCCR3 setting contains "
2075*4882a593Smuzhiyun "illegal bits: %08x\n",
2076*4882a593Smuzhiyun inf->lccr3 & LCCR3_INVALID_CONFIG_MASK);
2077*4882a593Smuzhiyun if (inf->lccr0 & LCCR0_DPD &&
2078*4882a593Smuzhiyun ((inf->lccr0 & LCCR0_PAS) != LCCR0_Pas ||
2079*4882a593Smuzhiyun (inf->lccr0 & LCCR0_SDS) != LCCR0_Sngl ||
2080*4882a593Smuzhiyun (inf->lccr0 & LCCR0_CMS) != LCCR0_Mono))
2081*4882a593Smuzhiyun dev_warn(dev, "Double Pixel Data (DPD) mode is "
2082*4882a593Smuzhiyun "only valid in passive mono"
2083*4882a593Smuzhiyun " single panel mode\n");
2084*4882a593Smuzhiyun if ((inf->lccr0 & LCCR0_PAS) == LCCR0_Act &&
2085*4882a593Smuzhiyun (inf->lccr0 & LCCR0_SDS) == LCCR0_Dual)
2086*4882a593Smuzhiyun dev_warn(dev, "Dual panel only valid in passive mode\n");
2087*4882a593Smuzhiyun if ((inf->lccr0 & LCCR0_PAS) == LCCR0_Pas &&
2088*4882a593Smuzhiyun (inf->modes->upper_margin || inf->modes->lower_margin))
2089*4882a593Smuzhiyun dev_warn(dev, "Upper and lower margins must be 0 in "
2090*4882a593Smuzhiyun "passive mode\n");
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun #else
2093*4882a593Smuzhiyun #define pxafb_check_options(...) do {} while (0)
2094*4882a593Smuzhiyun #endif
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun #if defined(CONFIG_OF)
2097*4882a593Smuzhiyun static const char * const lcd_types[] = {
2098*4882a593Smuzhiyun "unknown", "mono-stn", "mono-dstn", "color-stn", "color-dstn",
2099*4882a593Smuzhiyun "color-tft", "smart-panel", NULL
2100*4882a593Smuzhiyun };
2101*4882a593Smuzhiyun
of_get_pxafb_display(struct device * dev,struct device_node * disp,struct pxafb_mach_info * info,u32 bus_width)2102*4882a593Smuzhiyun static int of_get_pxafb_display(struct device *dev, struct device_node *disp,
2103*4882a593Smuzhiyun struct pxafb_mach_info *info, u32 bus_width)
2104*4882a593Smuzhiyun {
2105*4882a593Smuzhiyun struct display_timings *timings;
2106*4882a593Smuzhiyun struct videomode vm;
2107*4882a593Smuzhiyun int i, ret = -EINVAL;
2108*4882a593Smuzhiyun const char *s;
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun ret = of_property_read_string(disp, "lcd-type", &s);
2111*4882a593Smuzhiyun if (ret)
2112*4882a593Smuzhiyun s = "color-tft";
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun i = match_string(lcd_types, -1, s);
2115*4882a593Smuzhiyun if (i < 0) {
2116*4882a593Smuzhiyun dev_err(dev, "lcd-type %s is unknown\n", s);
2117*4882a593Smuzhiyun return i;
2118*4882a593Smuzhiyun }
2119*4882a593Smuzhiyun info->lcd_conn |= LCD_CONN_TYPE(i);
2120*4882a593Smuzhiyun info->lcd_conn |= LCD_CONN_WIDTH(bus_width);
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun timings = of_get_display_timings(disp);
2123*4882a593Smuzhiyun if (!timings)
2124*4882a593Smuzhiyun return -EINVAL;
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun ret = -ENOMEM;
2127*4882a593Smuzhiyun info->modes = devm_kcalloc(dev, timings->num_timings,
2128*4882a593Smuzhiyun sizeof(info->modes[0]),
2129*4882a593Smuzhiyun GFP_KERNEL);
2130*4882a593Smuzhiyun if (!info->modes)
2131*4882a593Smuzhiyun goto out;
2132*4882a593Smuzhiyun info->num_modes = timings->num_timings;
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun for (i = 0; i < timings->num_timings; i++) {
2135*4882a593Smuzhiyun ret = videomode_from_timings(timings, &vm, i);
2136*4882a593Smuzhiyun if (ret) {
2137*4882a593Smuzhiyun dev_err(dev, "videomode_from_timings %d failed: %d\n",
2138*4882a593Smuzhiyun i, ret);
2139*4882a593Smuzhiyun goto out;
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun if (vm.flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
2142*4882a593Smuzhiyun info->lcd_conn |= LCD_PCLK_EDGE_RISE;
2143*4882a593Smuzhiyun if (vm.flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
2144*4882a593Smuzhiyun info->lcd_conn |= LCD_PCLK_EDGE_FALL;
2145*4882a593Smuzhiyun if (vm.flags & DISPLAY_FLAGS_DE_HIGH)
2146*4882a593Smuzhiyun info->lcd_conn |= LCD_BIAS_ACTIVE_HIGH;
2147*4882a593Smuzhiyun if (vm.flags & DISPLAY_FLAGS_DE_LOW)
2148*4882a593Smuzhiyun info->lcd_conn |= LCD_BIAS_ACTIVE_LOW;
2149*4882a593Smuzhiyun if (vm.flags & DISPLAY_FLAGS_HSYNC_HIGH)
2150*4882a593Smuzhiyun info->modes[i].sync |= FB_SYNC_HOR_HIGH_ACT;
2151*4882a593Smuzhiyun if (vm.flags & DISPLAY_FLAGS_VSYNC_HIGH)
2152*4882a593Smuzhiyun info->modes[i].sync |= FB_SYNC_VERT_HIGH_ACT;
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun info->modes[i].pixclock = 1000000000UL / (vm.pixelclock / 1000);
2155*4882a593Smuzhiyun info->modes[i].xres = vm.hactive;
2156*4882a593Smuzhiyun info->modes[i].yres = vm.vactive;
2157*4882a593Smuzhiyun info->modes[i].hsync_len = vm.hsync_len;
2158*4882a593Smuzhiyun info->modes[i].left_margin = vm.hback_porch;
2159*4882a593Smuzhiyun info->modes[i].right_margin = vm.hfront_porch;
2160*4882a593Smuzhiyun info->modes[i].vsync_len = vm.vsync_len;
2161*4882a593Smuzhiyun info->modes[i].upper_margin = vm.vback_porch;
2162*4882a593Smuzhiyun info->modes[i].lower_margin = vm.vfront_porch;
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun ret = 0;
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun out:
2167*4882a593Smuzhiyun display_timings_release(timings);
2168*4882a593Smuzhiyun return ret;
2169*4882a593Smuzhiyun }
2170*4882a593Smuzhiyun
of_get_pxafb_mode_info(struct device * dev,struct pxafb_mach_info * info)2171*4882a593Smuzhiyun static int of_get_pxafb_mode_info(struct device *dev,
2172*4882a593Smuzhiyun struct pxafb_mach_info *info)
2173*4882a593Smuzhiyun {
2174*4882a593Smuzhiyun struct device_node *display, *np;
2175*4882a593Smuzhiyun u32 bus_width;
2176*4882a593Smuzhiyun int ret, i;
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun np = of_graph_get_next_endpoint(dev->of_node, NULL);
2179*4882a593Smuzhiyun if (!np) {
2180*4882a593Smuzhiyun dev_err(dev, "could not find endpoint\n");
2181*4882a593Smuzhiyun return -EINVAL;
2182*4882a593Smuzhiyun }
2183*4882a593Smuzhiyun ret = of_property_read_u32(np, "bus-width", &bus_width);
2184*4882a593Smuzhiyun if (ret) {
2185*4882a593Smuzhiyun dev_err(dev, "no bus-width specified: %d\n", ret);
2186*4882a593Smuzhiyun of_node_put(np);
2187*4882a593Smuzhiyun return ret;
2188*4882a593Smuzhiyun }
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun display = of_graph_get_remote_port_parent(np);
2191*4882a593Smuzhiyun of_node_put(np);
2192*4882a593Smuzhiyun if (!display) {
2193*4882a593Smuzhiyun dev_err(dev, "no display defined\n");
2194*4882a593Smuzhiyun return -EINVAL;
2195*4882a593Smuzhiyun }
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun ret = of_get_pxafb_display(dev, display, info, bus_width);
2198*4882a593Smuzhiyun of_node_put(display);
2199*4882a593Smuzhiyun if (ret)
2200*4882a593Smuzhiyun return ret;
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun for (i = 0; i < info->num_modes; i++)
2203*4882a593Smuzhiyun info->modes[i].bpp = bus_width;
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun return 0;
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun
of_pxafb_of_mach_info(struct device * dev)2208*4882a593Smuzhiyun static struct pxafb_mach_info *of_pxafb_of_mach_info(struct device *dev)
2209*4882a593Smuzhiyun {
2210*4882a593Smuzhiyun int ret;
2211*4882a593Smuzhiyun struct pxafb_mach_info *info;
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun if (!dev->of_node)
2214*4882a593Smuzhiyun return NULL;
2215*4882a593Smuzhiyun info = devm_kzalloc(dev, sizeof(*info), GFP_KERNEL);
2216*4882a593Smuzhiyun if (!info)
2217*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
2218*4882a593Smuzhiyun ret = of_get_pxafb_mode_info(dev, info);
2219*4882a593Smuzhiyun if (ret)
2220*4882a593Smuzhiyun return ERR_PTR(ret);
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun /*
2223*4882a593Smuzhiyun * On purpose, neither lccrX registers nor video memory size can be
2224*4882a593Smuzhiyun * specified through device-tree, they are considered more a debug hack
2225*4882a593Smuzhiyun * available through command line.
2226*4882a593Smuzhiyun */
2227*4882a593Smuzhiyun return info;
2228*4882a593Smuzhiyun }
2229*4882a593Smuzhiyun #else
of_pxafb_of_mach_info(struct device * dev)2230*4882a593Smuzhiyun static struct pxafb_mach_info *of_pxafb_of_mach_info(struct device *dev)
2231*4882a593Smuzhiyun {
2232*4882a593Smuzhiyun return NULL;
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun #endif
2235*4882a593Smuzhiyun
pxafb_probe(struct platform_device * dev)2236*4882a593Smuzhiyun static int pxafb_probe(struct platform_device *dev)
2237*4882a593Smuzhiyun {
2238*4882a593Smuzhiyun struct pxafb_info *fbi;
2239*4882a593Smuzhiyun struct pxafb_mach_info *inf, *pdata;
2240*4882a593Smuzhiyun int i, irq, ret;
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun dev_dbg(&dev->dev, "pxafb_probe\n");
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun ret = -ENOMEM;
2245*4882a593Smuzhiyun pdata = dev_get_platdata(&dev->dev);
2246*4882a593Smuzhiyun inf = devm_kmalloc(&dev->dev, sizeof(*inf), GFP_KERNEL);
2247*4882a593Smuzhiyun if (!inf)
2248*4882a593Smuzhiyun goto failed;
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun if (pdata) {
2251*4882a593Smuzhiyun *inf = *pdata;
2252*4882a593Smuzhiyun inf->modes =
2253*4882a593Smuzhiyun devm_kmalloc_array(&dev->dev, pdata->num_modes,
2254*4882a593Smuzhiyun sizeof(inf->modes[0]), GFP_KERNEL);
2255*4882a593Smuzhiyun if (!inf->modes)
2256*4882a593Smuzhiyun goto failed;
2257*4882a593Smuzhiyun for (i = 0; i < inf->num_modes; i++)
2258*4882a593Smuzhiyun inf->modes[i] = pdata->modes[i];
2259*4882a593Smuzhiyun }
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun if (!pdata)
2262*4882a593Smuzhiyun inf = of_pxafb_of_mach_info(&dev->dev);
2263*4882a593Smuzhiyun if (IS_ERR_OR_NULL(inf))
2264*4882a593Smuzhiyun goto failed;
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun ret = pxafb_parse_options(&dev->dev, g_options, inf);
2267*4882a593Smuzhiyun if (ret < 0)
2268*4882a593Smuzhiyun goto failed;
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun pxafb_check_options(&dev->dev, inf);
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun dev_dbg(&dev->dev, "got a %dx%dx%d LCD\n",
2273*4882a593Smuzhiyun inf->modes->xres,
2274*4882a593Smuzhiyun inf->modes->yres,
2275*4882a593Smuzhiyun inf->modes->bpp);
2276*4882a593Smuzhiyun if (inf->modes->xres == 0 ||
2277*4882a593Smuzhiyun inf->modes->yres == 0 ||
2278*4882a593Smuzhiyun inf->modes->bpp == 0) {
2279*4882a593Smuzhiyun dev_err(&dev->dev, "Invalid resolution or bit depth\n");
2280*4882a593Smuzhiyun ret = -EINVAL;
2281*4882a593Smuzhiyun goto failed;
2282*4882a593Smuzhiyun }
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun fbi = pxafb_init_fbinfo(&dev->dev, inf);
2285*4882a593Smuzhiyun if (IS_ERR(fbi)) {
2286*4882a593Smuzhiyun dev_err(&dev->dev, "Failed to initialize framebuffer device\n");
2287*4882a593Smuzhiyun ret = PTR_ERR(fbi);
2288*4882a593Smuzhiyun goto failed;
2289*4882a593Smuzhiyun }
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun if (cpu_is_pxa3xx() && inf->acceleration_enabled)
2292*4882a593Smuzhiyun fbi->fb.fix.accel = FB_ACCEL_PXA3XX;
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun fbi->backlight_power = inf->pxafb_backlight_power;
2295*4882a593Smuzhiyun fbi->lcd_power = inf->pxafb_lcd_power;
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun fbi->lcd_supply = devm_regulator_get_optional(&dev->dev, "lcd");
2298*4882a593Smuzhiyun if (IS_ERR(fbi->lcd_supply)) {
2299*4882a593Smuzhiyun if (PTR_ERR(fbi->lcd_supply) == -EPROBE_DEFER)
2300*4882a593Smuzhiyun return -EPROBE_DEFER;
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun fbi->lcd_supply = NULL;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun fbi->mmio_base = devm_platform_ioremap_resource(dev, 0);
2306*4882a593Smuzhiyun if (IS_ERR(fbi->mmio_base)) {
2307*4882a593Smuzhiyun dev_err(&dev->dev, "failed to get I/O memory\n");
2308*4882a593Smuzhiyun ret = PTR_ERR(fbi->mmio_base);
2309*4882a593Smuzhiyun goto failed;
2310*4882a593Smuzhiyun }
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun fbi->dma_buff_size = PAGE_ALIGN(sizeof(struct pxafb_dma_buff));
2313*4882a593Smuzhiyun fbi->dma_buff = dma_alloc_coherent(fbi->dev, fbi->dma_buff_size,
2314*4882a593Smuzhiyun &fbi->dma_buff_phys, GFP_KERNEL);
2315*4882a593Smuzhiyun if (fbi->dma_buff == NULL) {
2316*4882a593Smuzhiyun dev_err(&dev->dev, "failed to allocate memory for DMA\n");
2317*4882a593Smuzhiyun ret = -ENOMEM;
2318*4882a593Smuzhiyun goto failed;
2319*4882a593Smuzhiyun }
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun ret = pxafb_init_video_memory(fbi);
2322*4882a593Smuzhiyun if (ret) {
2323*4882a593Smuzhiyun dev_err(&dev->dev, "Failed to allocate video RAM: %d\n", ret);
2324*4882a593Smuzhiyun ret = -ENOMEM;
2325*4882a593Smuzhiyun goto failed_free_dma;
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun irq = platform_get_irq(dev, 0);
2329*4882a593Smuzhiyun if (irq < 0) {
2330*4882a593Smuzhiyun dev_err(&dev->dev, "no IRQ defined\n");
2331*4882a593Smuzhiyun ret = -ENODEV;
2332*4882a593Smuzhiyun goto failed_free_mem;
2333*4882a593Smuzhiyun }
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun ret = devm_request_irq(&dev->dev, irq, pxafb_handle_irq, 0, "LCD", fbi);
2336*4882a593Smuzhiyun if (ret) {
2337*4882a593Smuzhiyun dev_err(&dev->dev, "request_irq failed: %d\n", ret);
2338*4882a593Smuzhiyun ret = -EBUSY;
2339*4882a593Smuzhiyun goto failed_free_mem;
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun ret = pxafb_smart_init(fbi);
2343*4882a593Smuzhiyun if (ret) {
2344*4882a593Smuzhiyun dev_err(&dev->dev, "failed to initialize smartpanel\n");
2345*4882a593Smuzhiyun goto failed_free_mem;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun /*
2349*4882a593Smuzhiyun * This makes sure that our colour bitfield
2350*4882a593Smuzhiyun * descriptors are correctly initialised.
2351*4882a593Smuzhiyun */
2352*4882a593Smuzhiyun ret = pxafb_check_var(&fbi->fb.var, &fbi->fb);
2353*4882a593Smuzhiyun if (ret) {
2354*4882a593Smuzhiyun dev_err(&dev->dev, "failed to get suitable mode\n");
2355*4882a593Smuzhiyun goto failed_free_mem;
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun ret = pxafb_set_par(&fbi->fb);
2359*4882a593Smuzhiyun if (ret) {
2360*4882a593Smuzhiyun dev_err(&dev->dev, "Failed to set parameters\n");
2361*4882a593Smuzhiyun goto failed_free_mem;
2362*4882a593Smuzhiyun }
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun platform_set_drvdata(dev, fbi);
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun ret = register_framebuffer(&fbi->fb);
2367*4882a593Smuzhiyun if (ret < 0) {
2368*4882a593Smuzhiyun dev_err(&dev->dev,
2369*4882a593Smuzhiyun "Failed to register framebuffer device: %d\n", ret);
2370*4882a593Smuzhiyun goto failed_free_cmap;
2371*4882a593Smuzhiyun }
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun pxafb_overlay_init(fbi);
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun #ifdef CONFIG_CPU_FREQ
2376*4882a593Smuzhiyun fbi->freq_transition.notifier_call = pxafb_freq_transition;
2377*4882a593Smuzhiyun cpufreq_register_notifier(&fbi->freq_transition,
2378*4882a593Smuzhiyun CPUFREQ_TRANSITION_NOTIFIER);
2379*4882a593Smuzhiyun #endif
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun /*
2382*4882a593Smuzhiyun * Ok, now enable the LCD controller
2383*4882a593Smuzhiyun */
2384*4882a593Smuzhiyun set_ctrlr_state(fbi, C_ENABLE);
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun return 0;
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun failed_free_cmap:
2389*4882a593Smuzhiyun if (fbi->fb.cmap.len)
2390*4882a593Smuzhiyun fb_dealloc_cmap(&fbi->fb.cmap);
2391*4882a593Smuzhiyun failed_free_mem:
2392*4882a593Smuzhiyun free_pages_exact(fbi->video_mem, fbi->video_mem_size);
2393*4882a593Smuzhiyun failed_free_dma:
2394*4882a593Smuzhiyun dma_free_coherent(&dev->dev, fbi->dma_buff_size,
2395*4882a593Smuzhiyun fbi->dma_buff, fbi->dma_buff_phys);
2396*4882a593Smuzhiyun failed:
2397*4882a593Smuzhiyun return ret;
2398*4882a593Smuzhiyun }
2399*4882a593Smuzhiyun
pxafb_remove(struct platform_device * dev)2400*4882a593Smuzhiyun static int pxafb_remove(struct platform_device *dev)
2401*4882a593Smuzhiyun {
2402*4882a593Smuzhiyun struct pxafb_info *fbi = platform_get_drvdata(dev);
2403*4882a593Smuzhiyun struct fb_info *info;
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun if (!fbi)
2406*4882a593Smuzhiyun return 0;
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun info = &fbi->fb;
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun pxafb_overlay_exit(fbi);
2411*4882a593Smuzhiyun unregister_framebuffer(info);
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun pxafb_disable_controller(fbi);
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun if (fbi->fb.cmap.len)
2416*4882a593Smuzhiyun fb_dealloc_cmap(&fbi->fb.cmap);
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun free_pages_exact(fbi->video_mem, fbi->video_mem_size);
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun dma_free_coherent(&dev->dev, fbi->dma_buff_size, fbi->dma_buff,
2421*4882a593Smuzhiyun fbi->dma_buff_phys);
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun return 0;
2424*4882a593Smuzhiyun }
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun static const struct of_device_id pxafb_of_dev_id[] = {
2427*4882a593Smuzhiyun { .compatible = "marvell,pxa270-lcdc", },
2428*4882a593Smuzhiyun { .compatible = "marvell,pxa300-lcdc", },
2429*4882a593Smuzhiyun { .compatible = "marvell,pxa2xx-lcdc", },
2430*4882a593Smuzhiyun { /* sentinel */ }
2431*4882a593Smuzhiyun };
2432*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pxafb_of_dev_id);
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun static struct platform_driver pxafb_driver = {
2435*4882a593Smuzhiyun .probe = pxafb_probe,
2436*4882a593Smuzhiyun .remove = pxafb_remove,
2437*4882a593Smuzhiyun .driver = {
2438*4882a593Smuzhiyun .name = "pxa2xx-fb",
2439*4882a593Smuzhiyun .of_match_table = pxafb_of_dev_id,
2440*4882a593Smuzhiyun #ifdef CONFIG_PM
2441*4882a593Smuzhiyun .pm = &pxafb_pm_ops,
2442*4882a593Smuzhiyun #endif
2443*4882a593Smuzhiyun },
2444*4882a593Smuzhiyun };
2445*4882a593Smuzhiyun
pxafb_init(void)2446*4882a593Smuzhiyun static int __init pxafb_init(void)
2447*4882a593Smuzhiyun {
2448*4882a593Smuzhiyun if (pxafb_setup_options())
2449*4882a593Smuzhiyun return -EINVAL;
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun return platform_driver_register(&pxafb_driver);
2452*4882a593Smuzhiyun }
2453*4882a593Smuzhiyun
pxafb_exit(void)2454*4882a593Smuzhiyun static void __exit pxafb_exit(void)
2455*4882a593Smuzhiyun {
2456*4882a593Smuzhiyun platform_driver_unregister(&pxafb_driver);
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun module_init(pxafb_init);
2460*4882a593Smuzhiyun module_exit(pxafb_exit);
2461*4882a593Smuzhiyun
2462*4882a593Smuzhiyun MODULE_DESCRIPTION("loadable framebuffer driver for PXA");
2463*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2464