xref: /OK3568_Linux_fs/kernel/drivers/video/fbdev/pxa3xx-gcu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  pxa3xx-gcu.c - Linux kernel module for PXA3xx graphics controllers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  This driver needs a DirectFB counterpart in user space, communication
6*4882a593Smuzhiyun  *  is handled via mmap()ed memory areas and an ioctl.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *  Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
9*4882a593Smuzhiyun  *  Copyright (c) 2009 Janine Kropp <nin@directfb.org>
10*4882a593Smuzhiyun  *  Copyright (c) 2009 Denis Oliver Kropp <dok@directfb.org>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * WARNING: This controller is attached to System Bus 2 of the PXA which
15*4882a593Smuzhiyun  * needs its arbiter to be enabled explicitly (CKENB & 1<<9).
16*4882a593Smuzhiyun  * There is currently no way to do this from Linux, so you need to teach
17*4882a593Smuzhiyun  * your bootloader for now.
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/dma-mapping.h>
23*4882a593Smuzhiyun #include <linux/miscdevice.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/spinlock.h>
26*4882a593Smuzhiyun #include <linux/uaccess.h>
27*4882a593Smuzhiyun #include <linux/ioctl.h>
28*4882a593Smuzhiyun #include <linux/delay.h>
29*4882a593Smuzhiyun #include <linux/sched.h>
30*4882a593Smuzhiyun #include <linux/slab.h>
31*4882a593Smuzhiyun #include <linux/clk.h>
32*4882a593Smuzhiyun #include <linux/fs.h>
33*4882a593Smuzhiyun #include <linux/io.h>
34*4882a593Smuzhiyun #include <linux/of.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "pxa3xx-gcu.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define DRV_NAME	"pxa3xx-gcu"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define REG_GCCR	0x00
41*4882a593Smuzhiyun #define GCCR_SYNC_CLR	(1 << 9)
42*4882a593Smuzhiyun #define GCCR_BP_RST	(1 << 8)
43*4882a593Smuzhiyun #define GCCR_ABORT	(1 << 6)
44*4882a593Smuzhiyun #define GCCR_STOP	(1 << 4)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define REG_GCISCR	0x04
47*4882a593Smuzhiyun #define REG_GCIECR	0x08
48*4882a593Smuzhiyun #define REG_GCRBBR	0x20
49*4882a593Smuzhiyun #define REG_GCRBLR	0x24
50*4882a593Smuzhiyun #define REG_GCRBHR	0x28
51*4882a593Smuzhiyun #define REG_GCRBTR	0x2C
52*4882a593Smuzhiyun #define REG_GCRBEXHR	0x30
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define IE_EOB		(1 << 0)
55*4882a593Smuzhiyun #define IE_EEOB		(1 << 5)
56*4882a593Smuzhiyun #define IE_ALL		0xff
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define SHARED_SIZE	PAGE_ALIGN(sizeof(struct pxa3xx_gcu_shared))
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* #define PXA3XX_GCU_DEBUG */
61*4882a593Smuzhiyun /* #define PXA3XX_GCU_DEBUG_TIMER */
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #ifdef PXA3XX_GCU_DEBUG
64*4882a593Smuzhiyun #define QDUMP(msg)					\
65*4882a593Smuzhiyun 	do {						\
66*4882a593Smuzhiyun 		QPRINT(priv, KERN_DEBUG, msg);		\
67*4882a593Smuzhiyun 	} while (0)
68*4882a593Smuzhiyun #else
69*4882a593Smuzhiyun #define QDUMP(msg)	do {} while (0)
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define QERROR(msg)					\
73*4882a593Smuzhiyun 	do {						\
74*4882a593Smuzhiyun 		QPRINT(priv, KERN_ERR, msg);		\
75*4882a593Smuzhiyun 	} while (0)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun struct pxa3xx_gcu_batch {
78*4882a593Smuzhiyun 	struct pxa3xx_gcu_batch *next;
79*4882a593Smuzhiyun 	u32			*ptr;
80*4882a593Smuzhiyun 	dma_addr_t		 phys;
81*4882a593Smuzhiyun 	unsigned long		 length;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun struct pxa3xx_gcu_priv {
85*4882a593Smuzhiyun 	struct device		 *dev;
86*4882a593Smuzhiyun 	void __iomem		 *mmio_base;
87*4882a593Smuzhiyun 	struct clk		 *clk;
88*4882a593Smuzhiyun 	struct pxa3xx_gcu_shared *shared;
89*4882a593Smuzhiyun 	dma_addr_t		  shared_phys;
90*4882a593Smuzhiyun 	struct resource		 *resource_mem;
91*4882a593Smuzhiyun 	struct miscdevice	  misc_dev;
92*4882a593Smuzhiyun 	wait_queue_head_t	  wait_idle;
93*4882a593Smuzhiyun 	wait_queue_head_t	  wait_free;
94*4882a593Smuzhiyun 	spinlock_t		  spinlock;
95*4882a593Smuzhiyun 	struct timespec64	  base_time;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	struct pxa3xx_gcu_batch *free;
98*4882a593Smuzhiyun 	struct pxa3xx_gcu_batch *ready;
99*4882a593Smuzhiyun 	struct pxa3xx_gcu_batch *ready_last;
100*4882a593Smuzhiyun 	struct pxa3xx_gcu_batch *running;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static inline unsigned long
gc_readl(struct pxa3xx_gcu_priv * priv,unsigned int off)104*4882a593Smuzhiyun gc_readl(struct pxa3xx_gcu_priv *priv, unsigned int off)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	return __raw_readl(priv->mmio_base + off);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static inline void
gc_writel(struct pxa3xx_gcu_priv * priv,unsigned int off,unsigned long val)110*4882a593Smuzhiyun gc_writel(struct pxa3xx_gcu_priv *priv, unsigned int off, unsigned long val)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	__raw_writel(val, priv->mmio_base + off);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define QPRINT(priv, level, msg)					\
116*4882a593Smuzhiyun 	do {								\
117*4882a593Smuzhiyun 		struct timespec64 ts;					\
118*4882a593Smuzhiyun 		struct pxa3xx_gcu_shared *shared = priv->shared;	\
119*4882a593Smuzhiyun 		u32 base = gc_readl(priv, REG_GCRBBR);			\
120*4882a593Smuzhiyun 									\
121*4882a593Smuzhiyun 		ktime_get_ts64(&ts);					\
122*4882a593Smuzhiyun 		ts = timespec64_sub(ts, priv->base_time);		\
123*4882a593Smuzhiyun 									\
124*4882a593Smuzhiyun 		printk(level "%lld.%03ld.%03ld - %-17s: %-21s (%s, "	\
125*4882a593Smuzhiyun 			"STATUS "					\
126*4882a593Smuzhiyun 			"0x%02lx, B 0x%08lx [%ld], E %5ld, H %5ld, "	\
127*4882a593Smuzhiyun 			"T %5ld)\n",					\
128*4882a593Smuzhiyun 			(s64)(ts.tv_sec),				\
129*4882a593Smuzhiyun 			ts.tv_nsec / NSEC_PER_MSEC,			\
130*4882a593Smuzhiyun 			(ts.tv_nsec % NSEC_PER_MSEC) / USEC_PER_MSEC,	\
131*4882a593Smuzhiyun 			__func__, msg,					\
132*4882a593Smuzhiyun 			shared->hw_running ? "running" : "   idle",	\
133*4882a593Smuzhiyun 			gc_readl(priv, REG_GCISCR),			\
134*4882a593Smuzhiyun 			gc_readl(priv, REG_GCRBBR),			\
135*4882a593Smuzhiyun 			gc_readl(priv, REG_GCRBLR),			\
136*4882a593Smuzhiyun 			(gc_readl(priv, REG_GCRBEXHR) - base) / 4,	\
137*4882a593Smuzhiyun 			(gc_readl(priv, REG_GCRBHR) - base) / 4,	\
138*4882a593Smuzhiyun 			(gc_readl(priv, REG_GCRBTR) - base) / 4);	\
139*4882a593Smuzhiyun 	} while (0)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static void
pxa3xx_gcu_reset(struct pxa3xx_gcu_priv * priv)142*4882a593Smuzhiyun pxa3xx_gcu_reset(struct pxa3xx_gcu_priv *priv)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	QDUMP("RESET");
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* disable interrupts */
147*4882a593Smuzhiyun 	gc_writel(priv, REG_GCIECR, 0);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* reset hardware */
150*4882a593Smuzhiyun 	gc_writel(priv, REG_GCCR, GCCR_ABORT);
151*4882a593Smuzhiyun 	gc_writel(priv, REG_GCCR, 0);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	memset(priv->shared, 0, SHARED_SIZE);
154*4882a593Smuzhiyun 	priv->shared->buffer_phys = priv->shared_phys;
155*4882a593Smuzhiyun 	priv->shared->magic = PXA3XX_GCU_SHARED_MAGIC;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	ktime_get_ts64(&priv->base_time);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* set up the ring buffer pointers */
160*4882a593Smuzhiyun 	gc_writel(priv, REG_GCRBLR, 0);
161*4882a593Smuzhiyun 	gc_writel(priv, REG_GCRBBR, priv->shared_phys);
162*4882a593Smuzhiyun 	gc_writel(priv, REG_GCRBTR, priv->shared_phys);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* enable all IRQs except EOB */
165*4882a593Smuzhiyun 	gc_writel(priv, REG_GCIECR, IE_ALL & ~IE_EOB);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static void
dump_whole_state(struct pxa3xx_gcu_priv * priv)169*4882a593Smuzhiyun dump_whole_state(struct pxa3xx_gcu_priv *priv)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct pxa3xx_gcu_shared *sh = priv->shared;
172*4882a593Smuzhiyun 	u32 base = gc_readl(priv, REG_GCRBBR);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	QDUMP("DUMP");
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	printk(KERN_DEBUG "== PXA3XX-GCU DUMP ==\n"
177*4882a593Smuzhiyun 		"%s, STATUS 0x%02lx, B 0x%08lx [%ld], E %5ld, H %5ld, T %5ld\n",
178*4882a593Smuzhiyun 		sh->hw_running ? "running" : "idle   ",
179*4882a593Smuzhiyun 		gc_readl(priv, REG_GCISCR),
180*4882a593Smuzhiyun 		gc_readl(priv, REG_GCRBBR),
181*4882a593Smuzhiyun 		gc_readl(priv, REG_GCRBLR),
182*4882a593Smuzhiyun 		(gc_readl(priv, REG_GCRBEXHR) - base) / 4,
183*4882a593Smuzhiyun 		(gc_readl(priv, REG_GCRBHR) - base) / 4,
184*4882a593Smuzhiyun 		(gc_readl(priv, REG_GCRBTR) - base) / 4);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static void
flush_running(struct pxa3xx_gcu_priv * priv)188*4882a593Smuzhiyun flush_running(struct pxa3xx_gcu_priv *priv)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct pxa3xx_gcu_batch *running = priv->running;
191*4882a593Smuzhiyun 	struct pxa3xx_gcu_batch *next;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	while (running) {
194*4882a593Smuzhiyun 		next = running->next;
195*4882a593Smuzhiyun 		running->next = priv->free;
196*4882a593Smuzhiyun 		priv->free = running;
197*4882a593Smuzhiyun 		running = next;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	priv->running = NULL;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static void
run_ready(struct pxa3xx_gcu_priv * priv)204*4882a593Smuzhiyun run_ready(struct pxa3xx_gcu_priv *priv)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	unsigned int num = 0;
207*4882a593Smuzhiyun 	struct pxa3xx_gcu_shared *shared = priv->shared;
208*4882a593Smuzhiyun 	struct pxa3xx_gcu_batch	*ready = priv->ready;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	QDUMP("Start");
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	BUG_ON(!ready);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	shared->buffer[num++] = 0x05000000;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	while (ready) {
217*4882a593Smuzhiyun 		shared->buffer[num++] = 0x00000001;
218*4882a593Smuzhiyun 		shared->buffer[num++] = ready->phys;
219*4882a593Smuzhiyun 		ready = ready->next;
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	shared->buffer[num++] = 0x05000000;
223*4882a593Smuzhiyun 	priv->running = priv->ready;
224*4882a593Smuzhiyun 	priv->ready = priv->ready_last = NULL;
225*4882a593Smuzhiyun 	gc_writel(priv, REG_GCRBLR, 0);
226*4882a593Smuzhiyun 	shared->hw_running = 1;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* ring base address */
229*4882a593Smuzhiyun 	gc_writel(priv, REG_GCRBBR, shared->buffer_phys);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* ring tail address */
232*4882a593Smuzhiyun 	gc_writel(priv, REG_GCRBTR, shared->buffer_phys + num * 4);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* ring length */
235*4882a593Smuzhiyun 	gc_writel(priv, REG_GCRBLR, ((num + 63) & ~63) * 4);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static irqreturn_t
pxa3xx_gcu_handle_irq(int irq,void * ctx)239*4882a593Smuzhiyun pxa3xx_gcu_handle_irq(int irq, void *ctx)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct pxa3xx_gcu_priv *priv = ctx;
242*4882a593Smuzhiyun 	struct pxa3xx_gcu_shared *shared = priv->shared;
243*4882a593Smuzhiyun 	u32 status = gc_readl(priv, REG_GCISCR) & IE_ALL;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	QDUMP("-Interrupt");
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (!status)
248*4882a593Smuzhiyun 		return IRQ_NONE;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	spin_lock(&priv->spinlock);
251*4882a593Smuzhiyun 	shared->num_interrupts++;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (status & IE_EEOB) {
254*4882a593Smuzhiyun 		QDUMP(" [EEOB]");
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		flush_running(priv);
257*4882a593Smuzhiyun 		wake_up_all(&priv->wait_free);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		if (priv->ready) {
260*4882a593Smuzhiyun 			run_ready(priv);
261*4882a593Smuzhiyun 		} else {
262*4882a593Smuzhiyun 			/* There is no more data prepared by the userspace.
263*4882a593Smuzhiyun 			 * Set hw_running = 0 and wait for the next userspace
264*4882a593Smuzhiyun 			 * kick-off */
265*4882a593Smuzhiyun 			shared->num_idle++;
266*4882a593Smuzhiyun 			shared->hw_running = 0;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 			QDUMP(" '-> Idle.");
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 			/* set ring buffer length to zero */
271*4882a593Smuzhiyun 			gc_writel(priv, REG_GCRBLR, 0);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 			wake_up_all(&priv->wait_idle);
274*4882a593Smuzhiyun 		}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 		shared->num_done++;
277*4882a593Smuzhiyun 	} else {
278*4882a593Smuzhiyun 		QERROR(" [???]");
279*4882a593Smuzhiyun 		dump_whole_state(priv);
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* Clear the interrupt */
283*4882a593Smuzhiyun 	gc_writel(priv, REG_GCISCR, status);
284*4882a593Smuzhiyun 	spin_unlock(&priv->spinlock);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return IRQ_HANDLED;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static int
pxa3xx_gcu_wait_idle(struct pxa3xx_gcu_priv * priv)290*4882a593Smuzhiyun pxa3xx_gcu_wait_idle(struct pxa3xx_gcu_priv *priv)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	int ret = 0;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	QDUMP("Waiting for idle...");
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* Does not need to be atomic. There's a lock in user space,
297*4882a593Smuzhiyun 	 * but anyhow, this is just for statistics. */
298*4882a593Smuzhiyun 	priv->shared->num_wait_idle++;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	while (priv->shared->hw_running) {
301*4882a593Smuzhiyun 		int num = priv->shared->num_interrupts;
302*4882a593Smuzhiyun 		u32 rbexhr = gc_readl(priv, REG_GCRBEXHR);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 		ret = wait_event_interruptible_timeout(priv->wait_idle,
305*4882a593Smuzhiyun 					!priv->shared->hw_running, HZ*4);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		if (ret != 0)
308*4882a593Smuzhiyun 			break;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		if (gc_readl(priv, REG_GCRBEXHR) == rbexhr &&
311*4882a593Smuzhiyun 		    priv->shared->num_interrupts == num) {
312*4882a593Smuzhiyun 			QERROR("TIMEOUT");
313*4882a593Smuzhiyun 			ret = -ETIMEDOUT;
314*4882a593Smuzhiyun 			break;
315*4882a593Smuzhiyun 		}
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	QDUMP("done");
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return ret;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static int
pxa3xx_gcu_wait_free(struct pxa3xx_gcu_priv * priv)324*4882a593Smuzhiyun pxa3xx_gcu_wait_free(struct pxa3xx_gcu_priv *priv)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	int ret = 0;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	QDUMP("Waiting for free...");
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* Does not need to be atomic. There's a lock in user space,
331*4882a593Smuzhiyun 	 * but anyhow, this is just for statistics. */
332*4882a593Smuzhiyun 	priv->shared->num_wait_free++;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	while (!priv->free) {
335*4882a593Smuzhiyun 		u32 rbexhr = gc_readl(priv, REG_GCRBEXHR);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		ret = wait_event_interruptible_timeout(priv->wait_free,
338*4882a593Smuzhiyun 						       priv->free, HZ*4);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		if (ret < 0)
341*4882a593Smuzhiyun 			break;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 		if (ret > 0)
344*4882a593Smuzhiyun 			continue;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		if (gc_readl(priv, REG_GCRBEXHR) == rbexhr) {
347*4882a593Smuzhiyun 			QERROR("TIMEOUT");
348*4882a593Smuzhiyun 			ret = -ETIMEDOUT;
349*4882a593Smuzhiyun 			break;
350*4882a593Smuzhiyun 		}
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	QDUMP("done");
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return ret;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /* Misc device layer */
359*4882a593Smuzhiyun 
to_pxa3xx_gcu_priv(struct file * file)360*4882a593Smuzhiyun static inline struct pxa3xx_gcu_priv *to_pxa3xx_gcu_priv(struct file *file)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct miscdevice *dev = file->private_data;
363*4882a593Smuzhiyun 	return container_of(dev, struct pxa3xx_gcu_priv, misc_dev);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /*
367*4882a593Smuzhiyun  * provide an empty .open callback, so the core sets file->private_data
368*4882a593Smuzhiyun  * for us.
369*4882a593Smuzhiyun  */
pxa3xx_gcu_open(struct inode * inode,struct file * file)370*4882a593Smuzhiyun static int pxa3xx_gcu_open(struct inode *inode, struct file *file)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun static ssize_t
pxa3xx_gcu_write(struct file * file,const char * buff,size_t count,loff_t * offp)376*4882a593Smuzhiyun pxa3xx_gcu_write(struct file *file, const char *buff,
377*4882a593Smuzhiyun 		 size_t count, loff_t *offp)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	int ret;
380*4882a593Smuzhiyun 	unsigned long flags;
381*4882a593Smuzhiyun 	struct pxa3xx_gcu_batch	*buffer;
382*4882a593Smuzhiyun 	struct pxa3xx_gcu_priv *priv = to_pxa3xx_gcu_priv(file);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	size_t words = count / 4;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/* Does not need to be atomic. There's a lock in user space,
387*4882a593Smuzhiyun 	 * but anyhow, this is just for statistics. */
388*4882a593Smuzhiyun 	priv->shared->num_writes++;
389*4882a593Smuzhiyun 	priv->shared->num_words += words;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* Last word reserved for batch buffer end command */
392*4882a593Smuzhiyun 	if (words >= PXA3XX_GCU_BATCH_WORDS)
393*4882a593Smuzhiyun 		return -E2BIG;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* Wait for a free buffer */
396*4882a593Smuzhiyun 	if (!priv->free) {
397*4882a593Smuzhiyun 		ret = pxa3xx_gcu_wait_free(priv);
398*4882a593Smuzhiyun 		if (ret < 0)
399*4882a593Smuzhiyun 			return ret;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	/*
403*4882a593Smuzhiyun 	 * Get buffer from free list
404*4882a593Smuzhiyun 	 */
405*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->spinlock, flags);
406*4882a593Smuzhiyun 	buffer = priv->free;
407*4882a593Smuzhiyun 	priv->free = buffer->next;
408*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->spinlock, flags);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Copy data from user into buffer */
412*4882a593Smuzhiyun 	ret = copy_from_user(buffer->ptr, buff, words * 4);
413*4882a593Smuzhiyun 	if (ret) {
414*4882a593Smuzhiyun 		spin_lock_irqsave(&priv->spinlock, flags);
415*4882a593Smuzhiyun 		buffer->next = priv->free;
416*4882a593Smuzhiyun 		priv->free = buffer;
417*4882a593Smuzhiyun 		spin_unlock_irqrestore(&priv->spinlock, flags);
418*4882a593Smuzhiyun 		return -EFAULT;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	buffer->length = words;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Append batch buffer end command */
424*4882a593Smuzhiyun 	buffer->ptr[words] = 0x01000000;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/*
427*4882a593Smuzhiyun 	 * Add buffer to ready list
428*4882a593Smuzhiyun 	 */
429*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->spinlock, flags);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	buffer->next = NULL;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	if (priv->ready) {
434*4882a593Smuzhiyun 		BUG_ON(priv->ready_last == NULL);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 		priv->ready_last->next = buffer;
437*4882a593Smuzhiyun 	} else
438*4882a593Smuzhiyun 		priv->ready = buffer;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	priv->ready_last = buffer;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	if (!priv->shared->hw_running)
443*4882a593Smuzhiyun 		run_ready(priv);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->spinlock, flags);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	return words * 4;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static long
pxa3xx_gcu_ioctl(struct file * file,unsigned int cmd,unsigned long arg)452*4882a593Smuzhiyun pxa3xx_gcu_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	unsigned long flags;
455*4882a593Smuzhiyun 	struct pxa3xx_gcu_priv *priv = to_pxa3xx_gcu_priv(file);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	switch (cmd) {
458*4882a593Smuzhiyun 	case PXA3XX_GCU_IOCTL_RESET:
459*4882a593Smuzhiyun 		spin_lock_irqsave(&priv->spinlock, flags);
460*4882a593Smuzhiyun 		pxa3xx_gcu_reset(priv);
461*4882a593Smuzhiyun 		spin_unlock_irqrestore(&priv->spinlock, flags);
462*4882a593Smuzhiyun 		return 0;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	case PXA3XX_GCU_IOCTL_WAIT_IDLE:
465*4882a593Smuzhiyun 		return pxa3xx_gcu_wait_idle(priv);
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	return -ENOSYS;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static int
pxa3xx_gcu_mmap(struct file * file,struct vm_area_struct * vma)472*4882a593Smuzhiyun pxa3xx_gcu_mmap(struct file *file, struct vm_area_struct *vma)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	unsigned int size = vma->vm_end - vma->vm_start;
475*4882a593Smuzhiyun 	struct pxa3xx_gcu_priv *priv = to_pxa3xx_gcu_priv(file);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	switch (vma->vm_pgoff) {
478*4882a593Smuzhiyun 	case 0:
479*4882a593Smuzhiyun 		/* hand out the shared data area */
480*4882a593Smuzhiyun 		if (size != SHARED_SIZE)
481*4882a593Smuzhiyun 			return -EINVAL;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 		return dma_mmap_coherent(priv->dev, vma,
484*4882a593Smuzhiyun 			priv->shared, priv->shared_phys, size);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	case SHARED_SIZE >> PAGE_SHIFT:
487*4882a593Smuzhiyun 		/* hand out the MMIO base for direct register access
488*4882a593Smuzhiyun 		 * from userspace */
489*4882a593Smuzhiyun 		if (size != resource_size(priv->resource_mem))
490*4882a593Smuzhiyun 			return -EINVAL;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 		vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		return io_remap_pfn_range(vma, vma->vm_start,
495*4882a593Smuzhiyun 				priv->resource_mem->start >> PAGE_SHIFT,
496*4882a593Smuzhiyun 				size, vma->vm_page_prot);
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	return -EINVAL;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun #ifdef PXA3XX_GCU_DEBUG_TIMER
504*4882a593Smuzhiyun static struct timer_list pxa3xx_gcu_debug_timer;
505*4882a593Smuzhiyun static struct pxa3xx_gcu_priv *debug_timer_priv;
506*4882a593Smuzhiyun 
pxa3xx_gcu_debug_timedout(struct timer_list * unused)507*4882a593Smuzhiyun static void pxa3xx_gcu_debug_timedout(struct timer_list *unused)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	struct pxa3xx_gcu_priv *priv = debug_timer_priv;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	QERROR("Timer DUMP");
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	mod_timer(&pxa3xx_gcu_debug_timer, jiffies + 5 * HZ);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
pxa3xx_gcu_init_debug_timer(struct pxa3xx_gcu_priv * priv)516*4882a593Smuzhiyun static void pxa3xx_gcu_init_debug_timer(struct pxa3xx_gcu_priv *priv)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	/* init the timer structure */
519*4882a593Smuzhiyun 	debug_timer_priv = priv;
520*4882a593Smuzhiyun 	timer_setup(&pxa3xx_gcu_debug_timer, pxa3xx_gcu_debug_timedout, 0);
521*4882a593Smuzhiyun 	pxa3xx_gcu_debug_timedout(NULL);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun #else
pxa3xx_gcu_init_debug_timer(struct pxa3xx_gcu_priv * priv)524*4882a593Smuzhiyun static inline void pxa3xx_gcu_init_debug_timer(struct pxa3xx_gcu_priv *priv) {}
525*4882a593Smuzhiyun #endif
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static int
pxa3xx_gcu_add_buffer(struct device * dev,struct pxa3xx_gcu_priv * priv)528*4882a593Smuzhiyun pxa3xx_gcu_add_buffer(struct device *dev,
529*4882a593Smuzhiyun 		      struct pxa3xx_gcu_priv *priv)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	struct pxa3xx_gcu_batch *buffer;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	buffer = kzalloc(sizeof(struct pxa3xx_gcu_batch), GFP_KERNEL);
534*4882a593Smuzhiyun 	if (!buffer)
535*4882a593Smuzhiyun 		return -ENOMEM;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	buffer->ptr = dma_alloc_coherent(dev, PXA3XX_GCU_BATCH_WORDS * 4,
538*4882a593Smuzhiyun 					 &buffer->phys, GFP_KERNEL);
539*4882a593Smuzhiyun 	if (!buffer->ptr) {
540*4882a593Smuzhiyun 		kfree(buffer);
541*4882a593Smuzhiyun 		return -ENOMEM;
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	buffer->next = priv->free;
545*4882a593Smuzhiyun 	priv->free = buffer;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun static void
pxa3xx_gcu_free_buffers(struct device * dev,struct pxa3xx_gcu_priv * priv)551*4882a593Smuzhiyun pxa3xx_gcu_free_buffers(struct device *dev,
552*4882a593Smuzhiyun 			struct pxa3xx_gcu_priv *priv)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct pxa3xx_gcu_batch *next, *buffer = priv->free;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	while (buffer) {
557*4882a593Smuzhiyun 		next = buffer->next;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 		dma_free_coherent(dev, PXA3XX_GCU_BATCH_WORDS * 4,
560*4882a593Smuzhiyun 				  buffer->ptr, buffer->phys);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 		kfree(buffer);
563*4882a593Smuzhiyun 		buffer = next;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	priv->free = NULL;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun static const struct file_operations pxa3xx_gcu_miscdev_fops = {
570*4882a593Smuzhiyun 	.owner =		THIS_MODULE,
571*4882a593Smuzhiyun 	.open =			pxa3xx_gcu_open,
572*4882a593Smuzhiyun 	.write =		pxa3xx_gcu_write,
573*4882a593Smuzhiyun 	.unlocked_ioctl =	pxa3xx_gcu_ioctl,
574*4882a593Smuzhiyun 	.mmap =			pxa3xx_gcu_mmap,
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun 
pxa3xx_gcu_probe(struct platform_device * pdev)577*4882a593Smuzhiyun static int pxa3xx_gcu_probe(struct platform_device *pdev)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	int i, ret, irq;
580*4882a593Smuzhiyun 	struct resource *r;
581*4882a593Smuzhiyun 	struct pxa3xx_gcu_priv *priv;
582*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(struct pxa3xx_gcu_priv), GFP_KERNEL);
585*4882a593Smuzhiyun 	if (!priv)
586*4882a593Smuzhiyun 		return -ENOMEM;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	init_waitqueue_head(&priv->wait_idle);
589*4882a593Smuzhiyun 	init_waitqueue_head(&priv->wait_free);
590*4882a593Smuzhiyun 	spin_lock_init(&priv->spinlock);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* we allocate the misc device structure as part of our own allocation,
593*4882a593Smuzhiyun 	 * so we can get a pointer to our priv structure later on with
594*4882a593Smuzhiyun 	 * container_of(). This isn't really necessary as we have a fixed minor
595*4882a593Smuzhiyun 	 * number anyway, but this is to avoid statics. */
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	priv->misc_dev.minor	= PXA3XX_GCU_MINOR,
598*4882a593Smuzhiyun 	priv->misc_dev.name	= DRV_NAME,
599*4882a593Smuzhiyun 	priv->misc_dev.fops	= &pxa3xx_gcu_miscdev_fops;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	/* handle IO resources */
602*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
603*4882a593Smuzhiyun 	priv->mmio_base = devm_ioremap_resource(dev, r);
604*4882a593Smuzhiyun 	if (IS_ERR(priv->mmio_base))
605*4882a593Smuzhiyun 		return PTR_ERR(priv->mmio_base);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	/* enable the clock */
608*4882a593Smuzhiyun 	priv->clk = devm_clk_get(dev, NULL);
609*4882a593Smuzhiyun 	if (IS_ERR(priv->clk)) {
610*4882a593Smuzhiyun 		dev_err(dev, "failed to get clock\n");
611*4882a593Smuzhiyun 		return PTR_ERR(priv->clk);
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	/* request the IRQ */
615*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
616*4882a593Smuzhiyun 	if (irq < 0) {
617*4882a593Smuzhiyun 		dev_err(dev, "no IRQ defined: %d\n", irq);
618*4882a593Smuzhiyun 		return irq;
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, pxa3xx_gcu_handle_irq,
622*4882a593Smuzhiyun 			       0, DRV_NAME, priv);
623*4882a593Smuzhiyun 	if (ret < 0) {
624*4882a593Smuzhiyun 		dev_err(dev, "request_irq failed\n");
625*4882a593Smuzhiyun 		return ret;
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* allocate dma memory */
629*4882a593Smuzhiyun 	priv->shared = dma_alloc_coherent(dev, SHARED_SIZE,
630*4882a593Smuzhiyun 					  &priv->shared_phys, GFP_KERNEL);
631*4882a593Smuzhiyun 	if (!priv->shared) {
632*4882a593Smuzhiyun 		dev_err(dev, "failed to allocate DMA memory\n");
633*4882a593Smuzhiyun 		return -ENOMEM;
634*4882a593Smuzhiyun 	}
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* register misc device */
637*4882a593Smuzhiyun 	ret = misc_register(&priv->misc_dev);
638*4882a593Smuzhiyun 	if (ret < 0) {
639*4882a593Smuzhiyun 		dev_err(dev, "misc_register() for minor %d failed\n",
640*4882a593Smuzhiyun 			PXA3XX_GCU_MINOR);
641*4882a593Smuzhiyun 		goto err_free_dma;
642*4882a593Smuzhiyun 	}
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk);
645*4882a593Smuzhiyun 	if (ret < 0) {
646*4882a593Smuzhiyun 		dev_err(dev, "failed to enable clock\n");
647*4882a593Smuzhiyun 		goto err_misc_deregister;
648*4882a593Smuzhiyun 	}
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
651*4882a593Smuzhiyun 		ret = pxa3xx_gcu_add_buffer(dev, priv);
652*4882a593Smuzhiyun 		if (ret) {
653*4882a593Smuzhiyun 			pxa3xx_gcu_free_buffers(dev, priv);
654*4882a593Smuzhiyun 			dev_err(dev, "failed to allocate DMA memory\n");
655*4882a593Smuzhiyun 			goto err_disable_clk;
656*4882a593Smuzhiyun 		}
657*4882a593Smuzhiyun 	}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
660*4882a593Smuzhiyun 	priv->resource_mem = r;
661*4882a593Smuzhiyun 	priv->dev = dev;
662*4882a593Smuzhiyun 	pxa3xx_gcu_reset(priv);
663*4882a593Smuzhiyun 	pxa3xx_gcu_init_debug_timer(priv);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	dev_info(dev, "registered @0x%p, DMA 0x%p (%d bytes), IRQ %d\n",
666*4882a593Smuzhiyun 			(void *) r->start, (void *) priv->shared_phys,
667*4882a593Smuzhiyun 			SHARED_SIZE, irq);
668*4882a593Smuzhiyun 	return 0;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun err_disable_clk:
671*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun err_misc_deregister:
674*4882a593Smuzhiyun 	misc_deregister(&priv->misc_dev);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun err_free_dma:
677*4882a593Smuzhiyun 	dma_free_coherent(dev, SHARED_SIZE,
678*4882a593Smuzhiyun 			  priv->shared, priv->shared_phys);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	return ret;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
pxa3xx_gcu_remove(struct platform_device * pdev)683*4882a593Smuzhiyun static int pxa3xx_gcu_remove(struct platform_device *pdev)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	struct pxa3xx_gcu_priv *priv = platform_get_drvdata(pdev);
686*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	pxa3xx_gcu_wait_idle(priv);
689*4882a593Smuzhiyun 	misc_deregister(&priv->misc_dev);
690*4882a593Smuzhiyun 	dma_free_coherent(dev, SHARED_SIZE, priv->shared, priv->shared_phys);
691*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
692*4882a593Smuzhiyun 	pxa3xx_gcu_free_buffers(dev, priv);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return 0;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun #ifdef CONFIG_OF
698*4882a593Smuzhiyun static const struct of_device_id pxa3xx_gcu_of_match[] = {
699*4882a593Smuzhiyun 	{ .compatible = "marvell,pxa300-gcu", },
700*4882a593Smuzhiyun 	{ }
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pxa3xx_gcu_of_match);
703*4882a593Smuzhiyun #endif
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun static struct platform_driver pxa3xx_gcu_driver = {
706*4882a593Smuzhiyun 	.probe	  = pxa3xx_gcu_probe,
707*4882a593Smuzhiyun 	.remove	 = pxa3xx_gcu_remove,
708*4882a593Smuzhiyun 	.driver	 = {
709*4882a593Smuzhiyun 		.name   = DRV_NAME,
710*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(pxa3xx_gcu_of_match),
711*4882a593Smuzhiyun 	},
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun module_platform_driver(pxa3xx_gcu_driver);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun MODULE_DESCRIPTION("PXA3xx graphics controller unit driver");
717*4882a593Smuzhiyun MODULE_LICENSE("GPL");
718*4882a593Smuzhiyun MODULE_ALIAS_MISCDEV(PXA3XX_GCU_MINOR);
719*4882a593Smuzhiyun MODULE_AUTHOR("Janine Kropp <nin@directfb.org>, "
720*4882a593Smuzhiyun 		"Denis Oliver Kropp <dok@directfb.org>, "
721*4882a593Smuzhiyun 		"Daniel Mack <daniel@caiaq.de>");
722