1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * linux/drivers/video/pxa168fb.c -- Marvell PXA168 LCD Controller
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2008 Marvell International Ltd.
5*4882a593Smuzhiyun * All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * 2009-02-16 adapted from original version for PXA168/910
8*4882a593Smuzhiyun * Jun Nie <njun@marvell.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
11*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive for
12*4882a593Smuzhiyun * more details.
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/sched.h>
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/fb.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/io.h>
25*4882a593Smuzhiyun #include <linux/ioport.h>
26*4882a593Smuzhiyun #include <linux/platform_device.h>
27*4882a593Smuzhiyun #include <linux/dma-mapping.h>
28*4882a593Smuzhiyun #include <linux/clk.h>
29*4882a593Smuzhiyun #include <linux/err.h>
30*4882a593Smuzhiyun #include <linux/uaccess.h>
31*4882a593Smuzhiyun #include <video/pxa168fb.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "pxa168fb.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define DEFAULT_REFRESH 60 /* Hz */
36*4882a593Smuzhiyun
determine_best_pix_fmt(struct fb_var_screeninfo * var)37*4882a593Smuzhiyun static int determine_best_pix_fmt(struct fb_var_screeninfo *var)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun * Pseudocolor mode?
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun if (var->bits_per_pixel == 8)
43*4882a593Smuzhiyun return PIX_FMT_PSEUDOCOLOR;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun * Check for 565/1555.
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun if (var->bits_per_pixel == 16 && var->red.length <= 5 &&
49*4882a593Smuzhiyun var->green.length <= 6 && var->blue.length <= 5) {
50*4882a593Smuzhiyun if (var->transp.length == 0) {
51*4882a593Smuzhiyun if (var->red.offset >= var->blue.offset)
52*4882a593Smuzhiyun return PIX_FMT_RGB565;
53*4882a593Smuzhiyun else
54*4882a593Smuzhiyun return PIX_FMT_BGR565;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun if (var->transp.length == 1 && var->green.length <= 5) {
58*4882a593Smuzhiyun if (var->red.offset >= var->blue.offset)
59*4882a593Smuzhiyun return PIX_FMT_RGB1555;
60*4882a593Smuzhiyun else
61*4882a593Smuzhiyun return PIX_FMT_BGR1555;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * Check for 888/A888.
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun if (var->bits_per_pixel <= 32 && var->red.length <= 8 &&
69*4882a593Smuzhiyun var->green.length <= 8 && var->blue.length <= 8) {
70*4882a593Smuzhiyun if (var->bits_per_pixel == 24 && var->transp.length == 0) {
71*4882a593Smuzhiyun if (var->red.offset >= var->blue.offset)
72*4882a593Smuzhiyun return PIX_FMT_RGB888PACK;
73*4882a593Smuzhiyun else
74*4882a593Smuzhiyun return PIX_FMT_BGR888PACK;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun if (var->bits_per_pixel == 32 && var->transp.length == 8) {
78*4882a593Smuzhiyun if (var->red.offset >= var->blue.offset)
79*4882a593Smuzhiyun return PIX_FMT_RGBA888;
80*4882a593Smuzhiyun else
81*4882a593Smuzhiyun return PIX_FMT_BGRA888;
82*4882a593Smuzhiyun } else {
83*4882a593Smuzhiyun if (var->red.offset >= var->blue.offset)
84*4882a593Smuzhiyun return PIX_FMT_RGB888UNPACK;
85*4882a593Smuzhiyun else
86*4882a593Smuzhiyun return PIX_FMT_BGR888UNPACK;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return -EINVAL;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
set_pix_fmt(struct fb_var_screeninfo * var,int pix_fmt)93*4882a593Smuzhiyun static void set_pix_fmt(struct fb_var_screeninfo *var, int pix_fmt)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun switch (pix_fmt) {
96*4882a593Smuzhiyun case PIX_FMT_RGB565:
97*4882a593Smuzhiyun var->bits_per_pixel = 16;
98*4882a593Smuzhiyun var->red.offset = 11; var->red.length = 5;
99*4882a593Smuzhiyun var->green.offset = 5; var->green.length = 6;
100*4882a593Smuzhiyun var->blue.offset = 0; var->blue.length = 5;
101*4882a593Smuzhiyun var->transp.offset = 0; var->transp.length = 0;
102*4882a593Smuzhiyun break;
103*4882a593Smuzhiyun case PIX_FMT_BGR565:
104*4882a593Smuzhiyun var->bits_per_pixel = 16;
105*4882a593Smuzhiyun var->red.offset = 0; var->red.length = 5;
106*4882a593Smuzhiyun var->green.offset = 5; var->green.length = 6;
107*4882a593Smuzhiyun var->blue.offset = 11; var->blue.length = 5;
108*4882a593Smuzhiyun var->transp.offset = 0; var->transp.length = 0;
109*4882a593Smuzhiyun break;
110*4882a593Smuzhiyun case PIX_FMT_RGB1555:
111*4882a593Smuzhiyun var->bits_per_pixel = 16;
112*4882a593Smuzhiyun var->red.offset = 10; var->red.length = 5;
113*4882a593Smuzhiyun var->green.offset = 5; var->green.length = 5;
114*4882a593Smuzhiyun var->blue.offset = 0; var->blue.length = 5;
115*4882a593Smuzhiyun var->transp.offset = 15; var->transp.length = 1;
116*4882a593Smuzhiyun break;
117*4882a593Smuzhiyun case PIX_FMT_BGR1555:
118*4882a593Smuzhiyun var->bits_per_pixel = 16;
119*4882a593Smuzhiyun var->red.offset = 0; var->red.length = 5;
120*4882a593Smuzhiyun var->green.offset = 5; var->green.length = 5;
121*4882a593Smuzhiyun var->blue.offset = 10; var->blue.length = 5;
122*4882a593Smuzhiyun var->transp.offset = 15; var->transp.length = 1;
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun case PIX_FMT_RGB888PACK:
125*4882a593Smuzhiyun var->bits_per_pixel = 24;
126*4882a593Smuzhiyun var->red.offset = 16; var->red.length = 8;
127*4882a593Smuzhiyun var->green.offset = 8; var->green.length = 8;
128*4882a593Smuzhiyun var->blue.offset = 0; var->blue.length = 8;
129*4882a593Smuzhiyun var->transp.offset = 0; var->transp.length = 0;
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun case PIX_FMT_BGR888PACK:
132*4882a593Smuzhiyun var->bits_per_pixel = 24;
133*4882a593Smuzhiyun var->red.offset = 0; var->red.length = 8;
134*4882a593Smuzhiyun var->green.offset = 8; var->green.length = 8;
135*4882a593Smuzhiyun var->blue.offset = 16; var->blue.length = 8;
136*4882a593Smuzhiyun var->transp.offset = 0; var->transp.length = 0;
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun case PIX_FMT_RGBA888:
139*4882a593Smuzhiyun var->bits_per_pixel = 32;
140*4882a593Smuzhiyun var->red.offset = 16; var->red.length = 8;
141*4882a593Smuzhiyun var->green.offset = 8; var->green.length = 8;
142*4882a593Smuzhiyun var->blue.offset = 0; var->blue.length = 8;
143*4882a593Smuzhiyun var->transp.offset = 24; var->transp.length = 8;
144*4882a593Smuzhiyun break;
145*4882a593Smuzhiyun case PIX_FMT_BGRA888:
146*4882a593Smuzhiyun var->bits_per_pixel = 32;
147*4882a593Smuzhiyun var->red.offset = 0; var->red.length = 8;
148*4882a593Smuzhiyun var->green.offset = 8; var->green.length = 8;
149*4882a593Smuzhiyun var->blue.offset = 16; var->blue.length = 8;
150*4882a593Smuzhiyun var->transp.offset = 24; var->transp.length = 8;
151*4882a593Smuzhiyun break;
152*4882a593Smuzhiyun case PIX_FMT_PSEUDOCOLOR:
153*4882a593Smuzhiyun var->bits_per_pixel = 8;
154*4882a593Smuzhiyun var->red.offset = 0; var->red.length = 8;
155*4882a593Smuzhiyun var->green.offset = 0; var->green.length = 8;
156*4882a593Smuzhiyun var->blue.offset = 0; var->blue.length = 8;
157*4882a593Smuzhiyun var->transp.offset = 0; var->transp.length = 0;
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
set_mode(struct pxa168fb_info * fbi,struct fb_var_screeninfo * var,struct fb_videomode * mode,int pix_fmt,int ystretch)162*4882a593Smuzhiyun static void set_mode(struct pxa168fb_info *fbi, struct fb_var_screeninfo *var,
163*4882a593Smuzhiyun struct fb_videomode *mode, int pix_fmt, int ystretch)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct fb_info *info = fbi->info;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun set_pix_fmt(var, pix_fmt);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun var->xres = mode->xres;
170*4882a593Smuzhiyun var->yres = mode->yres;
171*4882a593Smuzhiyun var->xres_virtual = max(var->xres, var->xres_virtual);
172*4882a593Smuzhiyun if (ystretch)
173*4882a593Smuzhiyun var->yres_virtual = info->fix.smem_len /
174*4882a593Smuzhiyun (var->xres_virtual * (var->bits_per_pixel >> 3));
175*4882a593Smuzhiyun else
176*4882a593Smuzhiyun var->yres_virtual = max(var->yres, var->yres_virtual);
177*4882a593Smuzhiyun var->grayscale = 0;
178*4882a593Smuzhiyun var->accel_flags = FB_ACCEL_NONE;
179*4882a593Smuzhiyun var->pixclock = mode->pixclock;
180*4882a593Smuzhiyun var->left_margin = mode->left_margin;
181*4882a593Smuzhiyun var->right_margin = mode->right_margin;
182*4882a593Smuzhiyun var->upper_margin = mode->upper_margin;
183*4882a593Smuzhiyun var->lower_margin = mode->lower_margin;
184*4882a593Smuzhiyun var->hsync_len = mode->hsync_len;
185*4882a593Smuzhiyun var->vsync_len = mode->vsync_len;
186*4882a593Smuzhiyun var->sync = mode->sync;
187*4882a593Smuzhiyun var->vmode = FB_VMODE_NONINTERLACED;
188*4882a593Smuzhiyun var->rotate = FB_ROTATE_UR;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
pxa168fb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)191*4882a593Smuzhiyun static int pxa168fb_check_var(struct fb_var_screeninfo *var,
192*4882a593Smuzhiyun struct fb_info *info)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct pxa168fb_info *fbi = info->par;
195*4882a593Smuzhiyun int pix_fmt;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /*
198*4882a593Smuzhiyun * Determine which pixel format we're going to use.
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun pix_fmt = determine_best_pix_fmt(var);
201*4882a593Smuzhiyun if (pix_fmt < 0)
202*4882a593Smuzhiyun return pix_fmt;
203*4882a593Smuzhiyun set_pix_fmt(var, pix_fmt);
204*4882a593Smuzhiyun fbi->pix_fmt = pix_fmt;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * Basic geometry sanity checks.
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun if (var->xoffset + var->xres > var->xres_virtual)
210*4882a593Smuzhiyun return -EINVAL;
211*4882a593Smuzhiyun if (var->yoffset + var->yres > var->yres_virtual)
212*4882a593Smuzhiyun return -EINVAL;
213*4882a593Smuzhiyun if (var->xres + var->right_margin +
214*4882a593Smuzhiyun var->hsync_len + var->left_margin > 2048)
215*4882a593Smuzhiyun return -EINVAL;
216*4882a593Smuzhiyun if (var->yres + var->lower_margin +
217*4882a593Smuzhiyun var->vsync_len + var->upper_margin > 2048)
218*4882a593Smuzhiyun return -EINVAL;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun * Check size of framebuffer.
222*4882a593Smuzhiyun */
223*4882a593Smuzhiyun if (var->xres_virtual * var->yres_virtual *
224*4882a593Smuzhiyun (var->bits_per_pixel >> 3) > info->fix.smem_len)
225*4882a593Smuzhiyun return -EINVAL;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun * The hardware clock divider has an integer and a fractional
232*4882a593Smuzhiyun * stage:
233*4882a593Smuzhiyun *
234*4882a593Smuzhiyun * clk2 = clk_in / integer_divider
235*4882a593Smuzhiyun * clk_out = clk2 * (1 - (fractional_divider >> 12))
236*4882a593Smuzhiyun *
237*4882a593Smuzhiyun * Calculate integer and fractional divider for given clk_in
238*4882a593Smuzhiyun * and clk_out.
239*4882a593Smuzhiyun */
set_clock_divider(struct pxa168fb_info * fbi,const struct fb_videomode * m)240*4882a593Smuzhiyun static void set_clock_divider(struct pxa168fb_info *fbi,
241*4882a593Smuzhiyun const struct fb_videomode *m)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun int divider_int;
244*4882a593Smuzhiyun int needed_pixclk;
245*4882a593Smuzhiyun u64 div_result;
246*4882a593Smuzhiyun u32 x = 0;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun * Notice: The field pixclock is used by linux fb
250*4882a593Smuzhiyun * is in pixel second. E.g. struct fb_videomode &
251*4882a593Smuzhiyun * struct fb_var_screeninfo
252*4882a593Smuzhiyun */
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * Check input values.
256*4882a593Smuzhiyun */
257*4882a593Smuzhiyun if (!m || !m->pixclock || !m->refresh) {
258*4882a593Smuzhiyun dev_err(fbi->dev, "Input refresh or pixclock is wrong.\n");
259*4882a593Smuzhiyun return;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun * Using PLL/AXI clock.
264*4882a593Smuzhiyun */
265*4882a593Smuzhiyun x = 0x80000000;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun * Calc divider according to refresh rate.
269*4882a593Smuzhiyun */
270*4882a593Smuzhiyun div_result = 1000000000000ll;
271*4882a593Smuzhiyun do_div(div_result, m->pixclock);
272*4882a593Smuzhiyun needed_pixclk = (u32)div_result;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun divider_int = clk_get_rate(fbi->clk) / needed_pixclk;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* check whether divisor is too small. */
277*4882a593Smuzhiyun if (divider_int < 2) {
278*4882a593Smuzhiyun dev_warn(fbi->dev, "Warning: clock source is too slow. "
279*4882a593Smuzhiyun "Try smaller resolution\n");
280*4882a593Smuzhiyun divider_int = 2;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun * Set setting to reg.
285*4882a593Smuzhiyun */
286*4882a593Smuzhiyun x |= divider_int;
287*4882a593Smuzhiyun writel(x, fbi->reg_base + LCD_CFG_SCLK_DIV);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
set_dma_control0(struct pxa168fb_info * fbi)290*4882a593Smuzhiyun static void set_dma_control0(struct pxa168fb_info *fbi)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun u32 x;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun * Set bit to enable graphics DMA.
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun x = readl(fbi->reg_base + LCD_SPU_DMA_CTRL0);
298*4882a593Smuzhiyun x &= ~CFG_GRA_ENA_MASK;
299*4882a593Smuzhiyun x |= fbi->active ? CFG_GRA_ENA(1) : CFG_GRA_ENA(0);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun * If we are in a pseudo-color mode, we need to enable
303*4882a593Smuzhiyun * palette lookup.
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun if (fbi->pix_fmt == PIX_FMT_PSEUDOCOLOR)
306*4882a593Smuzhiyun x |= 0x10000000;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun * Configure hardware pixel format.
310*4882a593Smuzhiyun */
311*4882a593Smuzhiyun x &= ~(0xF << 16);
312*4882a593Smuzhiyun x |= (fbi->pix_fmt >> 1) << 16;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun * Check red and blue pixel swap.
316*4882a593Smuzhiyun * 1. source data swap
317*4882a593Smuzhiyun * 2. panel output data swap
318*4882a593Smuzhiyun */
319*4882a593Smuzhiyun x &= ~(1 << 12);
320*4882a593Smuzhiyun x |= ((fbi->pix_fmt & 1) ^ (fbi->panel_rbswap)) << 12;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun writel(x, fbi->reg_base + LCD_SPU_DMA_CTRL0);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
set_dma_control1(struct pxa168fb_info * fbi,int sync)325*4882a593Smuzhiyun static void set_dma_control1(struct pxa168fb_info *fbi, int sync)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun u32 x;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun * Configure default bits: vsync triggers DMA, gated clock
331*4882a593Smuzhiyun * enable, power save enable, configure alpha registers to
332*4882a593Smuzhiyun * display 100% graphics, and set pixel command.
333*4882a593Smuzhiyun */
334*4882a593Smuzhiyun x = readl(fbi->reg_base + LCD_SPU_DMA_CTRL1);
335*4882a593Smuzhiyun x |= 0x2032ff81;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /*
338*4882a593Smuzhiyun * We trigger DMA on the falling edge of vsync if vsync is
339*4882a593Smuzhiyun * active low, or on the rising edge if vsync is active high.
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun if (!(sync & FB_SYNC_VERT_HIGH_ACT))
342*4882a593Smuzhiyun x |= 0x08000000;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun writel(x, fbi->reg_base + LCD_SPU_DMA_CTRL1);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
set_graphics_start(struct fb_info * info,int xoffset,int yoffset)347*4882a593Smuzhiyun static void set_graphics_start(struct fb_info *info, int xoffset, int yoffset)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun struct pxa168fb_info *fbi = info->par;
350*4882a593Smuzhiyun struct fb_var_screeninfo *var = &info->var;
351*4882a593Smuzhiyun int pixel_offset;
352*4882a593Smuzhiyun unsigned long addr;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun pixel_offset = (yoffset * var->xres_virtual) + xoffset;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun addr = fbi->fb_start_dma + (pixel_offset * (var->bits_per_pixel >> 3));
357*4882a593Smuzhiyun writel(addr, fbi->reg_base + LCD_CFG_GRA_START_ADDR0);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
set_dumb_panel_control(struct fb_info * info)360*4882a593Smuzhiyun static void set_dumb_panel_control(struct fb_info *info)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun struct pxa168fb_info *fbi = info->par;
363*4882a593Smuzhiyun struct pxa168fb_mach_info *mi = dev_get_platdata(fbi->dev);
364*4882a593Smuzhiyun u32 x;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /*
367*4882a593Smuzhiyun * Preserve enable flag.
368*4882a593Smuzhiyun */
369*4882a593Smuzhiyun x = readl(fbi->reg_base + LCD_SPU_DUMB_CTRL) & 0x00000001;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun x |= (fbi->is_blanked ? 0x7 : mi->dumb_mode) << 28;
372*4882a593Smuzhiyun x |= mi->gpio_output_data << 20;
373*4882a593Smuzhiyun x |= mi->gpio_output_mask << 12;
374*4882a593Smuzhiyun x |= mi->panel_rgb_reverse_lanes ? 0x00000080 : 0;
375*4882a593Smuzhiyun x |= mi->invert_composite_blank ? 0x00000040 : 0;
376*4882a593Smuzhiyun x |= (info->var.sync & FB_SYNC_COMP_HIGH_ACT) ? 0x00000020 : 0;
377*4882a593Smuzhiyun x |= mi->invert_pix_val_ena ? 0x00000010 : 0;
378*4882a593Smuzhiyun x |= (info->var.sync & FB_SYNC_VERT_HIGH_ACT) ? 0 : 0x00000008;
379*4882a593Smuzhiyun x |= (info->var.sync & FB_SYNC_HOR_HIGH_ACT) ? 0 : 0x00000004;
380*4882a593Smuzhiyun x |= mi->invert_pixclock ? 0x00000002 : 0;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun writel(x, fbi->reg_base + LCD_SPU_DUMB_CTRL);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
set_dumb_screen_dimensions(struct fb_info * info)385*4882a593Smuzhiyun static void set_dumb_screen_dimensions(struct fb_info *info)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun struct pxa168fb_info *fbi = info->par;
388*4882a593Smuzhiyun struct fb_var_screeninfo *v = &info->var;
389*4882a593Smuzhiyun int x;
390*4882a593Smuzhiyun int y;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun x = v->xres + v->right_margin + v->hsync_len + v->left_margin;
393*4882a593Smuzhiyun y = v->yres + v->lower_margin + v->vsync_len + v->upper_margin;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun writel((y << 16) | x, fbi->reg_base + LCD_SPUT_V_H_TOTAL);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
pxa168fb_set_par(struct fb_info * info)398*4882a593Smuzhiyun static int pxa168fb_set_par(struct fb_info *info)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun struct pxa168fb_info *fbi = info->par;
401*4882a593Smuzhiyun struct fb_var_screeninfo *var = &info->var;
402*4882a593Smuzhiyun struct fb_videomode mode;
403*4882a593Smuzhiyun u32 x;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /*
406*4882a593Smuzhiyun * Set additional mode info.
407*4882a593Smuzhiyun */
408*4882a593Smuzhiyun if (fbi->pix_fmt == PIX_FMT_PSEUDOCOLOR)
409*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
410*4882a593Smuzhiyun else
411*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_TRUECOLOR;
412*4882a593Smuzhiyun info->fix.line_length = var->xres_virtual * var->bits_per_pixel / 8;
413*4882a593Smuzhiyun info->fix.ypanstep = var->yres;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /*
416*4882a593Smuzhiyun * Disable panel output while we setup the display.
417*4882a593Smuzhiyun */
418*4882a593Smuzhiyun x = readl(fbi->reg_base + LCD_SPU_DUMB_CTRL);
419*4882a593Smuzhiyun writel(x & ~1, fbi->reg_base + LCD_SPU_DUMB_CTRL);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /*
422*4882a593Smuzhiyun * Configure global panel parameters.
423*4882a593Smuzhiyun */
424*4882a593Smuzhiyun writel((var->yres << 16) | var->xres,
425*4882a593Smuzhiyun fbi->reg_base + LCD_SPU_V_H_ACTIVE);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /*
428*4882a593Smuzhiyun * convet var to video mode
429*4882a593Smuzhiyun */
430*4882a593Smuzhiyun fb_var_to_videomode(&mode, &info->var);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* Calculate clock divisor. */
433*4882a593Smuzhiyun set_clock_divider(fbi, &mode);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* Configure dma ctrl regs. */
436*4882a593Smuzhiyun set_dma_control0(fbi);
437*4882a593Smuzhiyun set_dma_control1(fbi, info->var.sync);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun * Configure graphics DMA parameters.
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun x = readl(fbi->reg_base + LCD_CFG_GRA_PITCH);
443*4882a593Smuzhiyun x = (x & ~0xFFFF) | ((var->xres_virtual * var->bits_per_pixel) >> 3);
444*4882a593Smuzhiyun writel(x, fbi->reg_base + LCD_CFG_GRA_PITCH);
445*4882a593Smuzhiyun writel((var->yres << 16) | var->xres,
446*4882a593Smuzhiyun fbi->reg_base + LCD_SPU_GRA_HPXL_VLN);
447*4882a593Smuzhiyun writel((var->yres << 16) | var->xres,
448*4882a593Smuzhiyun fbi->reg_base + LCD_SPU_GZM_HPXL_VLN);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /*
451*4882a593Smuzhiyun * Configure dumb panel ctrl regs & timings.
452*4882a593Smuzhiyun */
453*4882a593Smuzhiyun set_dumb_panel_control(info);
454*4882a593Smuzhiyun set_dumb_screen_dimensions(info);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun writel((var->left_margin << 16) | var->right_margin,
457*4882a593Smuzhiyun fbi->reg_base + LCD_SPU_H_PORCH);
458*4882a593Smuzhiyun writel((var->upper_margin << 16) | var->lower_margin,
459*4882a593Smuzhiyun fbi->reg_base + LCD_SPU_V_PORCH);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /*
462*4882a593Smuzhiyun * Re-enable panel output.
463*4882a593Smuzhiyun */
464*4882a593Smuzhiyun x = readl(fbi->reg_base + LCD_SPU_DUMB_CTRL);
465*4882a593Smuzhiyun writel(x | 1, fbi->reg_base + LCD_SPU_DUMB_CTRL);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
chan_to_field(unsigned int chan,struct fb_bitfield * bf)470*4882a593Smuzhiyun static unsigned int chan_to_field(unsigned int chan, struct fb_bitfield *bf)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun return ((chan & 0xffff) >> (16 - bf->length)) << bf->offset;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
to_rgb(u16 red,u16 green,u16 blue)475*4882a593Smuzhiyun static u32 to_rgb(u16 red, u16 green, u16 blue)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun red >>= 8;
478*4882a593Smuzhiyun green >>= 8;
479*4882a593Smuzhiyun blue >>= 8;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return (red << 16) | (green << 8) | blue;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun static int
pxa168fb_setcolreg(unsigned int regno,unsigned int red,unsigned int green,unsigned int blue,unsigned int trans,struct fb_info * info)485*4882a593Smuzhiyun pxa168fb_setcolreg(unsigned int regno, unsigned int red, unsigned int green,
486*4882a593Smuzhiyun unsigned int blue, unsigned int trans, struct fb_info *info)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun struct pxa168fb_info *fbi = info->par;
489*4882a593Smuzhiyun u32 val;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (info->var.grayscale)
492*4882a593Smuzhiyun red = green = blue = (19595 * red + 38470 * green +
493*4882a593Smuzhiyun 7471 * blue) >> 16;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (info->fix.visual == FB_VISUAL_TRUECOLOR && regno < 16) {
496*4882a593Smuzhiyun val = chan_to_field(red, &info->var.red);
497*4882a593Smuzhiyun val |= chan_to_field(green, &info->var.green);
498*4882a593Smuzhiyun val |= chan_to_field(blue , &info->var.blue);
499*4882a593Smuzhiyun fbi->pseudo_palette[regno] = val;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR && regno < 256) {
503*4882a593Smuzhiyun val = to_rgb(red, green, blue);
504*4882a593Smuzhiyun writel(val, fbi->reg_base + LCD_SPU_SRAM_WRDAT);
505*4882a593Smuzhiyun writel(0x8300 | regno, fbi->reg_base + LCD_SPU_SRAM_CTRL);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun return 0;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
pxa168fb_blank(int blank,struct fb_info * info)511*4882a593Smuzhiyun static int pxa168fb_blank(int blank, struct fb_info *info)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun struct pxa168fb_info *fbi = info->par;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun fbi->is_blanked = (blank == FB_BLANK_UNBLANK) ? 0 : 1;
516*4882a593Smuzhiyun set_dumb_panel_control(info);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
pxa168fb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)521*4882a593Smuzhiyun static int pxa168fb_pan_display(struct fb_var_screeninfo *var,
522*4882a593Smuzhiyun struct fb_info *info)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun set_graphics_start(info, var->xoffset, var->yoffset);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
pxa168fb_handle_irq(int irq,void * dev_id)529*4882a593Smuzhiyun static irqreturn_t pxa168fb_handle_irq(int irq, void *dev_id)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct pxa168fb_info *fbi = dev_id;
532*4882a593Smuzhiyun u32 isr = readl(fbi->reg_base + SPU_IRQ_ISR);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if ((isr & GRA_FRAME_IRQ0_ENA_MASK)) {
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun writel(isr & (~GRA_FRAME_IRQ0_ENA_MASK),
537*4882a593Smuzhiyun fbi->reg_base + SPU_IRQ_ISR);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return IRQ_HANDLED;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun return IRQ_NONE;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun static const struct fb_ops pxa168fb_ops = {
545*4882a593Smuzhiyun .owner = THIS_MODULE,
546*4882a593Smuzhiyun .fb_check_var = pxa168fb_check_var,
547*4882a593Smuzhiyun .fb_set_par = pxa168fb_set_par,
548*4882a593Smuzhiyun .fb_setcolreg = pxa168fb_setcolreg,
549*4882a593Smuzhiyun .fb_blank = pxa168fb_blank,
550*4882a593Smuzhiyun .fb_pan_display = pxa168fb_pan_display,
551*4882a593Smuzhiyun .fb_fillrect = cfb_fillrect,
552*4882a593Smuzhiyun .fb_copyarea = cfb_copyarea,
553*4882a593Smuzhiyun .fb_imageblit = cfb_imageblit,
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun
pxa168fb_init_mode(struct fb_info * info,struct pxa168fb_mach_info * mi)556*4882a593Smuzhiyun static void pxa168fb_init_mode(struct fb_info *info,
557*4882a593Smuzhiyun struct pxa168fb_mach_info *mi)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun struct pxa168fb_info *fbi = info->par;
560*4882a593Smuzhiyun struct fb_var_screeninfo *var = &info->var;
561*4882a593Smuzhiyun u32 total_w, total_h, refresh;
562*4882a593Smuzhiyun u64 div_result;
563*4882a593Smuzhiyun const struct fb_videomode *m;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /*
566*4882a593Smuzhiyun * Set default value
567*4882a593Smuzhiyun */
568*4882a593Smuzhiyun refresh = DEFAULT_REFRESH;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /* try to find best video mode. */
571*4882a593Smuzhiyun m = fb_find_best_mode(&info->var, &info->modelist);
572*4882a593Smuzhiyun if (m)
573*4882a593Smuzhiyun fb_videomode_to_var(&info->var, m);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* Init settings. */
576*4882a593Smuzhiyun var->xres_virtual = var->xres;
577*4882a593Smuzhiyun var->yres_virtual = info->fix.smem_len /
578*4882a593Smuzhiyun (var->xres_virtual * (var->bits_per_pixel >> 3));
579*4882a593Smuzhiyun dev_dbg(fbi->dev, "pxa168fb: find best mode: res = %dx%d\n",
580*4882a593Smuzhiyun var->xres, var->yres);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* correct pixclock. */
583*4882a593Smuzhiyun total_w = var->xres + var->left_margin + var->right_margin +
584*4882a593Smuzhiyun var->hsync_len;
585*4882a593Smuzhiyun total_h = var->yres + var->upper_margin + var->lower_margin +
586*4882a593Smuzhiyun var->vsync_len;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun div_result = 1000000000000ll;
589*4882a593Smuzhiyun do_div(div_result, total_w * total_h * refresh);
590*4882a593Smuzhiyun var->pixclock = (u32)div_result;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
pxa168fb_probe(struct platform_device * pdev)593*4882a593Smuzhiyun static int pxa168fb_probe(struct platform_device *pdev)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun struct pxa168fb_mach_info *mi;
596*4882a593Smuzhiyun struct fb_info *info = 0;
597*4882a593Smuzhiyun struct pxa168fb_info *fbi = 0;
598*4882a593Smuzhiyun struct resource *res;
599*4882a593Smuzhiyun struct clk *clk;
600*4882a593Smuzhiyun int irq, ret;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun mi = dev_get_platdata(&pdev->dev);
603*4882a593Smuzhiyun if (mi == NULL) {
604*4882a593Smuzhiyun dev_err(&pdev->dev, "no platform data defined\n");
605*4882a593Smuzhiyun return -EINVAL;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun clk = devm_clk_get(&pdev->dev, "LCDCLK");
609*4882a593Smuzhiyun if (IS_ERR(clk)) {
610*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to get LCDCLK");
611*4882a593Smuzhiyun return PTR_ERR(clk);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
615*4882a593Smuzhiyun if (res == NULL) {
616*4882a593Smuzhiyun dev_err(&pdev->dev, "no IO memory defined\n");
617*4882a593Smuzhiyun return -ENOENT;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
621*4882a593Smuzhiyun if (irq < 0) {
622*4882a593Smuzhiyun dev_err(&pdev->dev, "no IRQ defined\n");
623*4882a593Smuzhiyun return -ENOENT;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct pxa168fb_info), &pdev->dev);
627*4882a593Smuzhiyun if (info == NULL) {
628*4882a593Smuzhiyun return -ENOMEM;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /* Initialize private data */
632*4882a593Smuzhiyun fbi = info->par;
633*4882a593Smuzhiyun fbi->info = info;
634*4882a593Smuzhiyun fbi->clk = clk;
635*4882a593Smuzhiyun fbi->dev = info->dev = &pdev->dev;
636*4882a593Smuzhiyun fbi->panel_rbswap = mi->panel_rbswap;
637*4882a593Smuzhiyun fbi->is_blanked = 0;
638*4882a593Smuzhiyun fbi->active = mi->active;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /*
641*4882a593Smuzhiyun * Initialise static fb parameters.
642*4882a593Smuzhiyun */
643*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT | FBINFO_PARTIAL_PAN_OK |
644*4882a593Smuzhiyun FBINFO_HWACCEL_XPAN | FBINFO_HWACCEL_YPAN;
645*4882a593Smuzhiyun info->node = -1;
646*4882a593Smuzhiyun strlcpy(info->fix.id, mi->id, 16);
647*4882a593Smuzhiyun info->fix.type = FB_TYPE_PACKED_PIXELS;
648*4882a593Smuzhiyun info->fix.type_aux = 0;
649*4882a593Smuzhiyun info->fix.xpanstep = 0;
650*4882a593Smuzhiyun info->fix.ypanstep = 0;
651*4882a593Smuzhiyun info->fix.ywrapstep = 0;
652*4882a593Smuzhiyun info->fix.mmio_start = res->start;
653*4882a593Smuzhiyun info->fix.mmio_len = resource_size(res);
654*4882a593Smuzhiyun info->fix.accel = FB_ACCEL_NONE;
655*4882a593Smuzhiyun info->fbops = &pxa168fb_ops;
656*4882a593Smuzhiyun info->pseudo_palette = fbi->pseudo_palette;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /*
659*4882a593Smuzhiyun * Map LCD controller registers.
660*4882a593Smuzhiyun */
661*4882a593Smuzhiyun fbi->reg_base = devm_ioremap(&pdev->dev, res->start,
662*4882a593Smuzhiyun resource_size(res));
663*4882a593Smuzhiyun if (fbi->reg_base == NULL) {
664*4882a593Smuzhiyun ret = -ENOMEM;
665*4882a593Smuzhiyun goto failed_free_info;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /*
669*4882a593Smuzhiyun * Allocate framebuffer memory.
670*4882a593Smuzhiyun */
671*4882a593Smuzhiyun info->fix.smem_len = PAGE_ALIGN(DEFAULT_FB_SIZE);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun info->screen_base = dma_alloc_wc(fbi->dev, info->fix.smem_len,
674*4882a593Smuzhiyun &fbi->fb_start_dma, GFP_KERNEL);
675*4882a593Smuzhiyun if (info->screen_base == NULL) {
676*4882a593Smuzhiyun ret = -ENOMEM;
677*4882a593Smuzhiyun goto failed_free_info;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun info->fix.smem_start = (unsigned long)fbi->fb_start_dma;
681*4882a593Smuzhiyun set_graphics_start(info, 0, 0);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /*
684*4882a593Smuzhiyun * Set video mode according to platform data.
685*4882a593Smuzhiyun */
686*4882a593Smuzhiyun set_mode(fbi, &info->var, mi->modes, mi->pix_fmt, 1);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun fb_videomode_to_modelist(mi->modes, mi->num_modes, &info->modelist);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /*
691*4882a593Smuzhiyun * init video mode data.
692*4882a593Smuzhiyun */
693*4882a593Smuzhiyun pxa168fb_init_mode(info, mi);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /*
696*4882a593Smuzhiyun * Fill in sane defaults.
697*4882a593Smuzhiyun */
698*4882a593Smuzhiyun ret = pxa168fb_check_var(&info->var, info);
699*4882a593Smuzhiyun if (ret)
700*4882a593Smuzhiyun goto failed_free_fbmem;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /*
703*4882a593Smuzhiyun * enable controller clock
704*4882a593Smuzhiyun */
705*4882a593Smuzhiyun clk_prepare_enable(fbi->clk);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun pxa168fb_set_par(info);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /*
710*4882a593Smuzhiyun * Configure default register values.
711*4882a593Smuzhiyun */
712*4882a593Smuzhiyun writel(0, fbi->reg_base + LCD_SPU_BLANKCOLOR);
713*4882a593Smuzhiyun writel(mi->io_pin_allocation_mode, fbi->reg_base + SPU_IOPAD_CONTROL);
714*4882a593Smuzhiyun writel(0, fbi->reg_base + LCD_CFG_GRA_START_ADDR1);
715*4882a593Smuzhiyun writel(0, fbi->reg_base + LCD_SPU_GRA_OVSA_HPXL_VLN);
716*4882a593Smuzhiyun writel(0, fbi->reg_base + LCD_SPU_SRAM_PARA0);
717*4882a593Smuzhiyun writel(CFG_CSB_256x32(0x1)|CFG_CSB_256x24(0x1)|CFG_CSB_256x8(0x1),
718*4882a593Smuzhiyun fbi->reg_base + LCD_SPU_SRAM_PARA1);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /*
721*4882a593Smuzhiyun * Allocate color map.
722*4882a593Smuzhiyun */
723*4882a593Smuzhiyun if (fb_alloc_cmap(&info->cmap, 256, 0) < 0) {
724*4882a593Smuzhiyun ret = -ENOMEM;
725*4882a593Smuzhiyun goto failed_free_clk;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /*
729*4882a593Smuzhiyun * Register irq handler.
730*4882a593Smuzhiyun */
731*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, pxa168fb_handle_irq,
732*4882a593Smuzhiyun IRQF_SHARED, info->fix.id, fbi);
733*4882a593Smuzhiyun if (ret < 0) {
734*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to request IRQ\n");
735*4882a593Smuzhiyun ret = -ENXIO;
736*4882a593Smuzhiyun goto failed_free_cmap;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /*
740*4882a593Smuzhiyun * Enable GFX interrupt
741*4882a593Smuzhiyun */
742*4882a593Smuzhiyun writel(GRA_FRAME_IRQ0_ENA(0x1), fbi->reg_base + SPU_IRQ_ENA);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /*
745*4882a593Smuzhiyun * Register framebuffer.
746*4882a593Smuzhiyun */
747*4882a593Smuzhiyun ret = register_framebuffer(info);
748*4882a593Smuzhiyun if (ret < 0) {
749*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register pxa168-fb: %d\n", ret);
750*4882a593Smuzhiyun ret = -ENXIO;
751*4882a593Smuzhiyun goto failed_free_cmap;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun platform_set_drvdata(pdev, fbi);
755*4882a593Smuzhiyun return 0;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun failed_free_cmap:
758*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
759*4882a593Smuzhiyun failed_free_clk:
760*4882a593Smuzhiyun clk_disable_unprepare(fbi->clk);
761*4882a593Smuzhiyun failed_free_fbmem:
762*4882a593Smuzhiyun dma_free_wc(fbi->dev, info->fix.smem_len,
763*4882a593Smuzhiyun info->screen_base, fbi->fb_start_dma);
764*4882a593Smuzhiyun failed_free_info:
765*4882a593Smuzhiyun framebuffer_release(info);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun dev_err(&pdev->dev, "frame buffer device init failed with %d\n", ret);
768*4882a593Smuzhiyun return ret;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
pxa168fb_remove(struct platform_device * pdev)771*4882a593Smuzhiyun static int pxa168fb_remove(struct platform_device *pdev)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun struct pxa168fb_info *fbi = platform_get_drvdata(pdev);
774*4882a593Smuzhiyun struct fb_info *info;
775*4882a593Smuzhiyun unsigned int data;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (!fbi)
778*4882a593Smuzhiyun return 0;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* disable DMA transfer */
781*4882a593Smuzhiyun data = readl(fbi->reg_base + LCD_SPU_DMA_CTRL0);
782*4882a593Smuzhiyun data &= ~CFG_GRA_ENA_MASK;
783*4882a593Smuzhiyun writel(data, fbi->reg_base + LCD_SPU_DMA_CTRL0);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun info = fbi->info;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun unregister_framebuffer(info);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun writel(GRA_FRAME_IRQ0_ENA(0x0), fbi->reg_base + SPU_IRQ_ENA);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun if (info->cmap.len)
792*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun dma_free_wc(fbi->dev, info->fix.smem_len,
795*4882a593Smuzhiyun info->screen_base, info->fix.smem_start);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun clk_disable_unprepare(fbi->clk);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun framebuffer_release(info);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun return 0;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun static struct platform_driver pxa168fb_driver = {
805*4882a593Smuzhiyun .driver = {
806*4882a593Smuzhiyun .name = "pxa168-fb",
807*4882a593Smuzhiyun },
808*4882a593Smuzhiyun .probe = pxa168fb_probe,
809*4882a593Smuzhiyun .remove = pxa168fb_remove,
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun module_platform_driver(pxa168fb_driver);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun MODULE_AUTHOR("Lennert Buytenhek <buytenh@marvell.com> "
815*4882a593Smuzhiyun "Green Wan <gwan@marvell.com>");
816*4882a593Smuzhiyun MODULE_DESCRIPTION("Framebuffer driver for PXA168/910");
817*4882a593Smuzhiyun MODULE_LICENSE("GPL");
818