1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * linux/drivers/video/pm3fb.c -- 3DLabs Permedia3 frame buffer device
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2001 Romain Dolbeau <romain@dolbeau.org>.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Ported to 2.6 kernel on 1 May 2007 by Krzysztof Helt <krzysztof.h1@wp.pl>
7*4882a593Smuzhiyun * based on pm2fb.c
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on code written by:
10*4882a593Smuzhiyun * Sven Luther, <luther@dpt-info.u-strasbg.fr>
11*4882a593Smuzhiyun * Alan Hourihane, <alanh@fairlite.demon.co.uk>
12*4882a593Smuzhiyun * Russell King, <rmk@arm.linux.org.uk>
13*4882a593Smuzhiyun * Based on linux/drivers/video/skeletonfb.c:
14*4882a593Smuzhiyun * Copyright (C) 1997 Geert Uytterhoeven
15*4882a593Smuzhiyun * Based on linux/driver/video/pm2fb.c:
16*4882a593Smuzhiyun * Copyright (C) 1998-1999 Ilario Nardinocchi (nardinoc@CS.UniBO.IT)
17*4882a593Smuzhiyun * Copyright (C) 1999 Jakub Jelinek (jakub@redhat.com)
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
20*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive for
21*4882a593Smuzhiyun * more details.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/module.h>
26*4882a593Smuzhiyun #include <linux/kernel.h>
27*4882a593Smuzhiyun #include <linux/errno.h>
28*4882a593Smuzhiyun #include <linux/string.h>
29*4882a593Smuzhiyun #include <linux/mm.h>
30*4882a593Smuzhiyun #include <linux/slab.h>
31*4882a593Smuzhiyun #include <linux/delay.h>
32*4882a593Smuzhiyun #include <linux/fb.h>
33*4882a593Smuzhiyun #include <linux/init.h>
34*4882a593Smuzhiyun #include <linux/pci.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <video/pm3fb.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #if !defined(CONFIG_PCI)
39*4882a593Smuzhiyun #error "Only generic PCI cards supported."
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #undef PM3FB_MASTER_DEBUG
43*4882a593Smuzhiyun #ifdef PM3FB_MASTER_DEBUG
44*4882a593Smuzhiyun #define DPRINTK(a, b...) \
45*4882a593Smuzhiyun printk(KERN_DEBUG "pm3fb: %s: " a, __func__ , ## b)
46*4882a593Smuzhiyun #else
47*4882a593Smuzhiyun #define DPRINTK(a, b...) no_printk(a, ##b)
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define PM3_PIXMAP_SIZE (2048 * 4)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun * Driver data
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun static int hwcursor = 1;
56*4882a593Smuzhiyun static char *mode_option;
57*4882a593Smuzhiyun static bool noaccel;
58*4882a593Smuzhiyun static bool nomtrr;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * This structure defines the hardware state of the graphics card. Normally
62*4882a593Smuzhiyun * you place this in a header file in linux/include/video. This file usually
63*4882a593Smuzhiyun * also includes register information. That allows other driver subsystems
64*4882a593Smuzhiyun * and userland applications the ability to use the same header file to
65*4882a593Smuzhiyun * avoid duplicate work and easy porting of software.
66*4882a593Smuzhiyun */
67*4882a593Smuzhiyun struct pm3_par {
68*4882a593Smuzhiyun unsigned char __iomem *v_regs;/* virtual address of p_regs */
69*4882a593Smuzhiyun u32 video; /* video flags before blanking */
70*4882a593Smuzhiyun u32 base; /* screen base in 128 bits unit */
71*4882a593Smuzhiyun u32 palette[16];
72*4882a593Smuzhiyun int wc_cookie;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * Here we define the default structs fb_fix_screeninfo and fb_var_screeninfo
77*4882a593Smuzhiyun * if we don't use modedb. If we do use modedb see pm3fb_init how to use it
78*4882a593Smuzhiyun * to get a fb_var_screeninfo. Otherwise define a default var as well.
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun static struct fb_fix_screeninfo pm3fb_fix = {
81*4882a593Smuzhiyun .id = "Permedia3",
82*4882a593Smuzhiyun .type = FB_TYPE_PACKED_PIXELS,
83*4882a593Smuzhiyun .visual = FB_VISUAL_PSEUDOCOLOR,
84*4882a593Smuzhiyun .xpanstep = 1,
85*4882a593Smuzhiyun .ypanstep = 1,
86*4882a593Smuzhiyun .ywrapstep = 0,
87*4882a593Smuzhiyun .accel = FB_ACCEL_3DLABS_PERMEDIA3,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * Utility functions
92*4882a593Smuzhiyun */
93*4882a593Smuzhiyun
PM3_READ_REG(struct pm3_par * par,s32 off)94*4882a593Smuzhiyun static inline u32 PM3_READ_REG(struct pm3_par *par, s32 off)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun return fb_readl(par->v_regs + off);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
PM3_WRITE_REG(struct pm3_par * par,s32 off,u32 v)99*4882a593Smuzhiyun static inline void PM3_WRITE_REG(struct pm3_par *par, s32 off, u32 v)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun fb_writel(v, par->v_regs + off);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
PM3_WAIT(struct pm3_par * par,u32 n)104*4882a593Smuzhiyun static inline void PM3_WAIT(struct pm3_par *par, u32 n)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun while (PM3_READ_REG(par, PM3InFIFOSpace) < n)
107*4882a593Smuzhiyun cpu_relax();
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
PM3_WRITE_DAC_REG(struct pm3_par * par,unsigned r,u8 v)110*4882a593Smuzhiyun static inline void PM3_WRITE_DAC_REG(struct pm3_par *par, unsigned r, u8 v)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun PM3_WAIT(par, 3);
113*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RD_IndexHigh, (r >> 8) & 0xff);
114*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RD_IndexLow, r & 0xff);
115*4882a593Smuzhiyun wmb();
116*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RD_IndexedData, v);
117*4882a593Smuzhiyun wmb();
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
pm3fb_set_color(struct pm3_par * par,unsigned char regno,unsigned char r,unsigned char g,unsigned char b)120*4882a593Smuzhiyun static inline void pm3fb_set_color(struct pm3_par *par, unsigned char regno,
121*4882a593Smuzhiyun unsigned char r, unsigned char g, unsigned char b)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun PM3_WAIT(par, 4);
124*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RD_PaletteWriteAddress, regno);
125*4882a593Smuzhiyun wmb();
126*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RD_PaletteData, r);
127*4882a593Smuzhiyun wmb();
128*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RD_PaletteData, g);
129*4882a593Smuzhiyun wmb();
130*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RD_PaletteData, b);
131*4882a593Smuzhiyun wmb();
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
pm3fb_clear_colormap(struct pm3_par * par,unsigned char r,unsigned char g,unsigned char b)134*4882a593Smuzhiyun static void pm3fb_clear_colormap(struct pm3_par *par,
135*4882a593Smuzhiyun unsigned char r, unsigned char g, unsigned char b)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun int i;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun for (i = 0; i < 256 ; i++)
140*4882a593Smuzhiyun pm3fb_set_color(par, i, r, g, b);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Calculating various clock parameters */
pm3fb_calculate_clock(unsigned long reqclock,unsigned char * prescale,unsigned char * feedback,unsigned char * postscale)145*4882a593Smuzhiyun static void pm3fb_calculate_clock(unsigned long reqclock,
146*4882a593Smuzhiyun unsigned char *prescale,
147*4882a593Smuzhiyun unsigned char *feedback,
148*4882a593Smuzhiyun unsigned char *postscale)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun int f, pre, post;
151*4882a593Smuzhiyun unsigned long freq;
152*4882a593Smuzhiyun long freqerr = 1000;
153*4882a593Smuzhiyun long currerr;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun for (f = 1; f < 256; f++) {
156*4882a593Smuzhiyun for (pre = 1; pre < 256; pre++) {
157*4882a593Smuzhiyun for (post = 0; post < 5; post++) {
158*4882a593Smuzhiyun freq = ((2*PM3_REF_CLOCK * f) >> post) / pre;
159*4882a593Smuzhiyun currerr = (reqclock > freq)
160*4882a593Smuzhiyun ? reqclock - freq
161*4882a593Smuzhiyun : freq - reqclock;
162*4882a593Smuzhiyun if (currerr < freqerr) {
163*4882a593Smuzhiyun freqerr = currerr;
164*4882a593Smuzhiyun *feedback = f;
165*4882a593Smuzhiyun *prescale = pre;
166*4882a593Smuzhiyun *postscale = post;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
pm3fb_depth(const struct fb_var_screeninfo * var)173*4882a593Smuzhiyun static inline int pm3fb_depth(const struct fb_var_screeninfo *var)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun if (var->bits_per_pixel == 16)
176*4882a593Smuzhiyun return var->red.length + var->green.length
177*4882a593Smuzhiyun + var->blue.length;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return var->bits_per_pixel;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
pm3fb_shift_bpp(unsigned bpp,int v)182*4882a593Smuzhiyun static inline int pm3fb_shift_bpp(unsigned bpp, int v)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun switch (bpp) {
185*4882a593Smuzhiyun case 8:
186*4882a593Smuzhiyun return (v >> 4);
187*4882a593Smuzhiyun case 16:
188*4882a593Smuzhiyun return (v >> 3);
189*4882a593Smuzhiyun case 32:
190*4882a593Smuzhiyun return (v >> 2);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun DPRINTK("Unsupported depth %u\n", bpp);
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* acceleration */
pm3fb_sync(struct fb_info * info)197*4882a593Smuzhiyun static int pm3fb_sync(struct fb_info *info)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct pm3_par *par = info->par;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun PM3_WAIT(par, 2);
202*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FilterMode, PM3FilterModeSync);
203*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Sync, 0);
204*4882a593Smuzhiyun mb();
205*4882a593Smuzhiyun do {
206*4882a593Smuzhiyun while ((PM3_READ_REG(par, PM3OutFIFOWords)) == 0)
207*4882a593Smuzhiyun cpu_relax();
208*4882a593Smuzhiyun } while ((PM3_READ_REG(par, PM3OutputFifo)) != PM3Sync_Tag);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
pm3fb_init_engine(struct fb_info * info)213*4882a593Smuzhiyun static void pm3fb_init_engine(struct fb_info *info)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct pm3_par *par = info->par;
216*4882a593Smuzhiyun const u32 width = (info->var.xres_virtual + 7) & ~7;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun PM3_WAIT(par, 50);
219*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FilterMode, PM3FilterModeSync);
220*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3StatisticMode, 0x0);
221*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3DeltaMode, 0x0);
222*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RasterizerMode, 0x0);
223*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ScissorMode, 0x0);
224*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3LineStippleMode, 0x0);
225*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3AreaStippleMode, 0x0);
226*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3GIDMode, 0x0);
227*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3DepthMode, 0x0);
228*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3StencilMode, 0x0);
229*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3StencilData, 0x0);
230*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ColorDDAMode, 0x0);
231*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3TextureCoordMode, 0x0);
232*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3TextureIndexMode0, 0x0);
233*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3TextureIndexMode1, 0x0);
234*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3TextureReadMode, 0x0);
235*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3LUTMode, 0x0);
236*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3TextureFilterMode, 0x0);
237*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3TextureCompositeMode, 0x0);
238*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3TextureApplicationMode, 0x0);
239*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3TextureCompositeColorMode1, 0x0);
240*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3TextureCompositeAlphaMode1, 0x0);
241*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3TextureCompositeColorMode0, 0x0);
242*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3TextureCompositeAlphaMode0, 0x0);
243*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FogMode, 0x0);
244*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ChromaTestMode, 0x0);
245*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3AlphaTestMode, 0x0);
246*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3AntialiasMode, 0x0);
247*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3YUVMode, 0x0);
248*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3AlphaBlendColorMode, 0x0);
249*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3AlphaBlendAlphaMode, 0x0);
250*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3DitherMode, 0x0);
251*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3LogicalOpMode, 0x0);
252*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RouterMode, 0x0);
253*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Window, 0x0);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Config2D, 0x0);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3SpanColorMask, 0xffffffff);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3XBias, 0x0);
260*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3YBias, 0x0);
261*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3DeltaControl, 0x0);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3BitMaskPattern, 0xffffffff);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBDestReadEnables,
266*4882a593Smuzhiyun PM3FBDestReadEnables_E(0xff) |
267*4882a593Smuzhiyun PM3FBDestReadEnables_R(0xff) |
268*4882a593Smuzhiyun PM3FBDestReadEnables_ReferenceAlpha(0xff));
269*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBDestReadBufferAddr0, 0x0);
270*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBDestReadBufferOffset0, 0x0);
271*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBDestReadBufferWidth0,
272*4882a593Smuzhiyun PM3FBDestReadBufferWidth_Width(width));
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBDestReadMode,
275*4882a593Smuzhiyun PM3FBDestReadMode_ReadEnable |
276*4882a593Smuzhiyun PM3FBDestReadMode_Enable0);
277*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBSourceReadBufferAddr, 0x0);
278*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBSourceReadBufferOffset, 0x0);
279*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBSourceReadBufferWidth,
280*4882a593Smuzhiyun PM3FBSourceReadBufferWidth_Width(width));
281*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBSourceReadMode,
282*4882a593Smuzhiyun PM3FBSourceReadMode_Blocking |
283*4882a593Smuzhiyun PM3FBSourceReadMode_ReadEnable);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun PM3_WAIT(par, 2);
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun /* invert bits in bitmask */
288*4882a593Smuzhiyun unsigned long rm = 1 | (3 << 7);
289*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
290*4882a593Smuzhiyun case 8:
291*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3PixelSize,
292*4882a593Smuzhiyun PM3PixelSize_GLOBAL_8BIT);
293*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
294*4882a593Smuzhiyun rm |= 3 << 15;
295*4882a593Smuzhiyun #endif
296*4882a593Smuzhiyun break;
297*4882a593Smuzhiyun case 16:
298*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3PixelSize,
299*4882a593Smuzhiyun PM3PixelSize_GLOBAL_16BIT);
300*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
301*4882a593Smuzhiyun rm |= 2 << 15;
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case 32:
305*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3PixelSize,
306*4882a593Smuzhiyun PM3PixelSize_GLOBAL_32BIT);
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun default:
309*4882a593Smuzhiyun DPRINTK("Unsupported depth %d\n",
310*4882a593Smuzhiyun info->var.bits_per_pixel);
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RasterizerMode, rm);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun PM3_WAIT(par, 20);
317*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBSoftwareWriteMask, 0xffffffff);
318*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBHardwareWriteMask, 0xffffffff);
319*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBWriteMode,
320*4882a593Smuzhiyun PM3FBWriteMode_WriteEnable |
321*4882a593Smuzhiyun PM3FBWriteMode_OpaqueSpan |
322*4882a593Smuzhiyun PM3FBWriteMode_Enable0);
323*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBWriteBufferAddr0, 0x0);
324*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBWriteBufferOffset0, 0x0);
325*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBWriteBufferWidth0,
326*4882a593Smuzhiyun PM3FBWriteBufferWidth_Width(width));
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3SizeOfFramebuffer, 0x0);
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun /* size in lines of FB */
331*4882a593Smuzhiyun unsigned long sofb = info->screen_size /
332*4882a593Smuzhiyun info->fix.line_length;
333*4882a593Smuzhiyun if (sofb > 4095)
334*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3SizeOfFramebuffer, 4095);
335*4882a593Smuzhiyun else
336*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3SizeOfFramebuffer, sofb);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
339*4882a593Smuzhiyun case 8:
340*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3DitherMode,
341*4882a593Smuzhiyun (1 << 10) | (2 << 3));
342*4882a593Smuzhiyun break;
343*4882a593Smuzhiyun case 16:
344*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3DitherMode,
345*4882a593Smuzhiyun (1 << 10) | (1 << 3));
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun case 32:
348*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3DitherMode,
349*4882a593Smuzhiyun (1 << 10) | (0 << 3));
350*4882a593Smuzhiyun break;
351*4882a593Smuzhiyun default:
352*4882a593Smuzhiyun DPRINTK("Unsupported depth %d\n",
353*4882a593Smuzhiyun info->var.bits_per_pixel);
354*4882a593Smuzhiyun break;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3dXDom, 0x0);
359*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3dXSub, 0x0);
360*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3dY, 1 << 16);
361*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3StartXDom, 0x0);
362*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3StartXSub, 0x0);
363*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3StartY, 0x0);
364*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Count, 0x0);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* Disable LocalBuffer. better safe than sorry */
367*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3LBDestReadMode, 0x0);
368*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3LBDestReadEnables, 0x0);
369*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3LBSourceReadMode, 0x0);
370*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3LBWriteMode, 0x0);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun pm3fb_sync(info);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
pm3fb_fillrect(struct fb_info * info,const struct fb_fillrect * region)375*4882a593Smuzhiyun static void pm3fb_fillrect(struct fb_info *info,
376*4882a593Smuzhiyun const struct fb_fillrect *region)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct pm3_par *par = info->par;
379*4882a593Smuzhiyun struct fb_fillrect modded;
380*4882a593Smuzhiyun int vxres, vyres;
381*4882a593Smuzhiyun int rop;
382*4882a593Smuzhiyun u32 color = (info->fix.visual == FB_VISUAL_TRUECOLOR) ?
383*4882a593Smuzhiyun ((u32 *)info->pseudo_palette)[region->color] : region->color;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (info->state != FBINFO_STATE_RUNNING)
386*4882a593Smuzhiyun return;
387*4882a593Smuzhiyun if (info->flags & FBINFO_HWACCEL_DISABLED) {
388*4882a593Smuzhiyun cfb_fillrect(info, region);
389*4882a593Smuzhiyun return;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun if (region->rop == ROP_COPY )
392*4882a593Smuzhiyun rop = PM3Config2D_ForegroundROP(0x3); /* GXcopy */
393*4882a593Smuzhiyun else
394*4882a593Smuzhiyun rop = PM3Config2D_ForegroundROP(0x6) | /* GXxor */
395*4882a593Smuzhiyun PM3Config2D_FBDestReadEnable;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun vxres = info->var.xres_virtual;
398*4882a593Smuzhiyun vyres = info->var.yres_virtual;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun memcpy(&modded, region, sizeof(struct fb_fillrect));
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (!modded.width || !modded.height ||
403*4882a593Smuzhiyun modded.dx >= vxres || modded.dy >= vyres)
404*4882a593Smuzhiyun return;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (modded.dx + modded.width > vxres)
407*4882a593Smuzhiyun modded.width = vxres - modded.dx;
408*4882a593Smuzhiyun if (modded.dy + modded.height > vyres)
409*4882a593Smuzhiyun modded.height = vyres - modded.dy;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if (info->var.bits_per_pixel == 8)
412*4882a593Smuzhiyun color |= color << 8;
413*4882a593Smuzhiyun if (info->var.bits_per_pixel <= 16)
414*4882a593Smuzhiyun color |= color << 16;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun PM3_WAIT(par, 4);
417*4882a593Smuzhiyun /* ROP Ox3 is GXcopy */
418*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Config2D,
419*4882a593Smuzhiyun PM3Config2D_UseConstantSource |
420*4882a593Smuzhiyun PM3Config2D_ForegroundROPEnable |
421*4882a593Smuzhiyun rop |
422*4882a593Smuzhiyun PM3Config2D_FBWriteEnable);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ForegroundColor, color);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RectanglePosition,
427*4882a593Smuzhiyun PM3RectanglePosition_XOffset(modded.dx) |
428*4882a593Smuzhiyun PM3RectanglePosition_YOffset(modded.dy));
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Render2D,
431*4882a593Smuzhiyun PM3Render2D_XPositive |
432*4882a593Smuzhiyun PM3Render2D_YPositive |
433*4882a593Smuzhiyun PM3Render2D_Operation_Normal |
434*4882a593Smuzhiyun PM3Render2D_SpanOperation |
435*4882a593Smuzhiyun PM3Render2D_Width(modded.width) |
436*4882a593Smuzhiyun PM3Render2D_Height(modded.height));
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
pm3fb_copyarea(struct fb_info * info,const struct fb_copyarea * area)439*4882a593Smuzhiyun static void pm3fb_copyarea(struct fb_info *info,
440*4882a593Smuzhiyun const struct fb_copyarea *area)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun struct pm3_par *par = info->par;
443*4882a593Smuzhiyun struct fb_copyarea modded;
444*4882a593Smuzhiyun u32 vxres, vyres;
445*4882a593Smuzhiyun int x_align, o_x, o_y;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (info->state != FBINFO_STATE_RUNNING)
448*4882a593Smuzhiyun return;
449*4882a593Smuzhiyun if (info->flags & FBINFO_HWACCEL_DISABLED) {
450*4882a593Smuzhiyun cfb_copyarea(info, area);
451*4882a593Smuzhiyun return;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun memcpy(&modded, area, sizeof(struct fb_copyarea));
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun vxres = info->var.xres_virtual;
457*4882a593Smuzhiyun vyres = info->var.yres_virtual;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (!modded.width || !modded.height ||
460*4882a593Smuzhiyun modded.sx >= vxres || modded.sy >= vyres ||
461*4882a593Smuzhiyun modded.dx >= vxres || modded.dy >= vyres)
462*4882a593Smuzhiyun return;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (modded.sx + modded.width > vxres)
465*4882a593Smuzhiyun modded.width = vxres - modded.sx;
466*4882a593Smuzhiyun if (modded.dx + modded.width > vxres)
467*4882a593Smuzhiyun modded.width = vxres - modded.dx;
468*4882a593Smuzhiyun if (modded.sy + modded.height > vyres)
469*4882a593Smuzhiyun modded.height = vyres - modded.sy;
470*4882a593Smuzhiyun if (modded.dy + modded.height > vyres)
471*4882a593Smuzhiyun modded.height = vyres - modded.dy;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun o_x = modded.sx - modded.dx; /*(sx > dx ) ? (sx - dx) : (dx - sx); */
474*4882a593Smuzhiyun o_y = modded.sy - modded.dy; /*(sy > dy ) ? (sy - dy) : (dy - sy); */
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun x_align = (modded.sx & 0x1f);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun PM3_WAIT(par, 6);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Config2D,
481*4882a593Smuzhiyun PM3Config2D_UserScissorEnable |
482*4882a593Smuzhiyun PM3Config2D_ForegroundROPEnable |
483*4882a593Smuzhiyun PM3Config2D_Blocking |
484*4882a593Smuzhiyun PM3Config2D_ForegroundROP(0x3) | /* Ox3 is GXcopy */
485*4882a593Smuzhiyun PM3Config2D_FBWriteEnable);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ScissorMinXY,
488*4882a593Smuzhiyun ((modded.dy & 0x0fff) << 16) | (modded.dx & 0x0fff));
489*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ScissorMaxXY,
490*4882a593Smuzhiyun (((modded.dy + modded.height) & 0x0fff) << 16) |
491*4882a593Smuzhiyun ((modded.dx + modded.width) & 0x0fff));
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FBSourceReadBufferOffset,
494*4882a593Smuzhiyun PM3FBSourceReadBufferOffset_XOffset(o_x) |
495*4882a593Smuzhiyun PM3FBSourceReadBufferOffset_YOffset(o_y));
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RectanglePosition,
498*4882a593Smuzhiyun PM3RectanglePosition_XOffset(modded.dx - x_align) |
499*4882a593Smuzhiyun PM3RectanglePosition_YOffset(modded.dy));
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Render2D,
502*4882a593Smuzhiyun ((modded.sx > modded.dx) ? PM3Render2D_XPositive : 0) |
503*4882a593Smuzhiyun ((modded.sy > modded.dy) ? PM3Render2D_YPositive : 0) |
504*4882a593Smuzhiyun PM3Render2D_Operation_Normal |
505*4882a593Smuzhiyun PM3Render2D_SpanOperation |
506*4882a593Smuzhiyun PM3Render2D_FBSourceReadEnable |
507*4882a593Smuzhiyun PM3Render2D_Width(modded.width + x_align) |
508*4882a593Smuzhiyun PM3Render2D_Height(modded.height));
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
pm3fb_imageblit(struct fb_info * info,const struct fb_image * image)511*4882a593Smuzhiyun static void pm3fb_imageblit(struct fb_info *info, const struct fb_image *image)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun struct pm3_par *par = info->par;
514*4882a593Smuzhiyun u32 height = image->height;
515*4882a593Smuzhiyun u32 fgx, bgx;
516*4882a593Smuzhiyun const u32 *src = (const u32 *)image->data;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun if (info->state != FBINFO_STATE_RUNNING)
519*4882a593Smuzhiyun return;
520*4882a593Smuzhiyun if (info->flags & FBINFO_HWACCEL_DISABLED) {
521*4882a593Smuzhiyun cfb_imageblit(info, image);
522*4882a593Smuzhiyun return;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun switch (info->fix.visual) {
525*4882a593Smuzhiyun case FB_VISUAL_PSEUDOCOLOR:
526*4882a593Smuzhiyun fgx = image->fg_color;
527*4882a593Smuzhiyun bgx = image->bg_color;
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun case FB_VISUAL_TRUECOLOR:
530*4882a593Smuzhiyun default:
531*4882a593Smuzhiyun fgx = par->palette[image->fg_color];
532*4882a593Smuzhiyun bgx = par->palette[image->bg_color];
533*4882a593Smuzhiyun break;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun if (image->depth != 1) {
536*4882a593Smuzhiyun cfb_imageblit(info, image);
537*4882a593Smuzhiyun return;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (info->var.bits_per_pixel == 8) {
541*4882a593Smuzhiyun fgx |= fgx << 8;
542*4882a593Smuzhiyun bgx |= bgx << 8;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun if (info->var.bits_per_pixel <= 16) {
545*4882a593Smuzhiyun fgx |= fgx << 16;
546*4882a593Smuzhiyun bgx |= bgx << 16;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun PM3_WAIT(par, 7);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ForegroundColor, fgx);
552*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3BackgroundColor, bgx);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* ROP Ox3 is GXcopy */
555*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Config2D,
556*4882a593Smuzhiyun PM3Config2D_UserScissorEnable |
557*4882a593Smuzhiyun PM3Config2D_UseConstantSource |
558*4882a593Smuzhiyun PM3Config2D_ForegroundROPEnable |
559*4882a593Smuzhiyun PM3Config2D_ForegroundROP(0x3) |
560*4882a593Smuzhiyun PM3Config2D_OpaqueSpan |
561*4882a593Smuzhiyun PM3Config2D_FBWriteEnable);
562*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ScissorMinXY,
563*4882a593Smuzhiyun ((image->dy & 0x0fff) << 16) | (image->dx & 0x0fff));
564*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ScissorMaxXY,
565*4882a593Smuzhiyun (((image->dy + image->height) & 0x0fff) << 16) |
566*4882a593Smuzhiyun ((image->dx + image->width) & 0x0fff));
567*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3RectanglePosition,
568*4882a593Smuzhiyun PM3RectanglePosition_XOffset(image->dx) |
569*4882a593Smuzhiyun PM3RectanglePosition_YOffset(image->dy));
570*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Render2D,
571*4882a593Smuzhiyun PM3Render2D_XPositive |
572*4882a593Smuzhiyun PM3Render2D_YPositive |
573*4882a593Smuzhiyun PM3Render2D_Operation_SyncOnBitMask |
574*4882a593Smuzhiyun PM3Render2D_SpanOperation |
575*4882a593Smuzhiyun PM3Render2D_Width(image->width) |
576*4882a593Smuzhiyun PM3Render2D_Height(image->height));
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun while (height--) {
580*4882a593Smuzhiyun int width = ((image->width + 7) >> 3)
581*4882a593Smuzhiyun + info->pixmap.scan_align - 1;
582*4882a593Smuzhiyun width >>= 2;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun while (width >= PM3_FIFO_SIZE) {
585*4882a593Smuzhiyun int i = PM3_FIFO_SIZE - 1;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun PM3_WAIT(par, PM3_FIFO_SIZE);
588*4882a593Smuzhiyun while (i--) {
589*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3BitMaskPattern, *src);
590*4882a593Smuzhiyun src++;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun width -= PM3_FIFO_SIZE - 1;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun PM3_WAIT(par, width + 1);
596*4882a593Smuzhiyun while (width--) {
597*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3BitMaskPattern, *src);
598*4882a593Smuzhiyun src++;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun /* end of acceleration functions */
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun * Hardware Cursor support.
606*4882a593Smuzhiyun */
607*4882a593Smuzhiyun static const u8 cursor_bits_lookup[16] = {
608*4882a593Smuzhiyun 0x00, 0x40, 0x10, 0x50, 0x04, 0x44, 0x14, 0x54,
609*4882a593Smuzhiyun 0x01, 0x41, 0x11, 0x51, 0x05, 0x45, 0x15, 0x55
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun
pm3fb_cursor(struct fb_info * info,struct fb_cursor * cursor)612*4882a593Smuzhiyun static int pm3fb_cursor(struct fb_info *info, struct fb_cursor *cursor)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun struct pm3_par *par = info->par;
615*4882a593Smuzhiyun u8 mode;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (!hwcursor)
618*4882a593Smuzhiyun return -EINVAL; /* just to force soft_cursor() call */
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* Too large of a cursor or wrong bpp :-( */
621*4882a593Smuzhiyun if (cursor->image.width > 64 ||
622*4882a593Smuzhiyun cursor->image.height > 64 ||
623*4882a593Smuzhiyun cursor->image.depth > 1)
624*4882a593Smuzhiyun return -EINVAL;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun mode = PM3RD_CursorMode_TYPE_X;
627*4882a593Smuzhiyun if (cursor->enable)
628*4882a593Smuzhiyun mode |= PM3RD_CursorMode_CURSOR_ENABLE;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorMode, mode);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /*
633*4882a593Smuzhiyun * If the cursor is not be changed this means either we want the
634*4882a593Smuzhiyun * current cursor state (if enable is set) or we want to query what
635*4882a593Smuzhiyun * we can do with the cursor (if enable is not set)
636*4882a593Smuzhiyun */
637*4882a593Smuzhiyun if (!cursor->set)
638*4882a593Smuzhiyun return 0;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun if (cursor->set & FB_CUR_SETPOS) {
641*4882a593Smuzhiyun int x = cursor->image.dx - info->var.xoffset;
642*4882a593Smuzhiyun int y = cursor->image.dy - info->var.yoffset;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorXLow, x & 0xff);
645*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorXHigh, (x >> 8) & 0xf);
646*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorYLow, y & 0xff);
647*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorYHigh, (y >> 8) & 0xf);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (cursor->set & FB_CUR_SETHOT) {
651*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorHotSpotX,
652*4882a593Smuzhiyun cursor->hot.x & 0x3f);
653*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorHotSpotY,
654*4882a593Smuzhiyun cursor->hot.y & 0x3f);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (cursor->set & FB_CUR_SETCMAP) {
658*4882a593Smuzhiyun u32 fg_idx = cursor->image.fg_color;
659*4882a593Smuzhiyun u32 bg_idx = cursor->image.bg_color;
660*4882a593Smuzhiyun struct fb_cmap cmap = info->cmap;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* the X11 driver says one should use these color registers */
663*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(39),
664*4882a593Smuzhiyun cmap.red[fg_idx] >> 8 );
665*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(40),
666*4882a593Smuzhiyun cmap.green[fg_idx] >> 8 );
667*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(41),
668*4882a593Smuzhiyun cmap.blue[fg_idx] >> 8 );
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(42),
671*4882a593Smuzhiyun cmap.red[bg_idx] >> 8 );
672*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(43),
673*4882a593Smuzhiyun cmap.green[bg_idx] >> 8 );
674*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(44),
675*4882a593Smuzhiyun cmap.blue[bg_idx] >> 8 );
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (cursor->set & (FB_CUR_SETSHAPE | FB_CUR_SETIMAGE)) {
679*4882a593Smuzhiyun u8 *bitmap = (u8 *)cursor->image.data;
680*4882a593Smuzhiyun u8 *mask = (u8 *)cursor->mask;
681*4882a593Smuzhiyun int i;
682*4882a593Smuzhiyun int pos = PM3RD_CursorPattern(0);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun for (i = 0; i < cursor->image.height; i++) {
685*4882a593Smuzhiyun int j = (cursor->image.width + 7) >> 3;
686*4882a593Smuzhiyun int k = 8 - j;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun for (; j > 0; j--) {
689*4882a593Smuzhiyun u8 data = *bitmap ^ *mask;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if (cursor->rop == ROP_COPY)
692*4882a593Smuzhiyun data = *mask & *bitmap;
693*4882a593Smuzhiyun /* Upper 4 bits of bitmap data */
694*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, pos++,
695*4882a593Smuzhiyun cursor_bits_lookup[data >> 4] |
696*4882a593Smuzhiyun (cursor_bits_lookup[*mask >> 4] << 1));
697*4882a593Smuzhiyun /* Lower 4 bits of bitmap */
698*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, pos++,
699*4882a593Smuzhiyun cursor_bits_lookup[data & 0xf] |
700*4882a593Smuzhiyun (cursor_bits_lookup[*mask & 0xf] << 1));
701*4882a593Smuzhiyun bitmap++;
702*4882a593Smuzhiyun mask++;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun for (; k > 0; k--) {
705*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, pos++, 0);
706*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, pos++, 0);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun while (pos < PM3RD_CursorPattern(1024))
710*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, pos++, 0);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun return 0;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* write the mode to registers */
pm3fb_write_mode(struct fb_info * info)716*4882a593Smuzhiyun static void pm3fb_write_mode(struct fb_info *info)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun struct pm3_par *par = info->par;
719*4882a593Smuzhiyun char tempsync = 0x00;
720*4882a593Smuzhiyun char tempmisc = 0x00;
721*4882a593Smuzhiyun const u32 hsstart = info->var.right_margin;
722*4882a593Smuzhiyun const u32 hsend = hsstart + info->var.hsync_len;
723*4882a593Smuzhiyun const u32 hbend = hsend + info->var.left_margin;
724*4882a593Smuzhiyun const u32 xres = (info->var.xres + 31) & ~31;
725*4882a593Smuzhiyun const u32 htotal = xres + hbend;
726*4882a593Smuzhiyun const u32 vsstart = info->var.lower_margin;
727*4882a593Smuzhiyun const u32 vsend = vsstart + info->var.vsync_len;
728*4882a593Smuzhiyun const u32 vbend = vsend + info->var.upper_margin;
729*4882a593Smuzhiyun const u32 vtotal = info->var.yres + vbend;
730*4882a593Smuzhiyun const u32 width = (info->var.xres_virtual + 7) & ~7;
731*4882a593Smuzhiyun const unsigned bpp = info->var.bits_per_pixel;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun PM3_WAIT(par, 20);
734*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3MemBypassWriteMask, 0xffffffff);
735*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Aperture0, 0x00000000);
736*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3Aperture1, 0x00000000);
737*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3FIFODis, 0x00000007);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3HTotal,
740*4882a593Smuzhiyun pm3fb_shift_bpp(bpp, htotal - 1));
741*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3HsEnd,
742*4882a593Smuzhiyun pm3fb_shift_bpp(bpp, hsend));
743*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3HsStart,
744*4882a593Smuzhiyun pm3fb_shift_bpp(bpp, hsstart));
745*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3HbEnd,
746*4882a593Smuzhiyun pm3fb_shift_bpp(bpp, hbend));
747*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3HgEnd,
748*4882a593Smuzhiyun pm3fb_shift_bpp(bpp, hbend));
749*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ScreenStride,
750*4882a593Smuzhiyun pm3fb_shift_bpp(bpp, width));
751*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3VTotal, vtotal - 1);
752*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3VsEnd, vsend - 1);
753*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3VsStart, vsstart - 1);
754*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3VbEnd, vbend);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun switch (bpp) {
757*4882a593Smuzhiyun case 8:
758*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ByAperture1Mode,
759*4882a593Smuzhiyun PM3ByApertureMode_PIXELSIZE_8BIT);
760*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ByAperture2Mode,
761*4882a593Smuzhiyun PM3ByApertureMode_PIXELSIZE_8BIT);
762*4882a593Smuzhiyun break;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun case 16:
765*4882a593Smuzhiyun #ifndef __BIG_ENDIAN
766*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ByAperture1Mode,
767*4882a593Smuzhiyun PM3ByApertureMode_PIXELSIZE_16BIT);
768*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ByAperture2Mode,
769*4882a593Smuzhiyun PM3ByApertureMode_PIXELSIZE_16BIT);
770*4882a593Smuzhiyun #else
771*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ByAperture1Mode,
772*4882a593Smuzhiyun PM3ByApertureMode_PIXELSIZE_16BIT |
773*4882a593Smuzhiyun PM3ByApertureMode_BYTESWAP_BADC);
774*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ByAperture2Mode,
775*4882a593Smuzhiyun PM3ByApertureMode_PIXELSIZE_16BIT |
776*4882a593Smuzhiyun PM3ByApertureMode_BYTESWAP_BADC);
777*4882a593Smuzhiyun #endif /* ! __BIG_ENDIAN */
778*4882a593Smuzhiyun break;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun case 32:
781*4882a593Smuzhiyun #ifndef __BIG_ENDIAN
782*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ByAperture1Mode,
783*4882a593Smuzhiyun PM3ByApertureMode_PIXELSIZE_32BIT);
784*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ByAperture2Mode,
785*4882a593Smuzhiyun PM3ByApertureMode_PIXELSIZE_32BIT);
786*4882a593Smuzhiyun #else
787*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ByAperture1Mode,
788*4882a593Smuzhiyun PM3ByApertureMode_PIXELSIZE_32BIT |
789*4882a593Smuzhiyun PM3ByApertureMode_BYTESWAP_DCBA);
790*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ByAperture2Mode,
791*4882a593Smuzhiyun PM3ByApertureMode_PIXELSIZE_32BIT |
792*4882a593Smuzhiyun PM3ByApertureMode_BYTESWAP_DCBA);
793*4882a593Smuzhiyun #endif /* ! __BIG_ENDIAN */
794*4882a593Smuzhiyun break;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun default:
797*4882a593Smuzhiyun DPRINTK("Unsupported depth %d\n", bpp);
798*4882a593Smuzhiyun break;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /*
802*4882a593Smuzhiyun * Oxygen VX1 - it appears that setting PM3VideoControl and
803*4882a593Smuzhiyun * then PM3RD_SyncControl to the same SYNC settings undoes
804*4882a593Smuzhiyun * any net change - they seem to xor together. Only set the
805*4882a593Smuzhiyun * sync options in PM3RD_SyncControl. --rmk
806*4882a593Smuzhiyun */
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun unsigned int video = par->video;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun video &= ~(PM3VideoControl_HSYNC_MASK |
811*4882a593Smuzhiyun PM3VideoControl_VSYNC_MASK);
812*4882a593Smuzhiyun video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
813*4882a593Smuzhiyun PM3VideoControl_VSYNC_ACTIVE_HIGH;
814*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3VideoControl, video);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3VClkCtl,
817*4882a593Smuzhiyun (PM3_READ_REG(par, PM3VClkCtl) & 0xFFFFFFFC));
818*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ScreenBase, par->base);
819*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ChipConfig,
820*4882a593Smuzhiyun (PM3_READ_REG(par, PM3ChipConfig) & 0xFFFFFFFD));
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun wmb();
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun unsigned char m; /* ClkPreScale */
825*4882a593Smuzhiyun unsigned char n; /* ClkFeedBackScale */
826*4882a593Smuzhiyun unsigned char p; /* ClkPostScale */
827*4882a593Smuzhiyun unsigned long pixclock = PICOS2KHZ(info->var.pixclock);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun (void)pm3fb_calculate_clock(pixclock, &m, &n, &p);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun DPRINTK("Pixclock: %ld, Pre: %d, Feedback: %d, Post: %d\n",
832*4882a593Smuzhiyun pixclock, (int) m, (int) n, (int) p);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_DClk0PreScale, m);
835*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_DClk0FeedbackScale, n);
836*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_DClk0PostScale, p);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun /*
839*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_IndexControl, 0x00);
840*4882a593Smuzhiyun */
841*4882a593Smuzhiyun /*
842*4882a593Smuzhiyun PM3_SLOW_WRITE_REG(par, PM3RD_IndexControl, 0x00);
843*4882a593Smuzhiyun */
844*4882a593Smuzhiyun if ((par->video & PM3VideoControl_HSYNC_MASK) ==
845*4882a593Smuzhiyun PM3VideoControl_HSYNC_ACTIVE_HIGH)
846*4882a593Smuzhiyun tempsync |= PM3RD_SyncControl_HSYNC_ACTIVE_HIGH;
847*4882a593Smuzhiyun if ((par->video & PM3VideoControl_VSYNC_MASK) ==
848*4882a593Smuzhiyun PM3VideoControl_VSYNC_ACTIVE_HIGH)
849*4882a593Smuzhiyun tempsync |= PM3RD_SyncControl_VSYNC_ACTIVE_HIGH;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_SyncControl, tempsync);
852*4882a593Smuzhiyun DPRINTK("PM3RD_SyncControl: %d\n", tempsync);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_DACControl, 0x00);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun switch (pm3fb_depth(&info->var)) {
857*4882a593Smuzhiyun case 8:
858*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
859*4882a593Smuzhiyun PM3RD_PixelSize_8_BIT_PIXELS);
860*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
861*4882a593Smuzhiyun PM3RD_ColorFormat_CI8_COLOR |
862*4882a593Smuzhiyun PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
863*4882a593Smuzhiyun tempmisc |= PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
864*4882a593Smuzhiyun break;
865*4882a593Smuzhiyun case 12:
866*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
867*4882a593Smuzhiyun PM3RD_PixelSize_16_BIT_PIXELS);
868*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
869*4882a593Smuzhiyun PM3RD_ColorFormat_4444_COLOR |
870*4882a593Smuzhiyun PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
871*4882a593Smuzhiyun PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
872*4882a593Smuzhiyun tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
873*4882a593Smuzhiyun PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
874*4882a593Smuzhiyun break;
875*4882a593Smuzhiyun case 15:
876*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
877*4882a593Smuzhiyun PM3RD_PixelSize_16_BIT_PIXELS);
878*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
879*4882a593Smuzhiyun PM3RD_ColorFormat_5551_FRONT_COLOR |
880*4882a593Smuzhiyun PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
881*4882a593Smuzhiyun PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
882*4882a593Smuzhiyun tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
883*4882a593Smuzhiyun PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
884*4882a593Smuzhiyun break;
885*4882a593Smuzhiyun case 16:
886*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
887*4882a593Smuzhiyun PM3RD_PixelSize_16_BIT_PIXELS);
888*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
889*4882a593Smuzhiyun PM3RD_ColorFormat_565_FRONT_COLOR |
890*4882a593Smuzhiyun PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
891*4882a593Smuzhiyun PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
892*4882a593Smuzhiyun tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
893*4882a593Smuzhiyun PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
894*4882a593Smuzhiyun break;
895*4882a593Smuzhiyun case 32:
896*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
897*4882a593Smuzhiyun PM3RD_PixelSize_32_BIT_PIXELS);
898*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
899*4882a593Smuzhiyun PM3RD_ColorFormat_8888_COLOR |
900*4882a593Smuzhiyun PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
901*4882a593Smuzhiyun tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
902*4882a593Smuzhiyun PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
903*4882a593Smuzhiyun break;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_MiscControl, tempmisc);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun /*
909*4882a593Smuzhiyun * hardware independent functions
910*4882a593Smuzhiyun */
pm3fb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)911*4882a593Smuzhiyun static int pm3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun u32 lpitch;
914*4882a593Smuzhiyun unsigned bpp = var->red.length + var->green.length
915*4882a593Smuzhiyun + var->blue.length + var->transp.length;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun if (bpp != var->bits_per_pixel) {
918*4882a593Smuzhiyun /* set predefined mode for bits_per_pixel settings */
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun switch (var->bits_per_pixel) {
921*4882a593Smuzhiyun case 8:
922*4882a593Smuzhiyun var->red.length = 8;
923*4882a593Smuzhiyun var->green.length = 8;
924*4882a593Smuzhiyun var->blue.length = 8;
925*4882a593Smuzhiyun var->red.offset = 0;
926*4882a593Smuzhiyun var->green.offset = 0;
927*4882a593Smuzhiyun var->blue.offset = 0;
928*4882a593Smuzhiyun var->transp.offset = 0;
929*4882a593Smuzhiyun var->transp.length = 0;
930*4882a593Smuzhiyun break;
931*4882a593Smuzhiyun case 16:
932*4882a593Smuzhiyun var->red.length = 5;
933*4882a593Smuzhiyun var->blue.length = 5;
934*4882a593Smuzhiyun var->green.length = 6;
935*4882a593Smuzhiyun var->transp.length = 0;
936*4882a593Smuzhiyun break;
937*4882a593Smuzhiyun case 32:
938*4882a593Smuzhiyun var->red.length = 8;
939*4882a593Smuzhiyun var->green.length = 8;
940*4882a593Smuzhiyun var->blue.length = 8;
941*4882a593Smuzhiyun var->transp.length = 8;
942*4882a593Smuzhiyun break;
943*4882a593Smuzhiyun default:
944*4882a593Smuzhiyun DPRINTK("depth not supported: %u\n",
945*4882a593Smuzhiyun var->bits_per_pixel);
946*4882a593Smuzhiyun return -EINVAL;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun /* it is assumed BGRA order */
950*4882a593Smuzhiyun if (var->bits_per_pixel > 8 ) {
951*4882a593Smuzhiyun var->blue.offset = 0;
952*4882a593Smuzhiyun var->green.offset = var->blue.length;
953*4882a593Smuzhiyun var->red.offset = var->green.offset + var->green.length;
954*4882a593Smuzhiyun var->transp.offset = var->red.offset + var->red.length;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun var->height = -1;
957*4882a593Smuzhiyun var->width = -1;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (var->xres != var->xres_virtual) {
960*4882a593Smuzhiyun DPRINTK("virtual x resolution != "
961*4882a593Smuzhiyun "physical x resolution not supported\n");
962*4882a593Smuzhiyun return -EINVAL;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun if (var->yres > var->yres_virtual) {
966*4882a593Smuzhiyun DPRINTK("virtual y resolution < "
967*4882a593Smuzhiyun "physical y resolution not possible\n");
968*4882a593Smuzhiyun return -EINVAL;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun if (var->xoffset) {
972*4882a593Smuzhiyun DPRINTK("xoffset not supported\n");
973*4882a593Smuzhiyun return -EINVAL;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
977*4882a593Smuzhiyun DPRINTK("interlace not supported\n");
978*4882a593Smuzhiyun return -EINVAL;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun var->xres = (var->xres + 31) & ~31; /* could sometimes be 8 */
982*4882a593Smuzhiyun lpitch = var->xres * ((var->bits_per_pixel + 7) >> 3);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun if (var->xres < 200 || var->xres > 2048) {
985*4882a593Smuzhiyun DPRINTK("width not supported: %u\n", var->xres);
986*4882a593Smuzhiyun return -EINVAL;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (var->yres < 200 || var->yres > 4095) {
990*4882a593Smuzhiyun DPRINTK("height not supported: %u\n", var->yres);
991*4882a593Smuzhiyun return -EINVAL;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun if (lpitch * var->yres_virtual > info->fix.smem_len) {
995*4882a593Smuzhiyun DPRINTK("no memory for screen (%ux%ux%u)\n",
996*4882a593Smuzhiyun var->xres, var->yres_virtual, var->bits_per_pixel);
997*4882a593Smuzhiyun return -EINVAL;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun if (PICOS2KHZ(var->pixclock) > PM3_MAX_PIXCLOCK) {
1001*4882a593Smuzhiyun DPRINTK("pixclock too high (%ldKHz)\n",
1002*4882a593Smuzhiyun PICOS2KHZ(var->pixclock));
1003*4882a593Smuzhiyun return -EINVAL;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun var->accel_flags = 0; /* Can't mmap if this is on */
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun DPRINTK("Checking graphics mode at %dx%d depth %d\n",
1009*4882a593Smuzhiyun var->xres, var->yres, var->bits_per_pixel);
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
pm3fb_set_par(struct fb_info * info)1013*4882a593Smuzhiyun static int pm3fb_set_par(struct fb_info *info)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun struct pm3_par *par = info->par;
1016*4882a593Smuzhiyun const u32 xres = (info->var.xres + 31) & ~31;
1017*4882a593Smuzhiyun const unsigned bpp = info->var.bits_per_pixel;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun par->base = pm3fb_shift_bpp(bpp, (info->var.yoffset * xres)
1020*4882a593Smuzhiyun + info->var.xoffset);
1021*4882a593Smuzhiyun par->video = 0;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
1024*4882a593Smuzhiyun par->video |= PM3VideoControl_HSYNC_ACTIVE_HIGH;
1025*4882a593Smuzhiyun else
1026*4882a593Smuzhiyun par->video |= PM3VideoControl_HSYNC_ACTIVE_LOW;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
1029*4882a593Smuzhiyun par->video |= PM3VideoControl_VSYNC_ACTIVE_HIGH;
1030*4882a593Smuzhiyun else
1031*4882a593Smuzhiyun par->video |= PM3VideoControl_VSYNC_ACTIVE_LOW;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE)
1034*4882a593Smuzhiyun par->video |= PM3VideoControl_LINE_DOUBLE_ON;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun if ((info->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
1037*4882a593Smuzhiyun par->video |= PM3VideoControl_ENABLE;
1038*4882a593Smuzhiyun else
1039*4882a593Smuzhiyun DPRINTK("PM3Video disabled\n");
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun switch (bpp) {
1042*4882a593Smuzhiyun case 8:
1043*4882a593Smuzhiyun par->video |= PM3VideoControl_PIXELSIZE_8BIT;
1044*4882a593Smuzhiyun break;
1045*4882a593Smuzhiyun case 16:
1046*4882a593Smuzhiyun par->video |= PM3VideoControl_PIXELSIZE_16BIT;
1047*4882a593Smuzhiyun break;
1048*4882a593Smuzhiyun case 32:
1049*4882a593Smuzhiyun par->video |= PM3VideoControl_PIXELSIZE_32BIT;
1050*4882a593Smuzhiyun break;
1051*4882a593Smuzhiyun default:
1052*4882a593Smuzhiyun DPRINTK("Unsupported depth\n");
1053*4882a593Smuzhiyun break;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun info->fix.visual =
1057*4882a593Smuzhiyun (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
1058*4882a593Smuzhiyun info->fix.line_length = ((info->var.xres_virtual + 7) >> 3) * bpp;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /* pm3fb_clear_memory(info, 0);*/
1061*4882a593Smuzhiyun pm3fb_clear_colormap(par, 0, 0, 0);
1062*4882a593Smuzhiyun PM3_WRITE_DAC_REG(par, PM3RD_CursorMode, 0);
1063*4882a593Smuzhiyun pm3fb_init_engine(info);
1064*4882a593Smuzhiyun pm3fb_write_mode(info);
1065*4882a593Smuzhiyun return 0;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
pm3fb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)1068*4882a593Smuzhiyun static int pm3fb_setcolreg(unsigned regno, unsigned red, unsigned green,
1069*4882a593Smuzhiyun unsigned blue, unsigned transp,
1070*4882a593Smuzhiyun struct fb_info *info)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun struct pm3_par *par = info->par;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if (regno >= 256) /* no. of hw registers */
1075*4882a593Smuzhiyun return -EINVAL;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /* grayscale works only partially under directcolor */
1078*4882a593Smuzhiyun /* grayscale = 0.30*R + 0.59*G + 0.11*B */
1079*4882a593Smuzhiyun if (info->var.grayscale)
1080*4882a593Smuzhiyun red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /* Directcolor:
1083*4882a593Smuzhiyun * var->{color}.offset contains start of bitfield
1084*4882a593Smuzhiyun * var->{color}.length contains length of bitfield
1085*4882a593Smuzhiyun * {hardwarespecific} contains width of DAC
1086*4882a593Smuzhiyun * pseudo_palette[X] is programmed to (X << red.offset) |
1087*4882a593Smuzhiyun * (X << green.offset) |
1088*4882a593Smuzhiyun * (X << blue.offset)
1089*4882a593Smuzhiyun * RAMDAC[X] is programmed to (red, green, blue)
1090*4882a593Smuzhiyun * color depth = SUM(var->{color}.length)
1091*4882a593Smuzhiyun *
1092*4882a593Smuzhiyun * Pseudocolor:
1093*4882a593Smuzhiyun * var->{color}.offset is 0
1094*4882a593Smuzhiyun * var->{color}.length contains width of DAC or the number
1095*4882a593Smuzhiyun * of unique colors available (color depth)
1096*4882a593Smuzhiyun * pseudo_palette is not used
1097*4882a593Smuzhiyun * RAMDAC[X] is programmed to (red, green, blue)
1098*4882a593Smuzhiyun * color depth = var->{color}.length
1099*4882a593Smuzhiyun */
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /*
1102*4882a593Smuzhiyun * This is the point where the color is converted to something that
1103*4882a593Smuzhiyun * is acceptable by the hardware.
1104*4882a593Smuzhiyun */
1105*4882a593Smuzhiyun #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
1106*4882a593Smuzhiyun red = CNVT_TOHW(red, info->var.red.length);
1107*4882a593Smuzhiyun green = CNVT_TOHW(green, info->var.green.length);
1108*4882a593Smuzhiyun blue = CNVT_TOHW(blue, info->var.blue.length);
1109*4882a593Smuzhiyun transp = CNVT_TOHW(transp, info->var.transp.length);
1110*4882a593Smuzhiyun #undef CNVT_TOHW
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun if (info->fix.visual == FB_VISUAL_TRUECOLOR ||
1113*4882a593Smuzhiyun info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
1114*4882a593Smuzhiyun u32 v;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (regno >= 16)
1117*4882a593Smuzhiyun return -EINVAL;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun v = (red << info->var.red.offset) |
1120*4882a593Smuzhiyun (green << info->var.green.offset) |
1121*4882a593Smuzhiyun (blue << info->var.blue.offset) |
1122*4882a593Smuzhiyun (transp << info->var.transp.offset);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun switch (info->var.bits_per_pixel) {
1125*4882a593Smuzhiyun case 8:
1126*4882a593Smuzhiyun break;
1127*4882a593Smuzhiyun case 16:
1128*4882a593Smuzhiyun case 32:
1129*4882a593Smuzhiyun ((u32 *)(info->pseudo_palette))[regno] = v;
1130*4882a593Smuzhiyun break;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun return 0;
1133*4882a593Smuzhiyun } else if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR)
1134*4882a593Smuzhiyun pm3fb_set_color(par, regno, red, green, blue);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun return 0;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
pm3fb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)1139*4882a593Smuzhiyun static int pm3fb_pan_display(struct fb_var_screeninfo *var,
1140*4882a593Smuzhiyun struct fb_info *info)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun struct pm3_par *par = info->par;
1143*4882a593Smuzhiyun const u32 xres = (info->var.xres + 31) & ~31;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun par->base = pm3fb_shift_bpp(info->var.bits_per_pixel,
1146*4882a593Smuzhiyun (var->yoffset * xres)
1147*4882a593Smuzhiyun + var->xoffset);
1148*4882a593Smuzhiyun PM3_WAIT(par, 1);
1149*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3ScreenBase, par->base);
1150*4882a593Smuzhiyun return 0;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
pm3fb_blank(int blank_mode,struct fb_info * info)1153*4882a593Smuzhiyun static int pm3fb_blank(int blank_mode, struct fb_info *info)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun struct pm3_par *par = info->par;
1156*4882a593Smuzhiyun u32 video = par->video;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /*
1159*4882a593Smuzhiyun * Oxygen VX1 - it appears that setting PM3VideoControl and
1160*4882a593Smuzhiyun * then PM3RD_SyncControl to the same SYNC settings undoes
1161*4882a593Smuzhiyun * any net change - they seem to xor together. Only set the
1162*4882a593Smuzhiyun * sync options in PM3RD_SyncControl. --rmk
1163*4882a593Smuzhiyun */
1164*4882a593Smuzhiyun video &= ~(PM3VideoControl_HSYNC_MASK |
1165*4882a593Smuzhiyun PM3VideoControl_VSYNC_MASK);
1166*4882a593Smuzhiyun video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
1167*4882a593Smuzhiyun PM3VideoControl_VSYNC_ACTIVE_HIGH;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun switch (blank_mode) {
1170*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
1171*4882a593Smuzhiyun video |= PM3VideoControl_ENABLE;
1172*4882a593Smuzhiyun break;
1173*4882a593Smuzhiyun case FB_BLANK_NORMAL:
1174*4882a593Smuzhiyun video &= ~PM3VideoControl_ENABLE;
1175*4882a593Smuzhiyun break;
1176*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
1177*4882a593Smuzhiyun video &= ~(PM3VideoControl_HSYNC_MASK |
1178*4882a593Smuzhiyun PM3VideoControl_BLANK_ACTIVE_LOW);
1179*4882a593Smuzhiyun break;
1180*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
1181*4882a593Smuzhiyun video &= ~(PM3VideoControl_VSYNC_MASK |
1182*4882a593Smuzhiyun PM3VideoControl_BLANK_ACTIVE_LOW);
1183*4882a593Smuzhiyun break;
1184*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
1185*4882a593Smuzhiyun video &= ~(PM3VideoControl_HSYNC_MASK |
1186*4882a593Smuzhiyun PM3VideoControl_VSYNC_MASK |
1187*4882a593Smuzhiyun PM3VideoControl_BLANK_ACTIVE_LOW);
1188*4882a593Smuzhiyun break;
1189*4882a593Smuzhiyun default:
1190*4882a593Smuzhiyun DPRINTK("Unsupported blanking %d\n", blank_mode);
1191*4882a593Smuzhiyun return 1;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun PM3_WAIT(par, 1);
1195*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3VideoControl, video);
1196*4882a593Smuzhiyun return 0;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun /*
1200*4882a593Smuzhiyun * Frame buffer operations
1201*4882a593Smuzhiyun */
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun static const struct fb_ops pm3fb_ops = {
1204*4882a593Smuzhiyun .owner = THIS_MODULE,
1205*4882a593Smuzhiyun .fb_check_var = pm3fb_check_var,
1206*4882a593Smuzhiyun .fb_set_par = pm3fb_set_par,
1207*4882a593Smuzhiyun .fb_setcolreg = pm3fb_setcolreg,
1208*4882a593Smuzhiyun .fb_pan_display = pm3fb_pan_display,
1209*4882a593Smuzhiyun .fb_fillrect = pm3fb_fillrect,
1210*4882a593Smuzhiyun .fb_copyarea = pm3fb_copyarea,
1211*4882a593Smuzhiyun .fb_imageblit = pm3fb_imageblit,
1212*4882a593Smuzhiyun .fb_blank = pm3fb_blank,
1213*4882a593Smuzhiyun .fb_sync = pm3fb_sync,
1214*4882a593Smuzhiyun .fb_cursor = pm3fb_cursor,
1215*4882a593Smuzhiyun };
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /*
1220*4882a593Smuzhiyun * Initialization
1221*4882a593Smuzhiyun */
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun /* mmio register are already mapped when this function is called */
1224*4882a593Smuzhiyun /* the pm3fb_fix.smem_start is also set */
pm3fb_size_memory(struct pm3_par * par)1225*4882a593Smuzhiyun static unsigned long pm3fb_size_memory(struct pm3_par *par)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun unsigned long memsize = 0;
1228*4882a593Smuzhiyun unsigned long tempBypass, i, temp1, temp2;
1229*4882a593Smuzhiyun unsigned char __iomem *screen_mem;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun pm3fb_fix.smem_len = 64 * 1024l * 1024; /* request full aperture size */
1232*4882a593Smuzhiyun /* Linear frame buffer - request region and map it. */
1233*4882a593Smuzhiyun if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
1234*4882a593Smuzhiyun "pm3fb smem")) {
1235*4882a593Smuzhiyun printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
1236*4882a593Smuzhiyun return 0;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun screen_mem =
1239*4882a593Smuzhiyun ioremap(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
1240*4882a593Smuzhiyun if (!screen_mem) {
1241*4882a593Smuzhiyun printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
1242*4882a593Smuzhiyun release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
1243*4882a593Smuzhiyun return 0;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun /* TODO: card-specific stuff, *before* accessing *any* FB memory */
1247*4882a593Smuzhiyun /* For Appian Jeronimo 2000 board second head */
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun tempBypass = PM3_READ_REG(par, PM3MemBypassWriteMask);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun DPRINTK("PM3MemBypassWriteMask was: 0x%08lx\n", tempBypass);
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun PM3_WAIT(par, 1);
1254*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3MemBypassWriteMask, 0xFFFFFFFF);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun /* pm3 split up memory, replicates, and do a lot of
1257*4882a593Smuzhiyun * nasty stuff IMHO ;-)
1258*4882a593Smuzhiyun */
1259*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
1260*4882a593Smuzhiyun fb_writel(i * 0x00345678,
1261*4882a593Smuzhiyun (screen_mem + (i * 1048576)));
1262*4882a593Smuzhiyun mb();
1263*4882a593Smuzhiyun temp1 = fb_readl((screen_mem + (i * 1048576)));
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun /* Let's check for wrapover, write will fail at 16MB boundary */
1266*4882a593Smuzhiyun if (temp1 == (i * 0x00345678))
1267*4882a593Smuzhiyun memsize = i;
1268*4882a593Smuzhiyun else
1269*4882a593Smuzhiyun break;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun DPRINTK("First detect pass already got %ld MB\n", memsize + 1);
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun if (memsize + 1 == i) {
1275*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
1276*4882a593Smuzhiyun /* Clear first 32MB ; 0 is 0, no need to byteswap */
1277*4882a593Smuzhiyun writel(0x0000000, (screen_mem + (i * 1048576)));
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun wmb();
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun for (i = 32; i < 64; i++) {
1282*4882a593Smuzhiyun fb_writel(i * 0x00345678,
1283*4882a593Smuzhiyun (screen_mem + (i * 1048576)));
1284*4882a593Smuzhiyun mb();
1285*4882a593Smuzhiyun temp1 =
1286*4882a593Smuzhiyun fb_readl((screen_mem + (i * 1048576)));
1287*4882a593Smuzhiyun temp2 =
1288*4882a593Smuzhiyun fb_readl((screen_mem + ((i - 32) * 1048576)));
1289*4882a593Smuzhiyun /* different value, different RAM... */
1290*4882a593Smuzhiyun if ((temp1 == (i * 0x00345678)) && (temp2 == 0))
1291*4882a593Smuzhiyun memsize = i;
1292*4882a593Smuzhiyun else
1293*4882a593Smuzhiyun break;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun DPRINTK("Second detect pass got %ld MB\n", memsize + 1);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun PM3_WAIT(par, 1);
1299*4882a593Smuzhiyun PM3_WRITE_REG(par, PM3MemBypassWriteMask, tempBypass);
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun iounmap(screen_mem);
1302*4882a593Smuzhiyun release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
1303*4882a593Smuzhiyun memsize = 1048576 * (memsize + 1);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun DPRINTK("Returning 0x%08lx bytes\n", memsize);
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun return memsize;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
pm3fb_probe(struct pci_dev * dev,const struct pci_device_id * ent)1310*4882a593Smuzhiyun static int pm3fb_probe(struct pci_dev *dev, const struct pci_device_id *ent)
1311*4882a593Smuzhiyun {
1312*4882a593Smuzhiyun struct fb_info *info;
1313*4882a593Smuzhiyun struct pm3_par *par;
1314*4882a593Smuzhiyun struct device *device = &dev->dev; /* for pci drivers */
1315*4882a593Smuzhiyun int err;
1316*4882a593Smuzhiyun int retval = -ENXIO;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun err = pci_enable_device(dev);
1319*4882a593Smuzhiyun if (err) {
1320*4882a593Smuzhiyun printk(KERN_WARNING "pm3fb: Can't enable PCI dev: %d\n", err);
1321*4882a593Smuzhiyun return err;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun /*
1324*4882a593Smuzhiyun * Dynamically allocate info and par
1325*4882a593Smuzhiyun */
1326*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct pm3_par), device);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun if (!info)
1329*4882a593Smuzhiyun return -ENOMEM;
1330*4882a593Smuzhiyun par = info->par;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun /*
1333*4882a593Smuzhiyun * Here we set the screen_base to the virtual memory address
1334*4882a593Smuzhiyun * for the framebuffer.
1335*4882a593Smuzhiyun */
1336*4882a593Smuzhiyun pm3fb_fix.mmio_start = pci_resource_start(dev, 0);
1337*4882a593Smuzhiyun pm3fb_fix.mmio_len = PM3_REGS_SIZE;
1338*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
1339*4882a593Smuzhiyun pm3fb_fix.mmio_start += PM3_REGS_SIZE;
1340*4882a593Smuzhiyun DPRINTK("Adjusting register base for big-endian.\n");
1341*4882a593Smuzhiyun #endif
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun /* Registers - request region and map it. */
1344*4882a593Smuzhiyun if (!request_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len,
1345*4882a593Smuzhiyun "pm3fb regbase")) {
1346*4882a593Smuzhiyun printk(KERN_WARNING "pm3fb: Can't reserve regbase.\n");
1347*4882a593Smuzhiyun goto err_exit_neither;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun par->v_regs =
1350*4882a593Smuzhiyun ioremap(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
1351*4882a593Smuzhiyun if (!par->v_regs) {
1352*4882a593Smuzhiyun printk(KERN_WARNING "pm3fb: Can't remap %s register area.\n",
1353*4882a593Smuzhiyun pm3fb_fix.id);
1354*4882a593Smuzhiyun release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
1355*4882a593Smuzhiyun goto err_exit_neither;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /* Linear frame buffer - request region and map it. */
1359*4882a593Smuzhiyun pm3fb_fix.smem_start = pci_resource_start(dev, 1);
1360*4882a593Smuzhiyun pm3fb_fix.smem_len = pm3fb_size_memory(par);
1361*4882a593Smuzhiyun if (!pm3fb_fix.smem_len) {
1362*4882a593Smuzhiyun printk(KERN_WARNING "pm3fb: Can't find memory on board.\n");
1363*4882a593Smuzhiyun goto err_exit_mmio;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
1366*4882a593Smuzhiyun "pm3fb smem")) {
1367*4882a593Smuzhiyun printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
1368*4882a593Smuzhiyun goto err_exit_mmio;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun info->screen_base = ioremap_wc(pm3fb_fix.smem_start,
1371*4882a593Smuzhiyun pm3fb_fix.smem_len);
1372*4882a593Smuzhiyun if (!info->screen_base) {
1373*4882a593Smuzhiyun printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
1374*4882a593Smuzhiyun release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
1375*4882a593Smuzhiyun goto err_exit_mmio;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun info->screen_size = pm3fb_fix.smem_len;
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun if (!nomtrr)
1380*4882a593Smuzhiyun par->wc_cookie = arch_phys_wc_add(pm3fb_fix.smem_start,
1381*4882a593Smuzhiyun pm3fb_fix.smem_len);
1382*4882a593Smuzhiyun info->fbops = &pm3fb_ops;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun par->video = PM3_READ_REG(par, PM3VideoControl);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun info->fix = pm3fb_fix;
1387*4882a593Smuzhiyun info->pseudo_palette = par->palette;
1388*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT |
1389*4882a593Smuzhiyun FBINFO_HWACCEL_XPAN |
1390*4882a593Smuzhiyun FBINFO_HWACCEL_YPAN |
1391*4882a593Smuzhiyun FBINFO_HWACCEL_COPYAREA |
1392*4882a593Smuzhiyun FBINFO_HWACCEL_IMAGEBLIT |
1393*4882a593Smuzhiyun FBINFO_HWACCEL_FILLRECT;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun if (noaccel) {
1396*4882a593Smuzhiyun printk(KERN_DEBUG "disabling acceleration\n");
1397*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_DISABLED;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun info->pixmap.addr = kmalloc(PM3_PIXMAP_SIZE, GFP_KERNEL);
1400*4882a593Smuzhiyun if (!info->pixmap.addr) {
1401*4882a593Smuzhiyun retval = -ENOMEM;
1402*4882a593Smuzhiyun goto err_exit_pixmap;
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun info->pixmap.size = PM3_PIXMAP_SIZE;
1405*4882a593Smuzhiyun info->pixmap.buf_align = 4;
1406*4882a593Smuzhiyun info->pixmap.scan_align = 4;
1407*4882a593Smuzhiyun info->pixmap.access_align = 32;
1408*4882a593Smuzhiyun info->pixmap.flags = FB_PIXMAP_SYSTEM;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /*
1411*4882a593Smuzhiyun * This should give a reasonable default video mode. The following is
1412*4882a593Smuzhiyun * done when we can set a video mode.
1413*4882a593Smuzhiyun */
1414*4882a593Smuzhiyun if (!mode_option)
1415*4882a593Smuzhiyun mode_option = "640x480@60";
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun retval = fb_find_mode(&info->var, info, mode_option, NULL, 0, NULL, 8);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (!retval || retval == 4) {
1420*4882a593Smuzhiyun retval = -EINVAL;
1421*4882a593Smuzhiyun goto err_exit_both;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun if (fb_alloc_cmap(&info->cmap, 256, 0) < 0) {
1425*4882a593Smuzhiyun retval = -ENOMEM;
1426*4882a593Smuzhiyun goto err_exit_both;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun /*
1430*4882a593Smuzhiyun * For drivers that can...
1431*4882a593Smuzhiyun */
1432*4882a593Smuzhiyun pm3fb_check_var(&info->var, info);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun if (register_framebuffer(info) < 0) {
1435*4882a593Smuzhiyun retval = -EINVAL;
1436*4882a593Smuzhiyun goto err_exit_all;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun fb_info(info, "%s frame buffer device\n", info->fix.id);
1439*4882a593Smuzhiyun pci_set_drvdata(dev, info);
1440*4882a593Smuzhiyun return 0;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun err_exit_all:
1443*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1444*4882a593Smuzhiyun err_exit_both:
1445*4882a593Smuzhiyun kfree(info->pixmap.addr);
1446*4882a593Smuzhiyun err_exit_pixmap:
1447*4882a593Smuzhiyun iounmap(info->screen_base);
1448*4882a593Smuzhiyun release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
1449*4882a593Smuzhiyun err_exit_mmio:
1450*4882a593Smuzhiyun iounmap(par->v_regs);
1451*4882a593Smuzhiyun release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
1452*4882a593Smuzhiyun err_exit_neither:
1453*4882a593Smuzhiyun framebuffer_release(info);
1454*4882a593Smuzhiyun return retval;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /*
1458*4882a593Smuzhiyun * Cleanup
1459*4882a593Smuzhiyun */
pm3fb_remove(struct pci_dev * dev)1460*4882a593Smuzhiyun static void pm3fb_remove(struct pci_dev *dev)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(dev);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun if (info) {
1465*4882a593Smuzhiyun struct fb_fix_screeninfo *fix = &info->fix;
1466*4882a593Smuzhiyun struct pm3_par *par = info->par;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun unregister_framebuffer(info);
1469*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun arch_phys_wc_del(par->wc_cookie);
1472*4882a593Smuzhiyun iounmap(info->screen_base);
1473*4882a593Smuzhiyun release_mem_region(fix->smem_start, fix->smem_len);
1474*4882a593Smuzhiyun iounmap(par->v_regs);
1475*4882a593Smuzhiyun release_mem_region(fix->mmio_start, fix->mmio_len);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun kfree(info->pixmap.addr);
1478*4882a593Smuzhiyun framebuffer_release(info);
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun static const struct pci_device_id pm3fb_id_table[] = {
1483*4882a593Smuzhiyun { PCI_VENDOR_ID_3DLABS, 0x0a,
1484*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
1485*4882a593Smuzhiyun { 0, }
1486*4882a593Smuzhiyun };
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun /* For PCI drivers */
1489*4882a593Smuzhiyun static struct pci_driver pm3fb_driver = {
1490*4882a593Smuzhiyun .name = "pm3fb",
1491*4882a593Smuzhiyun .id_table = pm3fb_id_table,
1492*4882a593Smuzhiyun .probe = pm3fb_probe,
1493*4882a593Smuzhiyun .remove = pm3fb_remove,
1494*4882a593Smuzhiyun };
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pm3fb_id_table);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun #ifndef MODULE
1499*4882a593Smuzhiyun /*
1500*4882a593Smuzhiyun * Setup
1501*4882a593Smuzhiyun */
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun /*
1504*4882a593Smuzhiyun * Only necessary if your driver takes special options,
1505*4882a593Smuzhiyun * otherwise we fall back on the generic fb_setup().
1506*4882a593Smuzhiyun */
pm3fb_setup(char * options)1507*4882a593Smuzhiyun static int __init pm3fb_setup(char *options)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun char *this_opt;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun /* Parse user specified options (`video=pm3fb:') */
1512*4882a593Smuzhiyun if (!options || !*options)
1513*4882a593Smuzhiyun return 0;
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun while ((this_opt = strsep(&options, ",")) != NULL) {
1516*4882a593Smuzhiyun if (!*this_opt)
1517*4882a593Smuzhiyun continue;
1518*4882a593Smuzhiyun else if (!strncmp(this_opt, "noaccel", 7))
1519*4882a593Smuzhiyun noaccel = 1;
1520*4882a593Smuzhiyun else if (!strncmp(this_opt, "hwcursor=", 9))
1521*4882a593Smuzhiyun hwcursor = simple_strtoul(this_opt + 9, NULL, 0);
1522*4882a593Smuzhiyun else if (!strncmp(this_opt, "nomtrr", 6))
1523*4882a593Smuzhiyun nomtrr = 1;
1524*4882a593Smuzhiyun else
1525*4882a593Smuzhiyun mode_option = this_opt;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun return 0;
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun #endif /* MODULE */
1530*4882a593Smuzhiyun
pm3fb_init(void)1531*4882a593Smuzhiyun static int __init pm3fb_init(void)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun /*
1534*4882a593Smuzhiyun * For kernel boot options (in 'video=pm3fb:<options>' format)
1535*4882a593Smuzhiyun */
1536*4882a593Smuzhiyun #ifndef MODULE
1537*4882a593Smuzhiyun char *option = NULL;
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun if (fb_get_options("pm3fb", &option))
1540*4882a593Smuzhiyun return -ENODEV;
1541*4882a593Smuzhiyun pm3fb_setup(option);
1542*4882a593Smuzhiyun #endif
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun return pci_register_driver(&pm3fb_driver);
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun #ifdef MODULE
pm3fb_exit(void)1548*4882a593Smuzhiyun static void __exit pm3fb_exit(void)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun pci_unregister_driver(&pm3fb_driver);
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun module_exit(pm3fb_exit);
1554*4882a593Smuzhiyun #endif
1555*4882a593Smuzhiyun module_init(pm3fb_init);
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun module_param(mode_option, charp, 0);
1558*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
1559*4882a593Smuzhiyun module_param(noaccel, bool, 0);
1560*4882a593Smuzhiyun MODULE_PARM_DESC(noaccel, "Disable acceleration");
1561*4882a593Smuzhiyun module_param(hwcursor, int, 0644);
1562*4882a593Smuzhiyun MODULE_PARM_DESC(hwcursor, "Enable hardware cursor "
1563*4882a593Smuzhiyun "(1=enable, 0=disable, default=1)");
1564*4882a593Smuzhiyun module_param(nomtrr, bool, 0);
1565*4882a593Smuzhiyun MODULE_PARM_DESC(nomtrr, "Disable MTRR support (0 or 1=disabled) (default=0)");
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun MODULE_DESCRIPTION("Permedia3 framebuffer device driver");
1568*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1569